# Low Jitter and Skew DC to 220 MHz Clock Buffer ## **Key Features** - DC to 220 MHz operating frequency range - · Low output clock skew: 60ps-typ - Low part-to-part output skew: 80 ps-typ - 3.3V to 2.5V operation supply voltage range - Low power dissipation: - 10 mA-typ at 66MHz at VDD=3.3V - 9 mA-typ at 66MHz at VDD=2.5V - One input to four output fanout buffer drivers - Output Enable (OE) control function - Available in 8-pin TSSOP package - Available in Commercial and Industrial grades - Available in Lead (Pb) free package ### **Applications** - General Purpose PCI/PCI-X Clock Buffer - Printers, MFPs and Digital Copiers - · PCs and Work Stations - Routers, Switchers and Servers - · Datacom and Telecom - High-Speed Digital Embeded Systems ## **Description** The SL23EP04NZ is a low skew, jitter and power fanout buffer designed to produce up to four (4) clock outputs from one (1) reference input clock, for high speed clock distribution, including PCI/PCI-X applications. The SL23EP04NZ products operate from DC to 220MHz. The only difference between SL23EP04-1 and SL23EP04NZ-1Z is the OE logic implementation. Refer to the Available OE Logic Configuration Table. 1 #### **Benefits** - Up to four (4) distribution of input clock - Low propagation delay - Low output-to-output skew - Low output jitter - · Low power dissipation # **Pin Configuration** 8-Pin TSSOP # **Pin Description** | Pin<br>Number | Pin Name | Pin Type | Pin Description | |---------------|----------|----------|------------------------------------------------------| | 1 | CLKIN | Input | Reference Clock Input | | 2 | OE | Output | Output Enable. Refer to the Table. 1 for Logic Table | | 3 | CLK1 | Output | Buffered Clock Output 1 | | 4 | GND | Power | Power Ground. | | 5 | CLK2 | Output | Buffered Clock Output 2 | | 6 | VDD | Output | 3.3V to 2.5V +/-10% Power Supply | | 7 | CLK3 | Power | Buffered Clock Output 3 | | 8 | CLK4 | Input | Buffered Clock Output 4 | Rev 2.1, May 2, 2008 Page 2 of 11 ### **General Description** The SL23EP04NZ is a low skew, jitter and power fanout clock distribution buffer designed to produce up to four (4) clock outputs from one (1) reference input clock, for high speed clock distribution, including PCI/PCI-X applications. ### Input and output Frequency Range The input and output frequency is the same (1x) for SL23EP04NZ-1 and SL23EP04NZ-1Z. The products operate from DC to 220MHz clock range with up to 30pF output loads at each output. ## **OE (Output Enable) Function** The only difference between SL23EP04-1 and SL23EP04NZ-1Z is the OE logic implementation. When OE=0, SL23EP04NZ-1 outputs are disabled and outputs are at Logic Low. In the case of SL23EP04NZ-1Z the outputs are at High-Z. Refer to the Available OE Logic Configuration Table. 1 below. ### **Output Clock Skew** All outputs should drive the similar load to achieve outputto-output skew and input-to-output delay specifications as given in the switching electrical tables. ### **Power Supply Range (VDD)** The SL23EP04 is designed to operate from 3.3V+/-10% to 2.5V+/-10% VDD power supply range. An internal on-chip voltage regulator is used to provide to constant power supply of 1.8V in the core, leading to a consistent and stable electrical performance in terms of skew and jitter. The SL23EP04NZ I/O is powered by using VDD. Contact SLI for 1.8V power supply Fan-Out Buffer and ZDB products. | CLKIN (Pin-1) | OE (Pin-2) | SL2304NZ-1<br>CLKOUT [1:4] | SL2304NZ-1Z<br>CLKOUT [1:4] | |---------------|------------|----------------------------|-----------------------------| | Low | Low | Low | High-Z | | High | Low | Low | High-Z | | Low | High | Low | Low | | High | High | High | High | Table 1. Available SL23EP04 CLKIN and OE Logic Configurations Rev 2.1, May 2, 2008 Page 3 of 11 # **Absolute Maximum Ratings (All Products)** | Description | Condition | Min | Max | Unit | |----------------------------------|--------------------------------|--------|---------|------| | Supply voltage, VDD | | -0.5 | 4.2 | V | | All Inputs and Outputs | | -0.5 | VDD+0.5 | V | | Ambient Operating Temperature | In operation, C-Grade | 0 | 70 | °C | | Ambient Operating Temperature | In operation, I-Grade | -40 | 85 | °C | | Storage Temperature | No power is applied | -65 | 150 | °C | | Junction Temperature | In operation, power is applied | - | 125 | °C | | Soldering Temperature | | - | 260 | °C | | ESD Rating (Human Body Model) | JEDEC22-A114D | -4,000 | 4,000 | V | | ESD Rating (Charge Device Model) | JEDEC22-C101C | -1,500 | 1,500 | V | | ESD Rating (Machine Model) | JEDEC22-A115D | -250 | 250 | V | # **Operating Conditions (C and I-Grade)** Unless otherwise stated VDD= 3.3V+/- 10%, CL=15pF | Description | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------|---------|--------------------------------|------|-----|------|------| | Operating Voltage | VDD1 | VDD+/-10% | 2.97 | 3.3 | 3.63 | V | | | TA-1 | Ambient Temperature<br>C-Grade | 0 | _ | 70 | °C | | Operating Temperature | TA-2 | Ambient Temperature<br>I-Grade | -40 | _ | 85 | °C | | Input Capacitance | VINC | Pins 1 and 2 | _ | 3 | 5 | pF | | Load Capacitance | CL1 | All Outputs≤220MHz, 3.3V | _ | - | 15 | pF | | | CL2 | All Outputs≤134MHz, 3.3V | _ | - | 30 | pF | | Operating Frequency | FCLKIN1 | Input Clock Range, CL=15pF | DC | _ | 220 | MHz | | Operating Frequency | FCLKIN2 | Input Clock Range, CL=30pF | DC | _ | 134 | MHz | Rev 2.1, May 2, 2008 Page 4 of 11 # DC Electrical Characteristics (C-Grade and VDD=3.3V) Unless otherwise stated VDD= 3.3V+/- 10%, CL=15pF and Ambient Temperature range 0 to +70°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |----------------------|--------|-------------------------------------------|-----|------|---------|------| | Input Low Voltage | VINL | CLKIN and OE | _ | - | 0.8 | V | | Input High Voltage | VINH | CLKIN and OE | 2.0 | - | VDD+0.3 | V | | Input Low Current | IINL | 0 < VIN < 0.8V | _ | - | 10 | μΑ | | Input High Current | IINH | 2.4V < VIN < VDD | _ | - | 15 | μΑ | | Output Low Voltage | VOL | IoL=12mA | _ | - | 0.4 | V | | Output High Voltage | VOH | IOH=-12mA | 2.4 | . 63 | - | V | | Power Supply Current | IDD1 | CLKIN=33MHz<br>CL=0 (No load at outputs) | - ( | 8 | 12 | mA | | Power Supply Current | IDD2 | CLKIN=66MHz<br>CL=0 (No load at outputs) | F | 10 | 15 | mA | | Power Supply Current | IDD3 | CLKIN=166MHz<br>CL=0 (No load at outputs) | _ | 14 | 20 | mA | # Switching Electrical Characteristics (C-Grade and VDD=3.3V) Unless otherwise stated VDD= 3.3V+/- 10%, CL=15pF and Ambient Temperature range 0 to +70°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |------------------------|--------|-----------------------------------------------------------------------------------------------|------|-----|-----|------| | Outrat Francisco Donas | FOUT1 | CL=15pF | 0 | - | 220 | MHz | | Output Frequency Range | FOUT2 | CL=30pF | 0 | - | 134 | MHz | | Input Duty Cycle | DC1 | Measured at VDD/2 | 20 | 50 | 80 | % | | Output Duty Cycle | DC2 | CL=15pF, Fout=166MHz<br>Measured at VDD/2 | 45 | 50 | 55 | % | | Output Duty Cycle | DC3 | CL=30pF, Fout=100MHz<br>Measured at VDD/2 | 40 | 50 | 60 | % | | Output Rise/Fall Time | tr/f-1 | CL=15pF, measured at 0.8V to 2.0V | _ | - | 1.2 | ns | | Output Rise/Fall Time | tr/f-2 | CL=30pF, measured at 0.8V to 2.0V | _ | _ | 1.6 | ns | | Output to Output Skew | SKW1 | Measured at VDD/2 and Outputs are equally loaded | _ | 60 | 120 | ps | | Part to Part Skew | SKW2 | Measured at VDD/2 and Outputs are equally loaded | _ | 80 | 160 | ps | | Propagation Delay Time | PDT | Measured at VDD/2 from CLKIN to<br>Output Clock rising edge and Outputs<br>are equally loaded | 1.5 | 2.5 | 3.5 | ns | | Cycle-to-Cycle Jitter | CCJ1 | CLKIN=66MHz and CL=0 (No Load) | _ | 35 | 70 | ps | | Cycle-to-Cycle Jitter | CCJ2 | CLKIN=166MHz and CL=0 (No Load) | _ | 25 | 50 | ps | | Power-up Time | tpu | Power-up time for VDD to reach maximum specified time | 0.05 | _ | 100 | ms | Rev 2.1, May 2, 2008 Page 5 of 11 ## DC Electrical Characteristics (I-Grade and VDD=3.3V) Unless otherwise stated VDD= 3.3V+/- 10%, CL=15pF and Ambient Temperature range -40 to +85°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |----------------------|--------|-------------------------------------------|-----|-----|---------|------| | Input Low Voltage | VINL | CLKIN and OE | _ | _ | 0.8 | V | | Input High Voltage | VINH | CLKIN and OE | 2.0 | _ | VDD+0.3 | V | | Input Low Current | IINL | 0 < VIN < 0.8V | _ | - | 10 | μA | | Input High Current | IINH | 2.4V < VIN < VDD | _ | - < | 15 | μΑ | | Output Low Voltage | VOL | IoL=12mA | _ | - | 0.4 | V | | Output High Voltage | VOH | IOH=-12mA | 2.4 | | _ | V | | Power Supply Current | IDD1 | CLKIN=33MHz<br>CL=0 (No load at outputs) | < 6 | 9 | 13 | mA | | Power Supply Current | IDD2 | CLKIN=66MHz<br>CL=0 (No load at outputs) | | 11 | 16 | mA | | Power Supply Current | IDD3 | CLKIN=166MHz<br>CL=0 (No load at outputs) | - | 15 | 21 | mA | ## Switching Electrical Characteristics (I-Grade and VDD=3.3V) Unless otherwise stated VDD= 3.3V+/- 10%, CL=15pF and Ambient Temperature range -40 to +85°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------|--------|-----------------------------------------------------------------------------------------------|------|-----|-----|------| | Outrast Francisco Danies | FOUT1 | CL=15pF | 0 | - | 200 | MHz | | Output Frequency Range | FOUT2 | CL=30pF | 0 | - | 134 | MHz | | Input Duty Cycle | DC1 | Measured at VDD/2 | 20 | 50 | 80 | % | | Output Duty Cycle | DC2 | CL=15pF, Fout=166MHz<br>Measured at VDD/2 | 45 | 50 | 55 | % | | Output Duty Cycle | DC3 | CL=30pF, Fout=134MHz<br>Measured at VDD/2 | 40 | 50 | 60 | % | | Output Rise/Fall Time | tr/f-1 | CL=15pF, measured at 0.6V to 1.8V | _ | _ | 1.4 | ns | | Output Rise/Fall Time | tr/f-2 | CL=30pF, measured at 0.6V to 1.8V | _ | _ | 1.8 | ns | | Output to Output Skew | SKW1 | Measured at VDD/2 and Outputs are equally loaded | _ | 70 | 140 | ps | | Part to Part Skew | SKW2 | Measured at VDD/2 and Outputs are equally loaded | _ | 90 | 180 | ps | | Propagation Delay Time | PDT | Measured at VDD/2 from CLKIN to<br>Output Clock rising edge and Outputs<br>are equally loaded | 1.2 | 2.5 | 3.8 | ns | | Cycle-to-Cycle Jitter | CCJ1 | CLKIN=66MHz and CL=0 (No Load) | _ | 40 | 80 | ps | | Cycle-to-Cycle Jitter | CCJ2 | CLKIN=166MHz and CL=0 (No Load) | _ | 30 | 60 | ps | | Power-up Time | tpu | Power-up time for VDD to reach minimum specified time | 0.05 | _ | 100 | ms | Rev 2.1, May 2, 2008 Page 6 of 11 ## Operating Conditions (C and I-Grade and VDD=2.5V) Unless otherwise stated VDD= 2.5V+/- 10%, CL=15pF and Ambient Temperature range 0 to +70°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------------------|--------|--------------------------------|------|-----|------|------| | Operating Voltage | VDD | VDD+/-10% | 2.25 | 2.5 | 2.75 | V | | On a sertion of Tanana a sertions | TA-1 | Ambient Temperature<br>C-Grade | 0 | _ | 70 | °C | | Operating Temperature | TA-2 | Ambient Temperature<br>I-Grade | -40 | - < | 85 | °C | | Input Capacitance | VINC | Pins 1 and 2 | _ | 3 | 5 | pF | | Load Canacitanas | CL1 | All Outputs≤180MHz | _ | 151 | 15 | pF | | Load Capacitance | CL2 | All Outputs≤80MHz | - ( | _ | 30 | pF | | Operating Frequency | CLKIN1 | Input Clock Range, CL=15pF | DC | _ | 180 | MHz | | Operating Frequency | CLKIN2 | Input Clock Range, CL=30pF | DC | _ | 80 | MHz | # DC Electrical Characteristics (C-Grade and VDD=2.5V) Unless otherwise stated VDD= 2.5V+/- 10%, CL=15pF and Ambient Temperature range 0 to +70°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |----------------------|--------|-------------------------------------------|---------|-----|---------|------| | Input Low Voltage | VINL | CLKIN and OE | _ | _ | 0.7 | V | | Input High Voltage | VINH | CLKIN and OE | 1.7 | - | VDD+0.3 | V | | Input Low Current | IINL | 0 < VIN < 0.8V | - | - | 10 | μΑ | | Input High Current | IINH | 2.4V < VIN < VDD | _ | _ | 15 | μA | | Output Low Voltage | VOL | IOL=8mA | _ | _ | 0.4 | V | | Output High Voltage | VOH | IOH=-8mA | VDD-0.6 | _ | _ | V | | Power Supply Current | IDD1 | CLKIN=33MHz<br>CL=0 (No load at outputs) | _ | 7 | 11 | mA | | Power Supply Current | IDD2 | CLKIN=66MHz<br>CL=0 (No load at outputs) | _ | 9 | 14 | mA | | Power Supply Current | IDD3 | CLKIN=166MHz<br>CL=0 (No load at outputs) | _ | 13 | 18 | mA | ## Switching Electrical Characteristics (C-Grade and VDD=2.5V) Unless otherwise stated VDD= 2.5V+/- 10%, CL=15pF and Ambient Temperature range 0 to +70°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |------------------------|--------|-------------------------------------------|-----|-----|-----|------| | Output Frequency Range | FOUT1 | CL=15pF | 0 | - | 180 | MHz | | | FOUT2 | CL=30pF | 0 | - | 80 | MHz | | Input Duty Cycle | DC1 | Measured at VDD/2 | 20 | 50 | 80 | % | | Output Duty Cycle | DC2 | CL=15pF, Fout=166MHz<br>Measured at VDD/2 | 45 | 50 | 55 | % | Rev 2.1, May 2, 2008 Page 7 of 11 | Output Duty Cycle | DC3 | CL=30pF, Fout=80MHz<br>Measured at VDD/2 | 40 | 50 | 60 | % | |------------------------|--------|-----------------------------------------------------------------------------------------------|------|-----|-----|----| | Output Rise/Fall Time | tr/f-1 | CL=15pF, measured at 0.6V to 1.7V | _ | _ | 1.6 | ns | | Output Rise/Fall Time | tr/f-2 | CL=30pF, measured at 0.6V to 1.7V | _ | _ | 2.0 | ns | | Output to Output Skew | SKW1 | Measured at VDD/2 and Outputs are equally loaded | _ | 70 | 140 | ps | | Part to Part Skew | SKW2 | Measured at VDD/2 and Outputs are equally loaded | - | 90 | 180 | ps | | Propagation Delay Time | PDT | Measured at VDD/2 from CLKIN to<br>Output Clock rising edge and Outputs<br>are equally loaded | _ | xxx | xxx | ns | | Cycle-to-Cycle Jitter | CCJ1 | CLKIN=66MHz and CL=0 (No Load) | _ | 50 | 100 | ps | | Cycle-to-Cycle Jitter | CCJ2 | CLKIN=166MHz and CL=0 (No Load) | ~ C | 40 | 80 | ps | | Power-up Time | tpu | Power-up time for VDD to reach minimum specified time | 0.05 | - | 100 | ms | # DC Electrical Characteristics (I-Grade and VDD=2.5V) Unless otherwise stated VDD= 2.5V+/- 10%, CL=15pF and Ambient Temperature range -40 to +85°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |----------------------|--------|-------------------------------------------|---------|-----|---------|------| | Input Low Voltage | VINL | CLKIN and OE | _ | _ | 0.7 | V | | Input High Voltage | VINH | CLKIN and OE | 1.7 | - | VDD+0.3 | ٧ | | Input Low Current | IINL | 0 < VIN < 0.8V | _ | - | 10 | μΑ | | Input High Current | IINH | 2.4V < VIN < VDD | _ | _ | 15 | μA | | Output Low Voltage | VOL | IoL=8mA | _ | _ | 0.4 | V | | Output High Voltage | VOH | IOH=-8mA | VDD-0.6 | _ | - | V | | Power Supply Current | IDD1 | CLKIN=33MHz<br>CL=0 (No load at outputs) | _ | 8 | 12 | mA | | Power Supply Current | IDD2 | CLKIN=66MHz<br>CL=0 (No load at outputs) | _ | 10 | 15 | mA | | Power Supply Current | IDD3 | CLKIN=166MHz<br>CL=0 (No load at outputs) | _ | 12 | 19 | mA | ## Switching Electrical Characteristics (I-Grade and VDD=2.5V) Unless otherwise stated VDD= 2.5V+/- 10%, CL=15pF and Ambient Temperature range -40 to +85°C | Description | Symbol | Condition | Min | Тур | Max | Unit | |------------------------|--------|--------------------------------------------|-----|-----|-----|------| | Output Frequency Range | FOUT1 | CL=15pF | 0 | - | 180 | MHz | | | FOUT2 | CL=30pF | 0 | - | 80 | MHz | | Input Duty Cycle | DC1 | Measured at VDD/2 | 20 | 50 | 80 | % | | Output Duty Cycle | DC2 | CL=15pF, Fout=166 MHz<br>Measured at VDD/2 | 45 | 50 | 55 | % | Rev 2.1, May 2, 2008 Page 8 of 11 | Output Duty Cycle | DC3 | CL=15pF, Fout=80 MHz<br>Measured at VDD/2 | 45 50 | | 55 | % | |------------------------|--------|-----------------------------------------------------------------------------------------------|--------|-------|-----|----| | Output Rise/Fall Time | tr/f-1 | CL=15pF, measured at 0.6V to 1.7V | | | 1.8 | ns | | Output Rise/Fall Time | tr/f-2 | CL=30pF, measured at 0.6V to 1.7V | | | 2.4 | ns | | Output to Output Skew | SKW1 | Measured at VDD/2 and Outputs are equally loaded | _ | - 100 | | ps | | Part to Part Skew | SKW2 | Measured at VDD/2 and Outputs are equally loaded | - 120 | | 240 | ps | | Propagation Delay Time | PDT | Measured at VDD/2 from CLKIN to<br>Output Clock rising edge and Outputs<br>are equally loaded | - 4.2 | | 6.8 | ns | | Cycle-to-Cycle Jitter | CCJ1 | CLKIN=66MHz and CL=0 (No Load) | - 70 | | 140 | ps | | Cycle-to-Cycle Jitter | CCJ2 | CLKIN=133MHz and CL=0 (No Load) | - 60 | | 120 | ps | | Power-up Time | tpu | Power-up time for VDD to reach minimum specified time | 0.05 – | | 100 | ms | # **External Components & Design Considerations** ## **Typical Application Schematic** ### **Comments and Recommendations** Decoupling Capacitor: A decoupling capacitor of $0.1\mu F$ must be used between VDD and VSS pins. Place the capacitor on the component side of the PCB as close to the VDD pin as possible. The PCB trace to the VDD pin and to the GND via should be kept as short as possible. Do not use vias between the decoupling capacitor and the VDD pin. Rev 2.1, May 2, 2008 Page 9 of 11 # **Package Outline and Package Dimensions** ## 8-Pin TSSOP (4.4 mm) Dimensions are in milimeters(inches). Top line: (MIN) and Bottom line: (Max) ## **Thermal Characteristics** | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------------------|--------|-------------------------|-----|-----|-----|------| | Thermal Resistance Junction to Ambient | θЈА | Still air | - | 110 | - | °C/W | | | θЈΑ | 1m/s air flow | - | 100 | - | °C/W | | | θЈΑ | 3m/s air flow | - | 80 | - | °C/W | | Thermal Resistance<br>Junction to Case | θ ЈС | Independent of air flow | - | 35 | - | °C/W | Rev 2.1, May 2, 2008 Page 10 of 11 # Ordering Information [1] | Ordering Number | Marking | Shipping<br>Package | Package | Temperature | | |------------------|----------------|---------------------|-------------|-------------|--| | SL23EP04NZZC-1 | SL23EP04NZC-1 | Tube | 8-pin TSSOP | 0 to 70°C | | | SL23EP04NZZC-1T | SL23EP04NZC-1 | Tape and Reel | 8-pin TSSOP | 0 to 70°C | | | SL23EP04NZZI-1 | SL23EP04NZI-1 | Tube | 8-pin TSSOP | -40 to 85°C | | | SL23EP04NZZI-1T | SL23EP04NZI-1 | Tape and Reel | 8-pin TSSOP | -40 to 85°C | | | SL23EP04NZZC-1Z | SL23EP04NZC-1Z | Tube | 8-pin TSSOP | 0 to 70°C | | | SL23EP04NZZC-1ZT | SL23EP04NZC-1Z | Tape and Reel | 8-pin TSSOP | 0 to 70°C | | | SL23EP04NZZI-1Z | SL23EP04NZI-1Z | Tube | 8-pin TSSOP | -40 to 85°C | | | SL23EP04NZZI-1ZT | SL23EP04NZI-1Z | Tape and Reel | 8-pin TSSOP | -40 to 85°C | | #### Notes: 1. The SL23EP04NZ products are RoHS compliant. Rev 2.1, May 2, 2008 Page 11 of 11 www.silabs.com/quality #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA