



# SN55LVCP22 QML Class Q 2×2 1-Gbps LVDS Crosspoint Switch

# 1 Features

- QML class Q, SMD 5962-11242
- High-speed (up to 1000 Mbps)
- Low-jitter fully differential data path
- 50 ps (typ), of peak-to-peak jitter with PRBS = 2<sup>23</sup>–1 pattern
- Less than 227 mW (typ), 313 mW (max) total power dissipation
- Output (channel-to-channel) skew is 80 ps (typ)
- Configurable as 2:1 mux, 1:2 demux, repeater or 1:2 signal splitter
- Inputs accept LVDS, LVPECL, and CML signals
- Fast switch time of 1.7 ns (typ)
- Fast propagation delay of 0.65 ns (typ)
- Inter-operates with TIA/EIA-644-A LVDS standard
- Supports defense, aerospace, and medical applications:
  - Controlled baseline
  - One assembly/test site and one fabrication site
  - Extended product life cycle and extended product-change notification
  - Product traceability

# 2 Applications

- Global positioning system receiver
- Defense radio
- Sonar
- Seeker front end
- Radar

# **3 Description**

The SN55LVCP22 is a 2×2 crosspoint switch providing greater than 1000 Mbps operation for each path. The dual channels incorporate wide commonmode (0 V to 4 V) receivers, allowing for the receipt of LVDS, LVPECL, and CML signals. The dual outputs are LVDS drivers to provide low-power, low-EMI, highspeed operation. The SN55LVCP22 provides a single device supporting 2:2 buffering (repeating), 1:2 splitting, 2:1 multiplexing, 2×2 switching, and LVPECL/CML to LVDS level translation on each channel. The flexible operation of the SN55LVCP22 provides a single device to support the redundant serial bus transmission needs (working and protection switching cards) of fault-tolerant switch systems found in optical networking, wireless infrastructure, and data communications systems.

The SN55LVCP22 uses a fully differential data path to ensure low-noise generation, fast switching times, low pulse width distortion, and low jitter. Output channelto- channel skew is 80 ps (typ) to ensure accurate alignment of outputs in all applications.

#### **Device Information**

| PART<br>NUMBER      | GRADE | PACKAGE <sup>(1)</sup> | BODY SIZE<br>(NOM)   |  |  |  |  |
|---------------------|-------|------------------------|----------------------|--|--|--|--|
| 5962-112420<br>1QFA | QMLQ  | CFP (16)               | 6.73 mm x<br>10.3 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Simplified Application**



# **Table of Contents**

| 1 Features<br>2 Applications<br>3 Description | 1<br>1 |
|-----------------------------------------------|--------|
| 5 Pin Configuration and Functions             |        |
| 6 Specifications                              | 4      |
| 6.1 Absolute Maximum Ratings                  | 4      |
| 6.2 Handling Ratings                          | 4      |
| 6.3 Recommended Operating Conditions          | 4      |
| 6.4 Thermal Information                       | 4      |
| 6.5 Electrical Characteristics                | 4      |
| 6.6 Switching Characteristics                 | 6      |
| 6.7 Typical Characteristics                   | 7      |
| 7 Parameter Measurement Information           |        |
| 8 Detailed Description                        | 14     |
| 8.1 Overview                                  |        |

| 8.2 Functional Block Diagram            | 14 |
|-----------------------------------------|----|
| 8.3 Feature Description                 | 14 |
| 8.4 Device Functional Modes             |    |
| 9 Application and Implementation        | 16 |
| 9.1 Application Information             |    |
| 9.2 Typical Application                 |    |
| 10 Power Supply Recommendations         |    |
| 11 Layout                               | 20 |
| 11.1 Layout Guidelines                  | 20 |
| 11.2 Layout Example                     |    |
| 12 Device and Documentation Support     |    |
| 12.1 Trademarks                         |    |
| 12.2 Electrostatic Discharge Caution    |    |
| 12.3 Glossary                           |    |
| 13 Mechanical, Packaging, and Orderable |    |
| Information                             | 21 |
|                                         |    |

**4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2020 | *        | Initial Release |



# **5** Pin Configuration and Functions



NC - No internal connection

# **Pin Functions**

| TER   | MINAL | - I/O  | DECODIDITION                   |
|-------|-------|--------|--------------------------------|
| NAME  |       |        | DESCRIPTION                    |
| SEL1  | 1     | Input  | Switch Selection Control 1     |
| SEL0  | 2     | Input  | Switch Selection Control 2     |
| IN0+  | 3     | Input  | LVDS Receiver Positive Input 0 |
| IN0-  | 4     | Input  | LVDS Receiver Negative Input 0 |
| VCC   | 5     | Power  | 3.3V Supply Voltage            |
| IN1+  | 6     | Input  | LVDS Receiver Positive Input 1 |
| IN1-  | 7     | Input  | LVDS Receiver Negative Input 1 |
| NC    | 8     | N/A    | No Internal Connection         |
| NC    | 9     | N/A    | No Internal Connection         |
| OUT1- | 10    | Output | LVDS Driver Negative Output 1  |
| OUT1+ | 11    | Output | LVDS Driver Positive Output 1  |
| GND   | 12    | Ground | Ground                         |
| OUT0- | 13    | Output | LVDS Driver Negative Output 0  |
| OUT0+ | 14    | Output | LVDS Driver Positive Output 0  |
| EN1   | 15    | Input  | Output Enable for Driver 1     |
| EN0   | 16    | Input  | Output Enable for Driver 0     |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                                 | UNIT            |
|-------------------------------------------------|-----------------|
| Supply voltage <sup>(2)</sup> , V <sub>CC</sub> | -0.5 V to 4 V   |
| CMOS/TTL input voltage (ENO, EN1, SEL0, SEL1)   | -0.5 V to 4 V   |
| LVDS receiver input voltage (IN+, IN–)          | –0.7 V to 4.3 V |
| LVDS driver output voltage (OUT+, OUT–)         | –0.5 V to 4 V   |
| LVDS output short circuit current               | Continuous      |
| Maximum Junction temperature                    | 150°C           |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminals.

## 6.2 Handling Ratings

|                    |                          |                                                                                          | MIN   | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>   | Storage temperature rang | ge                                                                                       | -65   | 125  | °C   |
| V                  | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | -5000 | 5000 |      |
| V <sub>(ESD)</sub> |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500  | 500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                                                           | MIN | NOM | MAX | UNIT |
|-----------------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                           | 3   | 3.3 | 3.6 | V    |
| Receiver input voltage                                    | 0   |     | 4   | V    |
| Operating case (top) temperature, $T_{C}^{(1)}$           | -55 |     | 125 | °C   |
| Magnitude of differential input voltage,  V <sub>ID</sub> | 0.1 |     | 3   | V    |

(1) Maximum case temperature operation is allowed as long as the device maximum junction temperature is not exceeded.

#### 6.4 Thermal Information

|                       |                                              | SN55LVCP22A-SP |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | W (CFP)        | UNIT |
|                       |                                              | 16 PINS        |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 118.1          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 51.2           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 107.2          | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 28.4           | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 95.1           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Electrical Characteristics**

over recommended operating conditions unless otherwise noted

|                 | PARAMETER                                   | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX             | UNIT |
|-----------------|---------------------------------------------|-----------------|-----|--------------------|-----------------|------|
| CMOS/T          | TL DC SPECIFICATIONS (EN0, EN1, SEL0, SEL1) |                 |     |                    |                 |      |
| V <sub>IH</sub> | High-level input voltage                    |                 | 2   | 1.5                | V <sub>CC</sub> | V    |
|                 |                                             |                 |     |                    |                 |      |



#### over recommended operating conditions unless otherwise noted

|                      | PARAMETER                                                            | TEST CONDITIONS                                                         | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|------|--------------------|------|------|
| V <sub>IL</sub>      | Low-level input voltage                                              |                                                                         | GND  | 1.5                | 0.8  | V    |
| I <sub>IH</sub>      | High-level input current                                             | V <sub>IN</sub> = 3.6 V or 2.0 V, V <sub>CC</sub> = 3.6 V               | -25  | ±3                 | 25   | μA   |
| IIL                  | Low-level input current                                              | V <sub>IN</sub> = 0.0 V or 0.8 V, V <sub>CC</sub> = 3.6 V               | -15  | ±1                 | 15   | μA   |
| V <sub>CL</sub>      | Input clamp voltage                                                  | I <sub>CL</sub> = -18 mA                                                |      | -0.8               | -1.5 | V    |
| LVDS O               | UTPUT SPECIFICATIONS (OUT0, OUT1)                                    |                                                                         |      |                    | ľ    |      |
|                      |                                                                      | $R_L$ = 75 Ω, See Figure 7-3                                            | 255  | 390                | 475  |      |
| V <sub>OD</sub>      | Differential output voltage                                          | $R_{L}$ = 75 $\Omega,$ $V_{CC}$ = 3.3 V, $T_{A}$ = 25°C, See Figure 7-3 | 320  | 390                | 430  | mV   |
| Δ V <sub>OD</sub>    | Change in differential output voltage magnitude between logic states | V <sub>ID</sub> = ±100 mV, See Figure 7-3                               | -25  |                    | 25   | mV   |
| V <sub>OS</sub>      | Steady-state offset voltage                                          | See Figure 7-4                                                          | 1    | 1.2                | 1.45 | V    |
| ΔV <sub>OS</sub>     | Change in steady-state offset voltage between logic states           | See Figure 7-4                                                          | -25  |                    | 25   | mV   |
| V <sub>OC(PP)</sub>  | Peak-to-peak common-mode output voltage                              | See Figure 7-4                                                          |      | 50                 |      | mV   |
| I <sub>OZ</sub>      | High-impedance output current                                        | V <sub>OUT</sub> = GND or V <sub>CC</sub>                               | -15  |                    | 15   | μA   |
| I <sub>OFF</sub>     | Power-off leakage current                                            | V <sub>CC</sub> = 0 V, 1.5 V; V <sub>OUT</sub> = 3.6 V or GND           | -15  |                    | 15   | μA   |
| l <sub>os</sub>      | Output short-circuit current                                         | V <sub>OUT+</sub> or V <sub>OUT-</sub> = 0 V                            |      |                    | -8   | mA   |
| I <sub>OSB</sub>     | Both outputs short-circuit current                                   | $V_{OUT+}$ and $V_{OUT-} = 0 V$                                         | -8   |                    | 8    | mA   |
| Co                   | Differential output capacitance                                      | $V_1 = 0.4 \sin(4E6\pi t) + 0.5 V$                                      |      | 3                  |      | pF   |
| LVDS RE              | ECEIVER DC SPECIFICATIONS (IN0, IN1)                                 |                                                                         |      |                    |      |      |
| V <sub>TH</sub>      | Positive-going differential input voltage threshold                  | See Figure 7-2 and Table 7-1                                            |      |                    | 100  | mV   |
| V <sub>TL</sub>      | Negative-going differential input voltage threshold                  | See Figure 7-2 and Table 7-1                                            | -100 |                    |      | mV   |
| V <sub>ID(HYS)</sub> | Differential input voltage hysteresis                                |                                                                         |      | 20                 | 150  | mV   |
| V <sub>CMR</sub>     | Common-mode voltage range                                            | $V_{ID}$ = 100 mV, $V_{CC}$ = 3.0 V to 3.6 V                            | 0.05 |                    | 3.95 | V    |
|                      | Input current                                                        | V <sub>IN</sub> = 4 V, V <sub>CC</sub> = 3.6 V or 0.0                   | -18  | ±1                 | 18   |      |
| I <sub>IN</sub>      | Input current                                                        | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = 3.6V or 0.0                    | -18  | ±1                 | 18   | μA   |
| C <sub>IN</sub>      | Differential input capacitance                                       | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V                                |      | 3                  |      | pF   |
| SUPPLY               | CURRENT                                                              |                                                                         |      |                    |      |      |
| I <sub>CCQ</sub>     | Quiescent supply current                                             | $R_L = 75 \Omega$ , EN0=EN1=High                                        |      | 60                 | 87   | mA   |
| I <sub>CCD</sub>     | Total supply current                                                 | $R_L$ = 75 Ω, $C_L$ = 5 pF, 500 MHz (1000 Mbps), EN0=EN1=High           |      | 63                 | 87   | mA   |
| I <sub>CCZ</sub>     | 3-state supply current                                               | EN0 = EN1 = Low                                                         |      | 25                 | 35   | mA   |

(1) All typical values are at 25°C and with a 3.3-V supply.



## 6.6 Switching Characteristics

over recommended operating conditions unless otherwise noted

|                       | parameter                                                            | TEST CONDITIONS                                                                                                                                                        | MIN  | TYP  | MAX  | UNIT              |
|-----------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------------|
| t <sub>SET</sub>      | Input to SEL setup time                                              | See Figure 7-7                                                                                                                                                         |      | 0.8  | 2.2  | ns                |
| t <sub>HOLD</sub>     | Input to SEL hold time                                               | See Figure 7-7                                                                                                                                                         |      | 1.0  | 2.2  | ns                |
| t <sub>SWITCH</sub>   | SEL to switched output                                               | See Figure 7-7                                                                                                                                                         |      | 1.7  | 2.6  | ns                |
| t <sub>PHZ</sub>      | Disable time, high-level-to-high-impedance                           | See Figure 7-6                                                                                                                                                         |      | 2    | 8    | ns                |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-impedance                            | See Figure 7-6                                                                                                                                                         |      | 2    | 8    | ns                |
| t <sub>PZH</sub>      | Enable time, high-impedance -to-high-level output                    | See Figure 7-6                                                                                                                                                         |      | 2    | 8    | ns                |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-low-level output                      | See Figure 7-6                                                                                                                                                         |      | 2    | 8    | ns                |
| t <sub>LHT</sub>      | Differential output signal rise time (20%-80%) <sup>(1)</sup>        | C <sub>L</sub> = 5 pF, See Figure 7-5                                                                                                                                  |      | 280  | 620  | ps                |
| t <sub>HLT</sub>      | Differential output signal fall time (20%-80%) <sup>(1)</sup>        | C <sub>L</sub> = 5 pF, See Figure 7-5                                                                                                                                  |      | 280  | 620  | ps                |
|                       |                                                                      | $V_{ID}$ = 200 mV, 50% duty cycle,<br>$V_{CM}$ = 1.2 V, 50 MHz, C <sub>L</sub> = 5 pF                                                                                  |      | 13.7 | 22.2 |                   |
|                       |                                                                      | $V_{ID}$ = 200 mV, 50% duty cycle,<br>V <sub>CM</sub> = 1.2 V, 240 MHz, C <sub>L</sub> = 5 pF                                                                          |      | 13.4 | 24.5 | ps                |
| t <sub>JIT</sub>      | Added peak-to-peak jitter <sup>(3)</sup>                             | $V_{ID}$ = 200 mV, 50% duty cycle,<br>V <sub>CM</sub> = 1.2 V, 500 MHz, C <sub>L</sub> = 5 pF                                                                          |      | 14.4 | 35.7 |                   |
|                       |                                                                      | $V_{ID}$ = 200 mV, PRBS = 2 <sup>15</sup> -1 data pattern,<br>V <sub>CM</sub> = 1.2 V, 240 Mbps, C <sub>L</sub> = 5 pF                                                 |      | 68.3 | 204  |                   |
|                       |                                                                      | $V_{ID}$ = 200 mV, PRBS = 2 <sup>15</sup> -1 data pattern,<br>V <sub>CM</sub> = 1.2 V, 1000 Mbps, C <sub>L</sub> = 5 pF                                                |      | 73.2 | 282  | ps                |
|                       |                                                                      | $\label{eq:V_ID} \begin{array}{l} V_{ID} = 200 \text{ mV}, \ 50\% \text{ duty cycle}, \\ V_{CM} = 1.2 \text{ V}, \ 50 \text{ MHz}, \ C_{L} = 5 \text{ pF} \end{array}$ | 0.97 | 0.97 | 1.5  |                   |
| t <sub>Jrms</sub>     | Added random jitter (rms) <sup>(3)</sup>                             | $V_{ID}$ = 200 mV, 50% duty cycle,<br>V <sub>CM</sub> = 1.2 V, 240 MHz, C <sub>L</sub> = 5 pF                                                                          |      | 0.85 | 1.53 | ps <sub>RMS</sub> |
|                       |                                                                      | $V_{ID}$ = 200 mV, 50% duty cycle,<br>$V_{CM}$ = 1.2 V, 500 MHz, C <sub>L</sub> = 5 pF                                                                                 |      | 0.86 | 1.79 |                   |
| t <sub>PLHD</sub>     | Propagation delay time, low-to-high-level output <sup>(1)</sup>      |                                                                                                                                                                        | 200  | 650  | 2350 | ps                |
| t <sub>PHLD</sub>     | Propagation delay time, high-to-low-level output <sup>(1)</sup>      |                                                                                                                                                                        | 200  | 650  | 2350 | ps                |
| t <sub>skew</sub> (5) | Pulse skew ( t <sub>PLHD</sub> – t <sub>PHLD</sub>  ) <sup>(2)</sup> | C <sub>L</sub> = 5 pF, See Figure 7-5                                                                                                                                  |      | 45   | 160  | ps                |
| t <sub>ccs</sub>      | Output channel-to-channel skew, splitter mode                        | C <sub>L</sub> = 5 pF, See Figure 7-5                                                                                                                                  |      | 80   |      | ps                |
| f <sub>MAX</sub> (5)  | Maximum operating frequency <sup>(4)</sup>                           |                                                                                                                                                                        | 1    |      |      | GHz               |

(1) Input: V\_{IC} = 1.2 V, V\_{ID} = 200 mV, 50% duty cycle, 1 MHz,  $t_{\rm r}/t_{\rm f}$  = 500 ps

(2)  $t_{skew}$  is the magnitude of the time difference between the  $t_{PLHD}$  and  $t_{PHLD}$  of any output of a single device.

(3) Not production tested.

(4) Signal generator conditions: 50% duty cycle,  $t_r$  or  $t_f \le 100$  ps (10% to 90%), transmitter output criteria: duty cycle = 45% to 55% V<sub>OD</sub>  $\ge$  300 mV.

(5) t<sub>skew</sub> and f<sub>MAX</sub> parameters are guaranteed by characterization, but not production tested.



# 6.7 Typical Characteristics













Figure 6-4. Peak-To-Peak Jitter vs Frequency













Texas

INSTRUMENTS











SN55LVCP22 SLLSFJ2 – SEPTEMBER 2020





# 7 Parameter Measurement Information



Figure 7-1. Equivalent Input and Output Schematic Diagrams



Figure 7-2. Voltage And Current Definitions









All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ±10 ns;  $R_L$  = 100  $\Omega$ ;  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.; the measurement of  $V_{OC(PP)}$  is made on test equipment with a –3 dB bandwidth of at least 300 MHz.

#### Figure 7-4. Test Circuit And Definitions For The Driver Common-Mode Output Voltage



All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le .25$  ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 7-5. Timing Test Circuit And Waveforms





All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse-repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

| Table 7-1. Receiver input voltage Threshold Test |                 |                                         |                                         |                       |  |  |  |  |  |
|--------------------------------------------------|-----------------|-----------------------------------------|-----------------------------------------|-----------------------|--|--|--|--|--|
| APPLIED                                          | VOLTAGES        | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | OUTPUT <sup>(1)</sup> |  |  |  |  |  |
| VIA                                              | V <sub>IB</sub> | V <sub>ID</sub>                         | V <sub>IC</sub>                         |                       |  |  |  |  |  |
| 1.25 V                                           | 1.15 V          | 100 mV                                  | 1.2 V                                   | Н                     |  |  |  |  |  |
| 1.15 V                                           | 1.25 V          | –100 mV                                 | 1.2 V                                   | L                     |  |  |  |  |  |
| 4.0 V                                            | 3.9 V           | 100 mV                                  | 3.95 V                                  | Н                     |  |  |  |  |  |
| 3.9 V                                            | 4.0 V           | –100 mV                                 | 3.95 V                                  | L                     |  |  |  |  |  |
| 0.1 V                                            | 0.0 V           | 100 mV                                  | 0.05 V                                  | Н                     |  |  |  |  |  |
| 0.0 V                                            | 0.1 V           | –100 mV                                 | 0.05 V                                  | L                     |  |  |  |  |  |
| 1.7 V                                            | 0.7 V           | 1000 mV                                 | 1.2 V                                   | Н                     |  |  |  |  |  |
| 0.7 V                                            | 1.7 V           | –1000 mV                                | 1.2 V                                   | L                     |  |  |  |  |  |
| 4.0 V                                            | 3.0 V           | 1000 mV                                 | 3.5 V                                   | Н                     |  |  |  |  |  |
| 3.0 V                                            | 4.0 V           | –1000 mV                                | 3.5 V                                   | L                     |  |  |  |  |  |
| 1.0 V                                            | 0.0 V           | 1000 mV                                 | 0.5 V                                   | Н                     |  |  |  |  |  |
| 0.0 V                                            | 1.0 V           | –1000 mV                                | 0.5 V                                   | L                     |  |  |  |  |  |

#### Table 7-1. Receiver Input Voltage Threshold Test

(1) H = high level, L = low level





EN

 $t_{\text{SET}}$  and  $t_{\text{HOLD}}$  times specify that data must be in a stable state before and after mux control switches.

Figure 7-7. Input To Select For Both Rising And Falling Edge Setup And Hold Times



# 8 Detailed Description

## 8.1 Overview

The SN55LVCP22 is a high-speed 1-Gbps 2x2 LVDS redriving cross-point switch that can be used in mux or demux or splitter configurations. The SN55LVCP22 provides multiple signal switching options that allow system implementation flexibility as described in Table 8-1. The SN55LVCP22 incorporates wide common-mode (0 V to 4 V) receivers, allowing for the receipt of LVDS, LVPECL, and CML signals and low-power LVDS drivers to provide high-speed operations. The SN55LVCP22 uses a fully differential data path to ensure low-noise generation, fast switching times, low pulse width distortion, and low jitter.

## 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 Input Select Pins

SEL0 pin selects which differential input lane will be routed to Lane 0 driver differential output OUT0 and SEL1 pin selects which differential input lane will be routed to Lane 1 driver differential output OUT1

## 8.3.2 Output Enable Pins

EN0 pin is an active high enable for OUT0 driver differential output and EN1 pin is an active high enable for OUT1 driver differential output.

## 8.4 Device Functional Modes

| SEL0 | SEL1 | EN0 | EN1 | OUT0 | OUT1 | FUNCTION                  | SIGNAL FLOW                                                   |  |  |
|------|------|-----|-----|------|------|---------------------------|---------------------------------------------------------------|--|--|
| 0    | 0    | 1   | 1   | INO  | INO  | 1:2 Splitter<br>Input IN0 | 1:2 Splitter<br>OUT0 +<br>OUT0 -<br>IN0 -<br>OUT1 -<br>OUT1 - |  |  |
| 1    | 1    | 1   | 1   | IN1  | IN1  | 1:2 Splitter<br>Input IN1 | 1:2 Splitter<br>OUT0 +<br>OUT0 -<br>IN1 -<br>OUT1 -<br>OUT1 - |  |  |

| Table | 8-1  | Function | Table |
|-------|------|----------|-------|
| able  | 0-1. | i uncuon | Iabic |



| Table 8-1. Function Table (continued) |      |     |     |        |      |                 |                                                                                                                                           |        |  |      |                           |
|---------------------------------------|------|-----|-----|--------|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|--|------|---------------------------|
| SEL0                                  | SEL1 | EN0 | EN1 | OUT0   | OUT1 | FUNCTION        | SIGNAL FLOW                                                                                                                               |        |  |      |                           |
| 0                                     | 1    | 1   | 1   | INO    | IN1  | 2-lane Repeater | Dual Repeater           IN0 +         OUT0 +           IN0 -         OUT0 -           IN1 +         OUT1 +           IN1 -         OUT1 - |        |  |      |                           |
| 1                                     | 0    | 1   | 1   | IN1    | INO  | Cross-switch    | 2 X 2 Crosspoint<br>IN0 + OUT0 +<br>IN0 OUT0 -<br>IN1 + OUT1 +<br>IN1 OUT1 -                                                              |        |  |      |                           |
| 0                                     |      |     | _   | INO    |      | 2:1 Mux Output  | 2:1 Mux                                                                                                                                   |        |  |      |                           |
| 1                                     | X    |     |     | 1      | 0    | IN1 High-Z      |                                                                                                                                           | High-Z |  | OUTO | INU - MUX<br>INI + OUT0 - |
| , v                                   | 0    |     |     | Link 7 | INO  | 2:1 Mux         | 2:1 Mux                                                                                                                                   |        |  |      |                           |
| X                                     | 1    | 0   | 1   | High-Z | IN1  | Output OUT1     | INI + OUT1                                                                                                                                |        |  |      |                           |



# 9 Application and Implementation

# 9.1 Application Information

The SN55LVCP22 can support different kind of signaling at the receiver with proper termination network. The output drivers will output LVDS differential signals.

## 9.2 Typical Application

#### 9.2.1 Low-Voltage Positive Emitter-Coupled Logic (LVPECL)



## Figure 9-1. Low-Voltage Positive Emitter-Coupled Logic (LVPECL)

#### 9.2.1.1 Design Requirements

#### Table 9-1. Design Parameters

| DESIGN PARAMETER                    | EXAMPLE VALUE        |  |  |  |
|-------------------------------------|----------------------|--|--|--|
| Single-ended termination            | 50 Ω                 |  |  |  |
| V <sub>TT</sub> termination voltage | V <sub>CC</sub> -2 V |  |  |  |

#### 9.2.1.2 Detailed Design Procedure

Use two 50  $\Omega$  termination resistors (as close to the input pins as possible) with termination voltage of V<sub>TT</sub> as described in Figure 9-1 to receive LVPECL input signals.

#### 9.2.2 Current-Mode Logic (CML)



Figure 9-2. Current-Mode Logic (CML)

#### 9.2.2.1 Design Requirements

#### Table 9-2. Design Parameters

| DESIGN PARAMETER         | EXAMPLE VALUE          |
|--------------------------|------------------------|
| Single-ended termination | 50 Ω                   |
| Termination Voltage      | V <sub>CC</sub> = 3.3V |

#### 9.2.2.2 Detailed Design Procedure

Use two 50  $\Omega$  termination resistors (as close to the input pin as possible) with termination voltage of V<sub>CC</sub> as described in Figure 9-2 to receive CML input signals.



## 9.2.3 Single-Ended (LVPECL)



Figure 9-3. Single-Ended (LVPECL)

#### 9.2.3.1 Design Requirements

 Table 9-3. Design Parameters

| DESIGN PARAMETER                                                | EXAMPLE VALUE         |
|-----------------------------------------------------------------|-----------------------|
| Single-ended termination for input used                         | 50 Ω                  |
| V <sub>TT</sub> termination voltage                             | V <sub>CC</sub> - 2 V |
| Unused input pull-up termination to $V_{\mbox{\scriptsize CC}}$ | 1.1 kΩ                |
| Unused input pull-down termination to Gound                     | 1.5 kΩ                |

#### 9.2.3.2 Detailed Design Procedure

Use a 50  $\Omega$  termination resistor (as close to the input pin as possible) with termination voltage of V<sub>TT</sub> as described in Figure 9-3 to receive Single-ended LVPECL input signals. Terminate Unused input pin with 1.1 k $\Omega$  pull-up to V<sub>CC</sub> and 1.5 k $\Omega$  pull-down to ground.

#### 9.2.4 Low-Voltage Differential Signaling (LVDS)



Figure 9-4. Low-Voltage Differential Signaling (LVDS)

#### 9.2.4.1 Design Requirements

| Table 9-4. | Design | Parameters |
|------------|--------|------------|
|------------|--------|------------|

| DESIGN PARAMETER         | EXAMPLE VALUE |  |  |
|--------------------------|---------------|--|--|
| Differential Termination | 100 Ω         |  |  |

#### 9.2.4.2 Detailed Design Procedure

Use a 100  $\Omega$  differential termination resistor (as close to the input pins as possible) as described in Figure 9-4 to receive LVDS input signals.



#### 9.2.5 Application Curves





# **10 Power Supply Recommendations**

There is no power supply sequence required for SN55LVCP22. It is recommended that at least a 0.1uF decoupling capacitor is placed at the device VCC near the pin.



# 11 Layout

# **11.1 Layout Guidelines**

High performance layout practices are paramount for board layout for high speed signals to ensure good signal integrity. Even minor imperfection can cause impedance mismatch resulting reflection. Special care is warranted for traces, connections to device, and connectors.

# 11.2 Layout Example



Figure 11-1. Layout Example with LVDS input signals



# 12 Device and Documentation Support

## 12.1 Trademarks

All other trademarks are the property of their respective owners.

#### 12.2 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.3 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



11-Jan-2021

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)           | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-----------------------------------|---------|
| 5962-1124201QFA  | ACTIVE        | CFP          | W                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-1124201QF<br>A<br>LVCP22W-SP | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

11-Jan-2021

#### OTHER QUALIFIED VERSIONS OF SN55LVCP22 :

• Space: SN55LVCP22-SP

NOTE: Qualified Version Definitions:

• Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application

W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP2-F16



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated