# ASSP for Power Management Applications

# 2 ch DC/DC Converter IC Built-in Switching FET, Synchronous Rectification, and Down Conversion Support

# MB39C015

### DESCRIPTION

The MB39C015 is a current mode type 2-channel DC/DC converter IC built-in voltage detection, synchronous rectifier, and down conversion support. The device is integrated with a switching FET, oscillator, error amplifier, PWM control circuit, reference voltage source, and voltage detection circuit.

External inductor and decoupling capacitor are needed only for the external component.

As combining with external parts enables a DC/DC converter with a compact and high load response characteristic, this is suitable as the built-in power supply for such as mobile phone/PDA, DVDs, and HDDs.

# ■ FEATURES

| High efficiency                                                       | : 96% (Max)                                               |
|-----------------------------------------------------------------------|-----------------------------------------------------------|
| <b>o</b> ,                                                            |                                                           |
| <ul> <li>Output current (DC/DC)</li> </ul>                            | : 800 mA/ch (Max)                                         |
| <ul> <li>Input voltage range</li> </ul>                               | : 2.5 V to 5.5 V                                          |
| <ul> <li>Operating frequency</li> </ul>                               | : 2.0 MHz (Typ)                                           |
| <ul> <li>No flyback diode needed</li> </ul>                           |                                                           |
| <ul> <li>Low dropout operation</li> </ul>                             | : For 100% on duty                                        |
| <ul> <li>Built-in high-precision reference voltage generat</li> </ul> | or : 1.30 V ± 2%                                          |
| <ul> <li>Consumption current in shutdown mode</li> </ul>              | : 1 μA or less                                            |
| <ul> <li>Built-in switching FET</li> </ul>                            | : P-ch MOS 0.3 $\Omega$ (Typ) N-ch MOS 0.2 $\Omega$ (Typ) |
| <ul> <li>High speed for input and load transient response</li> </ul>  | e in the current mode                                     |
| <ul> <li>Over temperature protection</li> </ul>                       |                                                           |
| <ul> <li>Packaged in a compact package</li> </ul>                     | : QFN-24                                                  |

# ■ APPLICATIONS

- Flash ROMs
- MP3 players
- Electronic dictionary devices
- Surveillance cameras
- Portable GPS navigators
- DVD drives
- IP phones
- Network hubs
- Mobile phones etc.



### ■ PIN ASSIGNMENT



# ■ PIN DESCRIPTIONS

| Pin No.           | Pin Name        | I/O | Description                                                                                                       |
|-------------------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------|
| 1                 | CTLP            | I   | Voltage detection circuit block control input pin.<br>(L : Voltage detection function stop, H : Normal operation) |
| 2/3               | CTL2/CTL1       | I   | DC/DC converter block control input pin.<br>(L : Shut down, H : Normal operation)                                 |
| 4                 | AGND            |     | Control block ground pin.                                                                                         |
| 5                 | AVDD            |     | Control block power supply pin.                                                                                   |
| 6                 | VREF            | 0   | Reference voltage output pin.                                                                                     |
| 7                 | VDET            | I   | Voltage detection input pin.                                                                                      |
| 8/23              | VREFIN1/VREFIN2 | I   | Error amplifier (Error Amp) non-inverted input pin.                                                               |
| 9/22              | MODE1/MODE2     | I   | Use pin at L level or leave open.                                                                                 |
| 10/21             | OUT1/OUT2       | I   | Output voltage feedback pin.                                                                                      |
| 11, 12/<br>19, 20 | DVDD1/DVDD2     | _   | Drive block power supply pin.                                                                                     |
| 13/18             | LX1/LX2         | 0   | Inductor connection output pin.<br>High impedance during shut down.                                               |
| 14, 15/<br>16, 17 | DGND1/DGND2     | _   | Drive block ground pin.                                                                                           |
| 24                | XPOR            | 0   | VDET circuit output pin.<br>Connected to an N-ch MOS open drain circuit.                                          |

# ■ I/O PIN EQUIVALENT CIRCUIT DIAGRAM



# MB39C015

BLOCK DIAGRAM



#### Current mode

- Original voltage mode type :
  - Stabilize the output voltage by comparing two items below and on-duty control.
  - Voltage (Vc) obtained through negative feedback of the output voltage by Error Amp
  - Reference triangular wave (VTRI)
- Current mode type :

Instead of the triangular wave ( $V_{TRI}$ ), the voltage ( $V_{IDET}$ ) obtained through I-V conversion of the sum of currents that flow in the oscillator (rectangular wave generation circuit) and SW FET is used. Stabilize the output voltage by comparing two items below and on-duty control.

- Voltage (Vc) obtained through negative feedback of the output voltage by Error Amp
- Voltage (VIDET) obtained through I-V conversion of the sum of current that flow in the oscillator (rectangular wave generation circuit) and SW FET



### ■ FUNCTION OF EACH BLOCK

#### • PWM Logic control circuit

The built-in P-ch and N-ch MOS FETs are controlled for synchronization rectification according to the frequency (2.0 MHz) oscillated from the built-in oscillator (square wave oscillation circuit).

• IOUT Comparator circuit

This circuit detects the current ( $I_{LX}$ ) which flows to the external inductor from the built-in P-ch MOS FET. By comparing  $V_{IDET}$  obtained through I-V conversion of peak current  $I_{PK}$  of  $I_{LX}$  with the Error Amp output, the built-in P-ch MOS FET is turned off via the PWM Logic Control circuit.

• Error Amp phase compensation circuit

This circuit compares the output voltage to reference voltages such as VREF. This IC has a built-in phase compensation circuit that is designed to optimize the operation of this IC.

This needs neither to be considered nor addition of a phase compensation circuit and an external phase compensation device.

• VREF circuit

A high accuracy reference voltage is generated with BGR (bandgap reference) circuit. The output voltage is 1.30 V (Typ).

• Voltage Detection (VDET) circuit

The voltage detection circuit monitors the voltage at the VDET pin. Normally, use the XPOR pin through pullup with an external resistor. When the  $V_{DET}$  pin voltage reaches 0.6 V, it reaches the H level.

Timing chart example : (XPOR pin pulled up to VIN)



#### Protection circuit

This IC has a built-in over-temperature protection circuit.

The over-temperature protection circuit turns off both N-ch and P-ch switching FETs when the junction temperature reaches + 135 °C. When the junction temperature comes down to + 110 °C, the switching FET is returned to the normal operation. Since the PWM control circuit of this IC is in the control method in current mode, the current peak value is also monitored and controlled as required.

• Function table

|                |           | Input |      | Output       |              |                  |                  |
|----------------|-----------|-------|------|--------------|--------------|------------------|------------------|
| MODE           | CTL1      | CTL2  | CTLP | CH1 function | CH2 function | VDET<br>function | VREF<br>function |
| Shutdown mode  | L Stopped |       |      |              |              |                  |                  |
|                | Н         | L     | L    | Operation    | Stopped      | Stopped          |                  |
|                | L         | Н     | L    | Stopped      | Operation    | Stopped          |                  |
|                | L         | L     | Н    | Stopped      | Stopped      | Operation        |                  |
| Operating mode | Н         | Н     | L    | Operation    | Operation    | Stopped          | Outputs 1.3 V    |
|                | L         | Н     | Н    | Stopped      | Operation    | Operation        |                  |
|                | Н         | L     | Н    | Operation    | Stopped      | Operation        |                  |
|                |           | Н     |      |              | Operation    |                  |                  |

### ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol | Condition                            | Ra   | ting                   | Unit |  |
|-------------------------------|--------|--------------------------------------|------|------------------------|------|--|
| Parameter                     | Symbol | Condition                            | Min  | Max                    | Onit |  |
| Power supply voltage          | Vdd    | AVDD = DVDD1 = DVDD2                 | -0.3 | +6.0                   | V    |  |
|                               |        | OUT1/OUT2 pins                       | -0.3 | V <sub>DD</sub> + 0.3  |      |  |
| Signal input voltage          | Visig  | CTLP, CTL1/CTL2,<br>MODE1/MODE2 pins | -0.3 | V <sub>DD</sub> + 0.3  | V    |  |
|                               |        | VREFIN1/VREFIN2 pins                 | -0.3 | V <sub>DD</sub> + 0.3  |      |  |
|                               |        | VDET pin                             | -0.3 | V <sub>DD</sub> + 0.3  |      |  |
| XPOR pull-up voltage          | VIXPOR | XPOR pin                             | -0.3 | +6.0                   | V    |  |
| LX voltage                    | VLX    | LX1/LX2 pins                         | -0.3 | V <sub>DD</sub> + 0.3  | V    |  |
| LX Peak current               | РК     | ILX1/ILX2                            |      | 1.8                    | А    |  |
|                               |        | Ta ≤ +25 °C                          |      | <b>3125</b> *1, *2, *3 | mW   |  |
| Dower dissinction             |        |                                      |      | 1563*1, *2, *4         |      |  |
| Power dissipation             | PD     |                                      |      | 1250*1, *2, *3         |      |  |
|                               |        | Ta = +85 °C                          |      | 625*1, *2, *4          | mW   |  |
| Operating ambient temperature | Та     | —                                    | -40  | +85                    | °C   |  |
| Storage temperature           | Тѕтс   | —                                    | -55  | +125                   | °C   |  |

\*1 : Power dissipation value between + 25 °C and + 85 °C is obtained by connecting these two points with straight line.

- \*2 : When mounted on a four-layer epoxy board of 11.7 cm  $\times$  8.4 cm
- \*3 : Connection at exposure pad with thermal via. (Thermal via 9 holes)
- \*4 : Connection at exposure pad, without a thermal via.
- Notes: The use of negative voltages below 0.3 V to the AGND, DGND1, and DGND2 pin may create parasitic transistors on LSI lines, which can cause abnormal operation.
  - This device can be damaged if the LX1 pin and LX2 pin are short-circuited to AVDD and DVDD1/DVDD2, or AGND and DGND1/DGND2.
- WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

# RECOMMENDED OPERATING CONDITIONS

| Parameter            | Symbol | Condition                                                                     |      | Unit |      |    |  |
|----------------------|--------|-------------------------------------------------------------------------------|------|------|------|----|--|
| Farameter            | Symbol | Condition                                                                     | Min  | Тур  | Max  |    |  |
| Power supply voltage | Vdd    | AVDD = DVDD1 = DVDD2                                                          | 2.5  | 3.7  | 5.5  | V  |  |
| VREFIN voltage       | VREFIN |                                                                               | 0.15 |      | 1.30 | V  |  |
| CTL voltage          | VCTL   | CTLP, CTL1, CTL2                                                              | 0    |      | 5.0  | V  |  |
| LX current           | ILX    | Ilx1/Ilx2                                                                     |      |      | 800  | mA |  |
| VREF output current  | Irout  | 2.5 V ≤ AVDD = DVDD1 =<br>DVDD2 < 3.0 V                                       |      |      | 0.5  | mA |  |
|                      |        | $3.0 \text{ V} \le \text{AVDD} = \text{DVDD1} =$<br>DVDD2 $\le 5.5 \text{ V}$ |      |      | 1    | mA |  |
| XPOR current         | POR    | —                                                                             |      |      | 1    | mA |  |
| Inductor value       | L      | —                                                                             |      | 2.2  |      | μH |  |

Note : The output current from this device has a situation to decrease if the power supply voltage (V<sub>IN</sub>) and the DC/DC converter output voltage (V<sub>OUT</sub>) differ only by a small amount. This is a result of slope compensation and will not damage this device.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.

10



# ■ ELECTRICAL CHARACTERISTICS

(Ta = +25 °C, AVDD = DVDD1 = DVDD2 = 3.7 V, VOUT1/VOUT2 setting value = 2.5 V, MODE1/MODE2 = 0 V)

| -                                                                  | Parameter                      |        |                   | <b>O</b> and this are                                                                                                            | Value  |        |        | 11   |
|--------------------------------------------------------------------|--------------------------------|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|------|
| Pa                                                                 |                                |        | Pin No.           | Condition                                                                                                                        | Min    | Тур    | Max    | Unit |
|                                                                    | Input current                  |        | 8, 23             | VREFIN = 0.15 V to 1.3 V                                                                                                         | - 100  | 0      | + 100  | nA   |
|                                                                    | Output voltage                 | Vout   |                   | VREFIN = 0.833 V,<br>OUT = -100 mA                                                                                               | 2.45   | 2.50   | 2.55   | V    |
|                                                                    | Input stability                | LINE   | 10.01             | $\begin{array}{l} 2.5 \ V \leq AVDD = DVDD1 = \\ DVDD2 \leq 5.5 \ V^{\star 1} \end{array}$                                       |        |        | 10     | mV   |
|                                                                    | Load stability                 | LOAD   | 10, 21            | -100 mA ≥ OUT ≥<br>-800 mA                                                                                                       |        |        | 10     | mV   |
|                                                                    | OUT pin input<br>impedance     | Rout   |                   | OUT = 2.0 V                                                                                                                      | 0.6    | 1.0    | 1.5    | MΩ   |
|                                                                    | LX Peak current                | Ірк    |                   | Output shorted to GND                                                                                                            | 0.9    | 1.2    | 1.7    | А    |
| DC/DC<br>converter                                                 | Oscillation<br>frequency       | fosc   | 13, 18            |                                                                                                                                  | 1.6    | 2.0    | 2.4    | MHz  |
| block<br>Rise delay tim<br>SW NMOS-FF<br>OFF voltage<br>SW PMOS-FF | Rise delay time                | tpg    | 2, 3,<br>10, 21   | $\begin{array}{l} C1/C2 = 4.7 \ \mu\text{F}, \ OUT = \\ 0 \ \text{A}, \ OUT1/OUT2 : 0 \rightarrow \\ 90\% \ V_{OUT} \end{array}$ |        | 45     | 80     | μs   |
|                                                                    | SW NMOS-FET<br>OFF voltage     | VNOFF  |                   | —                                                                                                                                |        | - 10*  |        | mV   |
|                                                                    | SW PMOS-FET<br>ON resistance   | Ronp   |                   | LX1/LX2 = -100 mA                                                                                                                |        | 0.30   | 0.48   | Ω    |
|                                                                    | SW NMOS-FET<br>ON resistance   | Ronn   | 13, 18            | LX1/LX2 = -100 mA                                                                                                                |        | 0.20   | 0.42   | Ω    |
|                                                                    |                                | ILEAKM |                   | $0 \le LX \le VDD^{*2}$                                                                                                          | - 1.0  | _      | + 8.0  | μA   |
|                                                                    | LX leak current                | ILEAKH |                   | $ \begin{array}{l} VDD = 5.5 \ V, \ 0 \leq LX \leq \\ VDD^{\star 2} \end{array} $                                                | - 2.0  |        | + 16.0 | μA   |
|                                                                    | Overheating                    | Тотрн  |                   |                                                                                                                                  | + 120* | + 135* | + 160* | °C   |
|                                                                    | protection<br>(Junction Temp.) | TOTPL  | ·                 | —                                                                                                                                | + 95*  | + 110* | + 125* | °C   |
| Protection<br>circuit                                              | UVLO threshold                 | VTHHUV |                   |                                                                                                                                  | 2.17   | 2.30   | 2.43   | V    |
| block                                                              | voltage                        | VTHLUV | 5, 11,<br>12, 19, |                                                                                                                                  | 2.03   | 2.15   | 2.27   | V    |
|                                                                    | UVLO<br>hysteresis width       | VHYSUV | 20                |                                                                                                                                  | 0.08   | 0.15   | 0.25   | V    |
|                                                                    | XPOR threshold                 | VTHHPR |                   |                                                                                                                                  | 575    | 600    | 625    | mV   |
|                                                                    | voltage                        | VTHLPR | 7                 | —                                                                                                                                | 558    | 583    | 608    | mV   |
| Voltage<br>detection                                               | XPOR<br>hysteresis width       | VHYSPR | ,                 | —                                                                                                                                |        | 17     |        | mV   |
| circuit<br>block                                                   | XPOR output<br>voltage         | Vol    | 24                | XPOR = 25 μA                                                                                                                     |        |        | 0.1    | V    |
|                                                                    | XPOR output<br>current         | Іон    | 27                | XPOR = 5.5 V                                                                                                                     |        |        | 1.0    | μA   |

\*: Standard design value

(Continued)

(Continued)

 $Ta = +25 \circ C$ , AVDD = DVDD1 = DVDD2 = 3.7 V, VOUT1/VOUT2 setting value = 2.5 V, MODE1/MODE2 = 0 V)

|                                                                                 | arameter                                               | Symbol  | Pin No.       | Condition                                                                                                                                  | Value |       |       | Unit |
|---------------------------------------------------------------------------------|--------------------------------------------------------|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| Pa                                                                              | arameter                                               | Symbol  | PIN NO.       | Condition                                                                                                                                  | Min   | Тур   | Max   | Unit |
|                                                                                 | CTL threshold                                          | Vтннст  |               |                                                                                                                                            | 0.55  | 0.95  | 1.45  | V    |
| Control                                                                         | voltage                                                | VTHLCT  | 1, 2, 3       |                                                                                                                                            | 0.40  | 0.80  | 1.30  | V    |
|                                                                                 | CTL pin<br>input current                               | Ііст∟   | 1, 2, 0       | $0 V \le CTLP/CTL1/CTL2 \le 3.7 V$                                                                                                         |       |       | 1.0   | μA   |
| Reference                                                                       | VREF voltage                                           | VREF    |               | VREF = 0 mA                                                                                                                                | 1.274 | 1.300 | 1.326 | V    |
| voltage<br>block                                                                | VREF Load<br>stability                                 | LOADREF | 6             | VREF = -1.0 mA                                                                                                                             |       |       | 20    | mV   |
| Shut down<br>power supply<br>current<br>Power supply<br>current<br>(DC/DC mode) | Shut down                                              | IVDD1   |               | CTLP/CTL1/CTL2 = 0 V<br>State of all circuits OFF*3                                                                                        |       |       | 1.0   | μA   |
|                                                                                 |                                                        | Ivdd1h  |               | $\begin{array}{l} \text{CTLP/CTL1/CTL2} = 0 \text{ V}, \\ \text{VDD} = 5.5 \text{ V} \\ \text{State of all circuits OFF}^{*3} \end{array}$ |       |       | 1.0   | μA   |
|                                                                                 | current                                                | Ivdd31  | 5, 11,        | 1. $CTLP = 0 V, CTL1 =$<br>3.7 V,<br>CTL2 = 0 V<br>2. $CTLP = 0 V, CTL1 = 0 V,$<br>CTL2 = 3.7 V<br>OUT = 0 A                               |       | 3.5   | 10    | mA   |
| General                                                                         |                                                        | IVDD32  | 12, 19,<br>20 | CTLP = 0 V, CTL1/CTL2 =<br>3.7 V, OUT = 0 A                                                                                                |       | 7.0   | 20.0  | mA   |
|                                                                                 | Power supply<br>current<br>(voltage detection<br>mode) | Ivdd5   |               | CTLP = 3.7 V,<br>CTL1/CTL2 = 0 V,                                                                                                          |       | 15    | 24    | μA   |
|                                                                                 | Power-on<br>invalid current                            | Ivdd    |               | 1. CTL1 = 3.7 V, CTL2 =<br>0 V<br>2. CTL1 = 0 V, CTL2 =<br>3.7 V<br>VOUT1/VOUT2 = 90%<br>OUT = 0 A*4                                       |       | 1000  | 2000  | μA   |

\*1 : The minimum value of AVDD = DVDD1 = DVDD2 is the 2.5 V or VOUT setting value + 0.6 V, whichever is higher.

\*2 : The + leak at the LX1 pin and LX2 pin includes the current of the internal circuit.

\*3 : Sum of the current flowing into the AVDD, the DVDD1, and the DVDD2 pins.

\*4 : Current consumption based on 100% ON-duty (High side FET in full ON state). The SW FET gate drive current is not included because the device is in full ON state (no switching operation). Also the load current is not included.

### ■ TEST CIRCUIT FOR MEASURING TYPICAL OPERATING CHARACTERISTICS



| Component    | Specification   | Vendor     | Part Number                  | Remarks                        |
|--------------|-----------------|------------|------------------------------|--------------------------------|
| R1           | 1 MΩ            | KOA        | RK73G1JTTD D 1 M $\Omega$    |                                |
| R3-1<br>R3-2 | 20 kΩ<br>150 kΩ | SSM<br>SSM | RR0816-203-D<br>RR0816-154-D | VOUT1/VOUT2 = 2.5 V<br>Setting |
| R4           | 300 kΩ          | SSM        | RR0816-304-D                 | Setting                        |
| R5           | 510 kΩ          | KOA        | RK73G1JTTD D 510 kΩ          |                                |
| R6           | 100 kΩ          | SSM        | RR0816-104-D                 |                                |
| C1           | 4.7 μF          | TDK        | C2012JB1A475K                |                                |
| C2           | 4.7 μF          | TDK        | C2012JB1A475K                |                                |
| C3           | 0.1 μF          | TDK        | C1608JB1E104K                |                                |
| C6           | 0.1 μF          | TDK        | C1608JB1H104K                | For adjusting slow start time  |
| L1           | 2.2 μH          | TDK        | VLF4012AT-2R2M               |                                |

Note : These components are recommended based on the operating tests authorized.

TDK : TDK Corporation SSM : SUSUMU Co., Ltd

KOA : KOA Corporation

# APPLICATION NOTES

#### [1] Selection of components

#### • Selection of an external inductor

Basically it dose not need to design inductor. This IC is designed to operate efficiently with a 2.2 µH inductor.

The inductor should be rated for a saturation current higher than the LX peak current value during normal operating conditions, and should have a minimal DC resistance. (100 m $\Omega$  or less is recommended.)

LX peak current value IPK is obtained by the following formula.

 $I_{PK} = I_{OUT} + \frac{V_{IN} - V_{OUT}}{L} \times \frac{D}{fosc} \times \frac{1}{2} = I_{OUT} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times fosc \times V_{IN}}$ 

L : External inductor value

- IOUT : Load current
- VIN : Power supply voltage
- Vout : Output setting voltage
- D : ON-duty to be switched ( =  $V_{OUT}/V_{IN}$ )
- fosc : Switching frequency (2.0 MHz)

ex) When  $V_{IN} = 3.7$  V,  $V_{OUT} = 2.5$  V,  $I_{OUT} = 0.8$  A,  $L = 2.2 \mu$ H, fosc = 2.0 MHz The maximum peak current value I<sub>PK</sub>;

$$I_{\text{PK}} = I_{\text{OUT}} + \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{2 \times L \times \text{fosc} \times V_{\text{IN}}} = 0.8 \text{ A} + \frac{(3.7 \text{ V} - 2.5 \text{ V}) \times 2.5 \text{ V}}{2 \times 2.2 \text{ } \mu\text{H} \times 2.0 \text{ } \text{MHz} \times 3.7 \text{ V}} \neq 0.89 \text{ A}$$

#### • I/O capacitor selection

- Select a low equivalent series resistance (ESR) for the VDD input capacitor to suppress dissipation from ripple currents.
- Also select a low equivalent series resistance (ESR) for the output capacitor. The variation in the inductor current causes ripple currents on the output capacitor which, in turn, causes ripple voltages an output equal to the amount of variation multiplied by the ESR value. The output capacitor value has a significant impact on the operating stability of the device when used as a DC/DC converter. Therefore, FUJITSU SEMICONDUCTOR generally recommends a 4.7 μF capacitor, or a larger capacitor value can be used if ripple voltages are not suitable. If the VIN/VOUT voltage difference is within 0.6 V, the use of a 10 μF output capacitor value is recommended.
- Types of capacitors

Ceramic capacitors are effective for reducing the ESR and afford smaller DC/DC converter circuit. However, power supply functions as a heat generator, therefore avoid to use capacitor with the F-temperature rating (-80% to +20%). FUJITSU SEMICONDUCTOR recommends capacitors with the B-temperature rating ( $\pm 10\%$  to  $\pm 20\%$ ).

Normal electrolytic capacitors are not recommended due to their high ESR.

Tantalum capacitor will reduce ESR, however, it is dangerous to use because it turns into short mode when damaged. If you insist on using a tantalum capacitor, FUJITSU SEMICONDUCTOR recommends the type with an internal fuse.

#### [2] Output voltage setting

The output voltage Vout (Vout1 or Vout2) of this IC is defined by the voltage input to VREFIN (VREFIN1 or VREFIN2) . Supply the voltage for inputting to VREFIN from an external power supply, or set the VREF output by dividing it with resistors.

The output voltage when the VREFIN voltage is set by dividing the VREF voltage with resistors is shown in the following formula.

$$V_{\text{OUT}} = 3.01 \times V_{\text{REFIN}}, \quad V_{\text{REFIN}} = -\frac{R2}{-R1 + R2} \times V_{\text{REF}}$$





Note : Refer to "■ APPLICATION CIRCUIT EXAMPLES" for the an example of this circuit.

Although the output voltage is defined according to the dividing ratio of resistance, select the resistance value so that the current flowing through the resistance does not exceed the VREF current rating (1 mA).

#### [3] About conversion efficiency

The conversion efficiency can be improved by reducing the loss of the DC/DC converter circuit.

The total loss (PLOSS) of the DC/DC converter is roughly divided as follows :

 $P_{LOSS} = P_{CONT} + P_{SW} + P_{C}$ 

- PCONT : Control system circuit loss (The power used for this IC to operate, including the gate driving power for internal SW FETs)
- Psw : Switching loss (The loss caused during switching of the IC's internal SW FETs)
- Pc : Continuity loss (The loss caused when currents flow through the IC's internal SW FETs and external circuits )

The IC's control circuit loss (PCONT) is extremely small, less than 100 mW (with no load).

As the IC contains FETs which can switch faster with less power, the continuity loss ( $P_c$ ) is more predominant as the loss during heavy-load operation than the control circuit loss ( $P_{CONT}$ ) and switching loss ( $P_{SW}$ ).

Furthermore, the continuity loss (Pc) is divided roughly into the loss by internal SW FET ON-resistance and by external inductor series resistance.

- $Pc = Iout^2 \times (RDC + D \times Ronp + (1 D) \times Ronn)$
- D : Switching ON-duty cycle ( =  $V_{OUT} / V_{IN}$ )

- RONP : Internal P-ch SW FET ON resistance
- RONN : Internal N-ch SW FET ON resistance
- RDC : External inductor series resistance
- IOUT : Load current

The above formula indicates that it is important to reduce RDC as much as possible to improve efficiency by selecting components.

#### [4] Power dissipation and heat considerations

The IC is so efficient that no consideration is required in most cases. However, if the IC is used at a low power supply voltage, heavy load, high output voltage, or high temperature, it requires further consideration for higher efficiency.

The internal loss (P) is roughly obtained from the following formula :

 $P = IOUT^2 \times (D \times RONP + (1 - D) \times RONN)$ 

D : Switching ON-duty cycle ( =  $V_{OUT} / V_{IN}$ )

RONP : Internal P-ch SW FET ON resistance

- RONN : Internal N-ch SW FET ON resistance
- IOUT : Output current

The loss expressed by the above formula is mainly continuity loss. The internal loss includes the switching loss and the control circuit loss as well but they are so small compared to the continuity loss they can be ignored.

In this IC with RONP greater than RONN, the larger the on-duty cycle, the greater the loss.

When assuming  $V_{IN} = 3.7 \text{ V}$ , Ta = +70 °C, for example, R<sub>ONP</sub> =  $0.36 \Omega$  and R<sub>ONN</sub> =  $0.30 \Omega$  according to the graph "MOS FET ON resistance vs. Operating ambient temperature". The IC's internal loss P is 123 mW at V<sub>OUT</sub> = 2.5 V and l<sub>OUT</sub> = 0.6 A. According to the graph "Power dissipation vs. Operating ambient temperature", the power dissipation at an operating ambient temperature Ta of +70 °C is 300 mW and the internal loss is smaller than the power dissipation.

MB39C015

#### [5] XPOR threshold voltage setting [VPORH, VPORL]

Set the detection voltage by applying voltage to the VDET pin via an external resistor calculated according to this formula.

$$V_{PORH} = \frac{R3 + R4}{R4} \times V_{THHPR}$$
$$V_{PORL} = \frac{R3 + R4}{R4} \times V_{THLPR}$$

 $V_{\text{THHPR}} = 0.600 \text{ V}$   $V_{\text{THLPR}} = 0.583 \text{ V}$ 

Example for setting detection voltage to 3.7 V

$$R3 = 510 \text{ k}\Omega$$

 $R4=100\;k\Omega$ 

$$\begin{split} V_{\text{PORH}} &= \frac{510 \text{ k}\Omega + 100 \text{ k}\Omega}{100 \text{ k}\Omega} \\ \times 0.600 &= 3.66 \div 3.7 \text{ [V]} \end{split} \\ V_{\text{PORL}} &= \frac{510 \text{ k}\Omega + 100 \text{ k}\Omega}{100 \text{ k}\Omega} \\ \times 0.583 &= 3.56 \div 3.6 \text{ [V]} \end{split}$$



#### [6] Transient response

Normally,  $I_{OUT}$  is suddenly changed while  $V_{IN}$  and  $V_{OUT}$  are maintained constant, responsiveness including the response time and overshoot/undershoot voltage is checked. As this IC has built-in Error Amp with an optimized design, it shows good transient response characteristics. However, if ringing upon sudden change of the load is high due to the operating conditions, add capacitor C6 (e.g. 0.1  $\mu$ F). (Since this capacitor C6 changes the start time, check the start waveform as well.) This action is not required for DAC input.





#### [7] Board layout, design example

The board layout needs to be designed to ensure the stable operation of this IC.

Follow the procedure below for designing the layout.

- Arrange the input capacitor (Cin) as close as possible to both the VDD and GND pins. Make a through hole (TH) near the pins of this capacitor if the board has planes for power and GND.
- Large AC currents flow between this IC and the input capacitor (Cin), output capacitor (Co), and external inductor (L). Group these components as close as possible to this IC to reduce the overall loop area occupied by this group. Also try to mount these components on the same surface and arrange wiring without through hole wiring. Use thick, short, and straight routes to wire the net (The layout by planes is recommended.).
- Arrange a bypass capacitor for AVDD as close as possible to both the AVDD and AGND pins. Make a through hole (TH) near the pins of this capacitor if the board has planes for power and GND.
- The feedback wiring to the OUT should be wired from the voltage output pin closest to the output capacitor (Co). The OUT pin is extremely sensitive and should thus be kept wired away from the LX1 and pin LX2 pin of this IC as far as possible.
- If applying voltage to the VREFIN1/VREFIN2 pins through dividing resistors, arrange the resistors so that the wiring can be kept as short as possible. Also arrange them so that the GND pin of VREFIN1/VREFIN2 resistor is close to the IC's AGND pin. Further, provide a GND exclusively for the control line so that the resistor can be connected via a path that does not carry current. If installing a bypass capacitor for the VREFIN, put it close to the VREFIN pin.
- If applying voltage to the VDET pin through dividing resistors, arrange the resistors so that the wiring can be kept as short as possible. Also arrange so that the GND pin of the VDET resistor is close to the IC's AGND pin. Further, provide a GND exclusively for the control line so that the resistor can be connected via a path that does not carry current.
- Try to make a GND plane on the surface to which this IC will be mounted. For efficient heat dissipation
  when using the QFN-24 package, FUJITSU SEMICONDUCTOR recommends providing a thermal via in
  the footprint of the thermal pad.



• Example of arranging IC SW system parts

• Notes for circuit design

The switching operation of this IC works by monitoring and controlling the peak current which, incidentally, serves as a form of short-circuit protection. However, do not leave the output short-circuited for long periods of time. If the output is short-circuited where  $V_{IN} < 2.9$  V, the current limit value (peak current to the inductor) tends to rise. Leaving in the short-circuit state, the temperature of this IC will continue rising and activate the thermal protection.

Once the thermal protection stops the output, the temperature of the IC will go down and operation will be restarted, after which the output will repeat the starting and stopping.

Although this effect will not destroy the IC, the thermal exposure to the IC over prolonged hours may affect the peripherals surrounding it.

### EXAMPLE OF STANDARD OPERATION CHARACTERISTICS

(Shown below is an example of characteristics for connection according to "■ TEST CIRCUIT FOR MEA-SURING TYPICAL OPERATING CHARACTERISTICS".)

Characteristics CH1



(Continued)

# MB39C015





# MB39C015





#### • Switching waveforms





# MB39C015

· Startup waveform





Output waveforms at sudden load changes (0 mA ↔ 800 mA)

Output waveforms at sudden load changes (100 mA ↔ 800 mA)



### ■ APPLICATION CIRCUIT EXAMPLES

#### • APPLICATION CIRCUIT EXAMPLE 1

• An external voltage is input to the reference voltage external input (VREFIN1, VREFIN2), and the Vout voltage is set to 3.01 times the Vout setting gain.



#### • APPLICATION CIRCUIT EXAMPLE 2

• The voltage of VREF pin is input to the reference voltage external input (VREFIN1, VREFIN2) by dividing resistors. The Vout1 voltage is set to 2.5 V and Vout2 voltage is set to 1.8 V.



| Component | Item              | Part Number                               | Specification                     | Package      | Vendor     |
|-----------|-------------------|-------------------------------------------|-----------------------------------|--------------|------------|
| L1 Induc  | Inductor          | VLF4012AT-2R2M                            | 2.2 $\mu$ H, RDC = 76 m $\Omega$  | SMD          | TDK        |
| LI        | muucioi           | MIPW3226D2R2M                             | 2.2 $\mu$ H, RDC = 100 m $\Omega$ | SMD          | FDK        |
| L2        | Inductor          | VLF4012AT-2R2M                            | 2.2 $\mu$ H, RDC = 76 m $\Omega$  | SMD          | TDK        |
| LZ        | Inductor          | MIPW3226D2R2M                             | 2.2 $\mu$ H, RDC = 100 m $\Omega$ | SMD          | FDK        |
| C1        | Ceramic capacitor | C2012JB1A475K                             | 4.7 μF (10 V)                     | 2012         | TDK        |
| C2        | Ceramic capacitor | C2012JB1A475K                             | 4.7 μF (10 V)                     | 2012         | TDK        |
| C3        | Ceramic capacitor | C2012JB1A475K                             | 4.7 μF (10 V)                     | 2012         | TDK        |
| C4        | Ceramic capacitor | C2012JB1A475K                             | 4.7 μF (10 V)                     | 2012         | TDK        |
| C5        | Ceramic capacitor | C1608JB1E104K                             | 0.1 μF (50 V)                     | 2012         | TDK        |
| R1        | Resistor          | RK73G1JTTD D 20 kΩ<br>RK73G1JTTD D 150 kΩ | 20 kΩ<br>150 kΩ                   | 1608<br>1608 | KOA<br>KOA |
| R2        | Resistor          | RK73G1JTTD D 300 k $\Omega$               | 300 kΩ                            | 1608         | KOA        |
| R5        | Resistor          | RK73G1JTTD D 22 kΩ<br>RK73G1JTTD D 330 kΩ | 22 kΩ<br>330 kΩ                   | 1608<br>1608 | KOA<br>KOA |
| R6        | Resistor          | RK73G1JTTD D 300 k $\Omega$               | 300 kΩ                            | 1608         | KOA        |
| R7        | Resistor          | RK73G1JTTD D 1 MΩ                         | $1~M\Omega\pm0.5\%$               | 1608         | KOA        |
| R8        | Resistor          | RK73G1JTTD D 1 M $\Omega$                 | $1~M\Omega\pm0.5\%$               | 1608         | KOA        |

#### • APPLICATION CIRCUIT EXAMPLE COMPONENTS LIST

**TDK : TDK Corporation** 

FDK : FDK Corporation

KOA : KOA Corporation

### USAGE PRECAUTIONS

#### 1. Do not configure the IC over the maximum ratings

If the IC is used over the maximum ratings, the LSI may be permanently damaged. It is preferable for the device to normally operate within the recommended usage conditions. Usage outside of these conditions adversely affect the reliability of the LSI.

#### 2. Use the devices within recommended operating conditions

The recommended operating conditions are the conditions under which the LSI is guaranteed to operate. The electrical ratings are guaranteed when the device is used within the recommended operating conditions and under the conditions stated for each item.

# 3. Printed circuit board ground lines should be set up with consideration for common impedance

#### 4. Take appropriate static electricity measures

- Containers for semiconductor materials should have anti-static protection or be made of conductive material.
- After mounting, printed circuit boards should be stored and shipped in conductive bags or containers.
- Work platforms, tools, and instruments should be properly grounded.
- Working personnel should be grounded with resistance of 250 k $\Omega$  to 1 M $\Omega$  between body and ground.

#### 5. Do not apply negative voltages

The use of negative voltages below -0.3 V may create parasitic transistors on LSI lines, which can cause abnormal operation.

# ■ ORDERING INFORMATION

| Part number | Package                             | Remarks     |
|-------------|-------------------------------------|-------------|
| MB39C015WQN | 24-pin plastic QFN<br>(LCC-24P-M10) | Exposed PAD |



# ■ RoHS COMPLIANCE INFORMATION OF LEAD (Pb) FREE VERSION

The LSI products of FUJITSU SEMICONDUCTOR with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE).

A product whose part number has trailing characters "E1" is RoHS compliant.

### MARKING FORMAT (LEAD FREE VERSION)



### ■ LABELING SAMPLE (LEAD FREE VERSION)



# ■ EVALUATION BOARD SPECIFICATION

The MB39C015 Evaluation Board provides the proper for evaluating the efficiency and other characteristics of the MB39C015.

Terminal information

| Symbol           | Functions                                                                                                                                                                                                                                        |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Power supply terminal<br>In standard condition 3.1 V to 5.5 V*                                                                                                                                                                                   |
| VIN              | * : When the VIN/VOUT difference is to be held within 0.6 V or less, such as for devices with a standard output voltage (VOUT1 = 2.5 V) when VIN < 3.1 V, FUJITSU SEMI-CONDUCTOR recommends changing the output capacity (C1, C2) to 10 $\mu$ F. |
| VOUT1, VOUT2     | Output terminals<br>(VOUT1: CH1, VOUT2: CH2)                                                                                                                                                                                                     |
| VCTL             | Power supply terminal for setting the CTL1, CTL2 and CTLP terminals.<br>Use by connecting with CTL1,CTL2 and CTLP.                                                                                                                               |
| CTL1, CTL2       | Direct supply terminal of CTL (CTL1 : for CH1, CTL2 : for CH2)<br>CTL1, CTL2 = 0 V to 0.8 V (Typ.) : Shutdown<br>CTL1, CTL2 = 0.95 V (Typ.) to VIN (5 V Max) : Normal operation                                                                  |
| MODE1, MODE2     | TEST terminal<br>MODE1, MODE2 = OPEN or GND                                                                                                                                                                                                      |
| VREF             | Reference voltage output terminal<br>VREF = 1.30 V (Typ.)                                                                                                                                                                                        |
| VREFIN1, VREFIN2 | External reference voltage input terminals<br>(VREFIN1 : for CH1, VREFIN2 : for CH2)<br>When an external reference voltage is supplied, connect it to the terminal for each chan-<br>nel.                                                        |
| VDET             | Voltage input terminal for voltage detection                                                                                                                                                                                                     |
| CTLP             | Voltage detection circuit block control terminal<br>CTLP = L : Voltage detection circuit block stop<br>CTLP = H : Normal operation                                                                                                               |
| XPOR             | Voltage detection circuit output terminal<br>The N-ch MOS open drain circuit is connected.                                                                                                                                                       |
| VXPOR            | Pull-up voltage terminal for the XPOR terminal                                                                                                                                                                                                   |
| PGND             | Ground terminal<br>Connect power supply GND to the PGND terminal next to the VIN terminal.<br>Connect output (load) GND to the PGND terminal between the VOUT1 terminal and the<br>VOUT2 terminal.                                               |
| AGND             | Ground terminal                                                                                                                                                                                                                                  |

| • Startup terminal information | n |
|--------------------------------|---|
|--------------------------------|---|

| Terminal name | Condition                       | Functions                                                                                                       |
|---------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------|
| CTL1          | L : Open<br>H : Connect to VCTL | ON/OFF switch for CH1<br>L : Shutdown<br>H : Normal operation.                                                  |
| CTL2          | L : Open<br>H : Connect to VCTL | ON/OFF switch for CH2<br>L : Shutdown<br>H : Normal operation.                                                  |
| CTLP          | L : Open<br>H : Connect to VCTL | ON/OFF switch for the voltage detection block<br>L: Stops the voltage detection circuit<br>H: Normal operation. |

#### Jumper information

| JP  | Functions                                                                   |
|-----|-----------------------------------------------------------------------------|
| JP1 | Short-circuited in the layout pattern of the board (normally used shorted). |
| JP2 | Short-circuited in the layout pattern of the board (normally used shorted). |
| JP3 | Normally used shorted (0 $\Omega$ )                                         |
| JP6 | Normally used shorted (0 $\Omega$ )                                         |

#### · Setup and checkup

(1) Setup

- 1. Connect the CTL1 terminal and the CTL2 terminal to the VCTL terminal.
- 2. Put it into "L" state by connecting the CTLP terminal to the AGND pad.
- Connect the power supply terminal to the VIN terminal, and the power supply GND terminal to the PGND terminal. Make sure PGND is connected to the PGND terminal next to the VIN terminal. (Example of setting power-supply voltage : 3.7 V)

#### (2) Checkup

Supply power to VIN. The IC is operating normally if VOUT1 = 2.5 V (Typ) and VOUT2 = 1.8 V (Typ).

36



# MB39C015

• Component layout on the evaluation board (Top View)



• Evaluation board layout (Top View)



# MB39C015

#### • Connection diagram



Component list

| COMPO-<br>NENT | Part Name         | MODEL NUMBER              | SPECIFICATION                   | PACKAGE | VEN-<br>DOR | RE-<br>MARK         |
|----------------|-------------------|---------------------------|---------------------------------|---------|-------------|---------------------|
| M1             | IC                | MB39C015WQN               |                                 | QFN-24  | FSL         |                     |
| L1             | Inductor          | VLF4012AT-2R2M            | 2.2 μH,<br>RDC = 76 mΩ          | SMD     | TDK         |                     |
| L2             | Inductor          | VLF4012AT-2R2M            | 2.2 μH,<br>RDC = 76 mΩ          | SMD     | TDK         |                     |
| C1             | Ceramic capacitor | C2012JB1A475K             | 4.7 μF (10 V)                   | 2012    | TDK         |                     |
| C2             | Ceramic capacitor | C2012JB1A475K             | 4.7 μF (10 V)                   | 2012    | TDK         |                     |
| C3             | Ceramic capacitor | C2012JB1A475K             | 4.7 μF (10 V)                   | 2012    | TDK         |                     |
| C4             | Ceramic capacitor | C2012JB1A475K             | 4.7 μF (10 V)                   | 2012    | TDK         |                     |
| C5             | Ceramic capacitor | C1608JB1H104K             | 0.1 μF (50 V)                   | 1608    | TDK         |                     |
| C6             | Ceramic capacitor | C1608JB1H104K             | 0.1 μF (50 V)                   | 1608    | TDK         |                     |
| C7             | Ceramic capacitor | C1608JB1H104K             | 0.1 μF (50 V)                   | 1608    | TDK         |                     |
| R1-1           | Jumper            | RK73Z1J                   | 50 m $\Omega$ Max, 1 A          | 1608    | KOA         |                     |
| R1-2           | Resistor          | RR0816P-304-D             | $300 \text{ k}\Omega \pm 0.5\%$ | 1608    | SSM         |                     |
| R1-3           | Jumper            | RK73Z1J                   | 50 m $\Omega$ Max, 1 A          | 1608    | KOA         |                     |
| R2             | Resistor          | RR0816P-753-D             | $75 \text{ k}\Omega \pm 0.5\%$  | 1608    | SSM         |                     |
| R3             | Resistor          | RK73G1JTTD D 1 M $\Omega$ | $1~\text{M}\Omega\pm0.5\%$      | 1608    | KOA         |                     |
| R4-1           | Resistor          | RR0816P-223-D             | 22 k $\Omega \pm 0.5\%$         | 1608    | SSM         |                     |
| R4-2           | Resistor          | RR0816P-334-D             | 330 k $\Omega \pm 0.5\%$        | 1608    | SSM         |                     |
| R5             | Resistor          | RR0816P-304-D             | $300 \text{ k}\Omega \pm 0.5\%$ | 1608    | SSM         |                     |
| R6-1           | Resistor          | RR0816P-203-D             | $20 \text{ k}\Omega \pm 0.5\%$  | 1608    | SSM         |                     |
| R6-2           | Resistor          | RR0816P-154-D             | 150 k $\Omega \pm 0.5\%$        | 1608    | SSM         |                     |
| R7             | Resistor          | RR0816P-304-D             | $300 \text{ k}\Omega \pm 0.5\%$ | 1608    | SSM         |                     |
| R8             | Resistor          | RK73G1JTTD D 1 M $\Omega$ | $1~\text{M}\Omega\pm0.5\%$      | 1608    | KOA         |                     |
| R9             | Resistor          | RK73G1JTTD D 1 M $\Omega$ | $1~\text{M}\Omega\pm0.5\%$      | 1608    | KOA         |                     |
| R10            | Resistor          | RK73G1JTTD D 1 M $\Omega$ | $1~\text{M}\Omega\pm0.5\%$      | 1608    | KOA         |                     |
| SW1            | Switch            | _                         | _                               | _       |             | Not<br>mounted      |
| JP1            | Jumper            | _                         |                                 | _       |             | Pattern-<br>shorted |
| JP2            | Jumper            |                           |                                 |         |             | Pattern-<br>shorted |
| JP3            | Jumper            | RK73Z1J                   | 50 m $\Omega$ Max, 1 A          | 1608    | KOA         |                     |
| JP6            | Jumper            | RK73Z1J                   | 50 m $\Omega$ Max, 1 A          | 1608    | KOA         |                     |

Note : These components are recommended based on the operating tests authorized.

FSL : FUJITSU SEMICONDUCTOR LIMITED

TDK : TDK Corporation KOA : KOA Corporation

SSM : SUSUMU Co., Ltd

# ■ EV BOARD ORDERING INFORMATION

| EV Board Part No. | EV Board Version No.   | Remarks |
|-------------------|------------------------|---------|
| MB39C015EVB-06    | MB39C015EVB-06 Rev.1.0 | QFN-24  |



# ■ PACKAGE DIMENSION





FUĬĬTSU

Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/

# ■ CONTENTS

| pa                                                               | 0  |
|------------------------------------------------------------------|----|
| - DESCRIPTION 1                                                  | 1  |
| - FEATURES 1                                                     | 1  |
| - APPLICATIONS 1                                                 | 1  |
| - PIN ASSIGNMENT                                                 | 2  |
| - PIN DESCRIPTIONS                                               |    |
| - I/O PIN EQUIVALENT CIRCUIT DIAGRAM                             | 4  |
| - BLOCK DIAGRAM                                                  | 5  |
| - FUNCTION OF EACH BLOCK                                         | 7  |
| - ABSOLUTE MAXIMUM RATINGS                                       |    |
| - RECOMMENDED OPERATING CONDITIONS 1                             | 10 |
| - ELECTRICAL CHARACTERISTICS 1                                   | 11 |
| - TEST CIRCUIT FOR MEASURING TYPICAL OPERATING CHARACTERISTICS 1 | 13 |
| - APPLICATION NOTES 1                                            | 14 |
| - EXAMPLE OF STANDARD OPERATION CHARACTERISTICS                  | 21 |
| - APPLICATION CIRCUIT EXAMPLES 2                                 | 29 |
| - USAGE PRECAUTIONS                                              | 32 |
| - ORDERING INFORMATION                                           | 33 |
| - RoHS COMPLIANCE INFORMATION OF LEAD (Pb) FREE VERSION          | 34 |
| - MARKING FORMAT (LEAD FREE VERSION)                             |    |
| - LABELING SAMPLE (LEAD FREE VERSION)                            |    |
| - EVALUATION BOARD SPECIFICATION                                 | 35 |
| - EV BOARD ORDERING INFORMATION                                  | 41 |
| - PACKAGE DIMENSION                                              | 42 |

# FUJITSU SEMICONDUCTOR LIMITED

Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan Tel: +81-45-415-5858 *http://jp.fujitsu.com/fsl/en/* 

For further information please contact:

#### North and South America

FUJITSU SEMICONDUCTOR AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://us.fujitsu.com/micro/

#### Europe

FUJITSU SEMICONDUCTOR EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/semiconductor/

#### Korea

FUJITSU SEMICONDUCTOR KOREA LTD. 206 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fmk/

#### Asia Pacific

FUJITSU SEMICONDUCTOR ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel : +65-6281-0770 Fax : +65-6281-0220 http://www.fujitsu.com/sg/services/micro/semiconductor/

FUJITSU SEMICONDUCTOR SHANGHAI CO., LTD. Rm. 3102, Bund Center, No.222 Yan An Road (E), Shanghai 200002, China Tel : +86-21-6146-3688 Fax : +86-21-6335-1605 http://cn.fujitsu.com/fss/

FUJITSU SEMICONDUCTOR PACIFIC ASIA LTD. 10/F., World Commerce Centre, 11 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel : +852-2377-0226 Fax : +852-2376-3269 http://cn.fujitsu.com/fsp/

Specifications are subject to change without notice. For further information please contact each office.

#### All Rights Reserved.

The contents of this document are subject to change without notice.

Customers are advised to consult with sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU SEMICONDUCTOR device; FUJITSU SEMICONDUCTOR does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information.

FUJITSU SEMICONDUCTOR assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU SEMICONDUCTOR or any third party or does FUJITSU SEMICONDUCTOR warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU SEMICONDUCTOR assumes no liability for any infringement of the intellectual property rights or other rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that FUJITSU SEMICONDUCTOR will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions.

Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws.

The company names and brand names herein are the trademarks or registered trademarks of their respective owners.

Edited: Sales Promotion Department