

# SY89468U

Precision LVDS 1:20 Fanout with 2:1 MUX and Internal Termination with Fail-Safe Input

Precision Edge®

### **General Description**

The SY89468U is a 2.5V, 1:20 LVDS fanout buffer with a 2:1 differential input multiplexer (MUX). A unique Fail-Safe Input (FSI) protection prevents metastable output conditions when the selected input clock fails to a DC voltage (voltage between the pins of the differential input drops significantly below 100mV).

The differential input includes Micrel's unique, 3-pin internal termination architecture that can interface to any differential signal (AC- or DC-coupled) as small as 100mV ( $200mV_{PP}$ ) without any level shifting or termination resistor networks in the signal path. The outputs are LVDS compatible with very fast rise/fall times guaranteed to be less than 270ps.

The SY89468U operates from a 2.5V  $\pm$ 5% supply and is guaranteed over the full industrial temperature range of -40°C to +85°C. The SY89468U is part of Micrel's high-speed, Precision Edge<sup>®</sup> product line.

All support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

### **Functional Block Diagram**



### Features

- Selects between two inputs, and provides 20 precision LVDS copies
- Fail-Safe Input

   Prevents outputs from oscillating when input is
   invalid
- Guaranteed AC performance over temperature and supply voltage:
  - DC to >1.5GHz throughput
  - < 1200ps Propagation Delay (In-to-Q)</p>
  - < 270ps Rise/Fall times</p>
- Ultra-low jitter design:
  - <1ps<sub>RMS</sub> random jitter
  - <1ps<sub>RMS</sub> cycle-to-cycle jitter
  - $< 10 ps_{PP}$  total jitter (clock)
  - <0.7ps<sub>RMS</sub> MUX crosstalk induced jitter
- Unique, patented MUX input isolation design minimizes adjacent channel crosstalk
- Unique, patented internal termination and VT pin accepts DC- and AC-coupled inputs (CML, PECL, LVDS)
- Wide input voltage range VCC to GND
- 2.5V ±5% supply voltage
- -40°C to +85°C industrial temperature range
- Available in 64-pin EPAD-TQFP package

### Applications

- Fail-safe clock protection
- Ultra-low jitter LVDS clock or data distribution
- Rack-based Telecom/Datacom

### Markets

- LAN/WAN
- Enterprise servers
- ATE
- Test and measurement

Precision Edge is a registered trademark of Micrel, Inc.

MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Ordering Information<sup>(1)</sup>

| Part Number                 | Package<br>Type | Operating<br>Range | Package Marking                               | Lead<br>Finish      |
|-----------------------------|-----------------|--------------------|-----------------------------------------------|---------------------|
| SY89468UHY                  | H64-1           | Industrial         | SY89468UHY with<br>Pb-Free bar-line Indicator | Matte-Sn<br>Pb-Free |
| SY89468UHYTR <sup>(2)</sup> | H64-1           | Industrial         | SY89468UHY with<br>Pb-Free bar-line Indicator | Matte-Sn<br>Pb-Free |

Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}$ C, DC Electricals Only.

2. Tape and Reel.

## **Pin Configuration**



64-Pin EPAD-TQFP (H64-1)

## **Pin Description**

| Pin Number                                                                                                                                                                                                         | Pin Name                                                                                                                                                                                                                                     | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 16, 23, 33<br>41, 48, 58                                                                                                                                                                                        | VCC                                                                                                                                                                                                                                          | Positive Power Supply: Bypass with $0.1\mu F  0.01\mu F$ low ESR capacitors as close to the $V_{CC}$ pins as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $\begin{array}{c} 64, 63\\ 62, 61\\ 60, 59\\ 57, 56\\ 55, 54\\ 53, 52\\ 51, 50\\ 47, 46\\ 45, 44\\ 43, 42\\ 39, 38\\ 37, 36\\ 35, 34\\ 31, 30\\ 29, 28\\ 27, 26\\ 25, 24\\ 22, 21\\ 20, 19\\ 18, 17\\ \end{array}$ | Q0, /Q0<br>Q1, /Q1<br>Q2, /Q2<br>Q3, /Q3<br>Q4, /Q4<br>Q5, /Q5<br>Q6, /Q6<br>Q7, /Q7<br>Q8, /Q8<br>Q9, /Q9<br>Q10, /Q10<br>Q11, /Q11<br>Q12, /Q12<br>Q13, /Q13<br>Q14, /Q14<br>Q15, /Q15<br>Q16, /Q16<br>Q17, /Q17<br>Q18, /Q18<br>Q19, /Q19 | Differential Output Pairs: The output swing is typically 325mV. Used and unused outputs must be terminated with 100 $\Omega$ across the pair (Q, /Q). These differential LVDS outputs are a logic function of the IN0, IN1, and SEL inputs. See "Truth Table" below.                                                                                                                                                                                                                                                                                                                                              |
| 4, 13                                                                                                                                                                                                              | VREF-AC0<br>VREF-AC1                                                                                                                                                                                                                         | Reference Voltage: These outputs bias to V <sub>CC</sub> –1.2V. They are used for AC-coupling inputs IN and /IN. Connect VREF-AC directly to the corresponding VT pin. Bypass with 0.01µF low ESR capacitor to VCC. Due to limited drive capability, each VREF-AC pin is only intended to drive its respective VT pin. Maximum sink/source current is ±0.5mA. See "Input Interface Applications" subsection.                                                                                                                                                                                                      |
| 5, 12                                                                                                                                                                                                              | VT0, VT1                                                                                                                                                                                                                                     | Input Termination Center-Tap: Each side of a differential input pair terminates to the VT pin.<br>The VT pin provides a center-tap for each input (IN, /IN) to a termination network for<br>maximum interface flexibility. See "Input Interface Applications" subsection.                                                                                                                                                                                                                                                                                                                                         |
| 6, 7<br>10, 11                                                                                                                                                                                                     | IN0, /IN0<br>IN1, /IN1                                                                                                                                                                                                                       | Differential Inputs: These input pairs are the differential signal inputs to the device. These inputs accept AC- or DC-coupled signals as small as 100mV. The input pairs internally terminate to a VT pin through 50 $\Omega$ . Each input has level shifting resistors of 3.72k $\Omega$ to VCC. This allows a wide input voltage range from VCC to GND. See Figure 3, Simplified Differential Input Stage for details. Note that when these inputs are left in an open state, the FSI feature will override this input state and provide a valid state at the output. See "Functional Description" subsection. |
| 2, 3, 14, 15,<br>32, 40, 49                                                                                                                                                                                        | GND,<br>Exposed Pad                                                                                                                                                                                                                          | Ground. Exposed pad must be connected to a ground plane that is the same potential as the ground pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9                                                                                                                                                                                                                  | OE                                                                                                                                                                                                                                           | Single-Ended Input: This TTL/CMOS input disables and enables the Q0-Q19 outputs. It is internally connected to a 25k $\Omega$ pull-up resistor and will default to a logic HIGH state if left open. When disabled, Q goes LOW and /Q goes HIGH. OE being synchronous, outputs will be enabled/disabled following a rising and a falling edge of the input clock. V <sub>TH</sub> = V <sub>CC</sub> /2.                                                                                                                                                                                                            |
| 8                                                                                                                                                                                                                  | SEL                                                                                                                                                                                                                                          | Single-Ended Input: This single-ended TTL/CMOS-compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to logic HIGH state if left open. V <sub>TH</sub> = V <sub>CC</sub> /2.                                                                                                                                                                                                                                                                                                                                    |

### **Truth Table**

|     | Inputs |     |      |     |   | outs |
|-----|--------|-----|------|-----|---|------|
| IN0 | /IN0   | IN1 | /IN1 | SEL | Q | /Q   |
| 0   | 1      | Х   | Х    | 0   | 0 | 1    |
| 1   | 0      | Х   | Х    | 0   | 1 | 0    |
| Х   | Х      | 0   | 1    | 1   | 0 | 1    |
| Х   | Х      | 1   | 0    | 1   | 1 | 0    |

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage ( $V_{CC}$ )0.5V to +4.0V<br>Input Voltage ( $V_{IN}$ )0.5V to $V_{CC}$ |
|----------------------------------------------------------------------------------------|
| LVDS Output Current (I <sub>OUT</sub> )±10mA                                           |
| Current (V <sub>T</sub> )                                                              |
| Source or sink on VT pin±100mA                                                         |
| Input Current                                                                          |
| Source or sink current on (IN, /IN)±50mA                                               |
| Current (V <sub>REF</sub> )                                                            |
| Source/Sink Current on V <sub>REF-AC</sub> <sup>(4)</sup> ±0.5mA                       |
| Maximum operating Junction Temperature 125°C                                           |
| Lead Temperature (soldering, 20 sec.)+260°C                                            |
| Storage Temperature (T <sub>s</sub> )–65°C to 150°C                                    |

### **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )         | +2.375V to +2.625V |
|-------------------------------------------|--------------------|
| Ambient Temperature (T <sub>A</sub> )     | 40°C to +85°C      |
| Package Thermal Resistance <sup>(3)</sup> |                    |
| TQFP (θ <sub>JA</sub> )                   |                    |
| Still-Air                                 |                    |
| TQFP (ψ <sub>JB</sub> )                   |                    |
| Junction-to-Board                         |                    |

## DC Electrical Characteristics<sup>(5)</sup>

 $T_A = -40^{\circ}C$  to +85°C, unless otherwise stated.

| Symbol                        | Parameter                                    | Condition                             | Min                  | Тур                  | Max                  | Units |
|-------------------------------|----------------------------------------------|---------------------------------------|----------------------|----------------------|----------------------|-------|
| V <sub>CC</sub>               | Power Supply                                 |                                       | 2.375                | 2.5                  | 2.625                | V     |
| Icc                           | Power Supply Current                         | No load, max V <sub>CC</sub>          |                      | 260                  | 365                  | mA    |
| R <sub>IN</sub>               | Input Resistance<br>(IN-to-V <sub>T</sub> )  |                                       | 45                   | 50                   | 55                   | Ω     |
| $R_{\text{DIFF}_{\text{IN}}}$ | Differential Input Resistance<br>(IN-to-/IN) |                                       | 90                   | 100                  | 110                  | Ω     |
| VIH                           | Input High Voltage<br>(IN, /IN)              |                                       | 0.1                  |                      | V <sub>CC</sub>      | V     |
| VIL                           | Input Low Voltage<br>(IN, /IN)               |                                       | 0                    |                      | V <sub>IH</sub> –0.1 | V     |
| V <sub>IN</sub>               | Input Voltage Swing<br>(IN, /IN)             | See Figure 2a. Note 6.                | 0.1                  |                      | 1.0                  | V     |
| $V_{DIFF\_IN}$                | Differential Input Voltage Swing<br> IN-/IN  | See Figure 2b.                        | 0.2                  |                      |                      | V     |
| $V_{\text{IN}_{\text{FSI}}}$  | Input Voltage Threshold that<br>Triggers FSI |                                       |                      | 30                   | 100                  | mV    |
| $V_{REF-AC}$                  | Output Reference Voltage                     | I <sub>VREF-AC</sub> = <u>+</u> 0.5mA | V <sub>CC</sub> -1.3 | V <sub>cc</sub> -1.2 | V <sub>cc</sub> -1.1 | V     |
| V <sub>T_IN</sub>             | Voltage from Input to $V_T$                  |                                       |                      |                      | 1.28                 | V     |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.  $\theta_{JA}$  and  $\psi_{JB}$  values are determined for a 4-layer board in still air unless otherwise stated.

4. Due to limited drive capability use for input of the same package only.

5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

6.  $V_{IN}$  (max) is specified when  $V_T$  is floating.

# LVDS Outputs DC Electrical Characteristics<sup>(7)</sup>

| V <sub>CC</sub> = +2.5V ±5%, R <sub>L</sub> = 100_ | across the outputs: ] | Γ₄ = –40°C to +85°C.                    | unless otherwise stated. |
|----------------------------------------------------|-----------------------|-----------------------------------------|--------------------------|
|                                                    |                       | · . · · · · · · · · · · · · · · · · · · |                          |

| Symbol                | Parameter                                 | Condition     | Min   | Тур  | Max   | Units |
|-----------------------|-------------------------------------------|---------------|-------|------|-------|-------|
| V <sub>OUT</sub>      | Output Voltage Swing (Q, /Q)              | See Figure 2a | 250   | 325  |       | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing  Q – /Q | See Figure 2b | 500   | 650  |       | mV    |
| V <sub>OCM</sub>      | Output Common Mode Voltage (Q, /Q)        | See Figure 5a | 1.125 | 1.20 | 1.275 | V     |
| $\Delta V_{OCM}$      | Change in Common Mode Voltage (Q, /Q)     | See Figure 5b | -50   |      | +50   | mV    |

## LVTTL/CMOS DC Electrical Characteristics<sup>(7)</sup>

 $V_{CC}$  = 2.5V ±5%;  $T_A$  = –40°C to + 85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition | Min  | Тур | Max | Units |
|-----------------|--------------------|-----------|------|-----|-----|-------|
| VIH             | Input HIGH Voltage |           | 2.0  |     |     | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           |      |     | 0.8 | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |     | 30  | μA    |
| IIL             | Input LOW Current  |           | -300 |     |     | μA    |

Note:

7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC Electrical Characteristics<sup>(8)</sup>

 $V_{CC}$  = +2.5V ±5%, R<sub>L</sub> = 100\_ across the outputs; T<sub>A</sub> = -40°C to +85°C, unless otherwise stated.

| Symbol                         | Parameter                          | Condition                                                           | Min | Тур | Max  | Units                    |
|--------------------------------|------------------------------------|---------------------------------------------------------------------|-----|-----|------|--------------------------|
| f <sub>MAX</sub>               | Maximum Operating Frequency        | V <sub>OUT</sub> ≥ 200mV                                            | 1.0 | 1.5 |      | GHz                      |
| t <sub>pd</sub>                | Differential Propagation Delay     |                                                                     |     |     |      |                          |
|                                | IN-to-Q                            | $100mV \le V_{IN} \le 200mV$ , Note 9                               | 600 | 810 | 1200 | ps                       |
|                                | IN-to-Q                            | $200 \text{mV} \le \text{V}_{\text{IN}} \le 800 \text{mV}$ , Note 9 | 500 | 720 | 1100 | ps                       |
|                                | SEL-to-Q                           | $V_{TH} = V_{CC}/2$                                                 | 350 | 580 | 850  | ps                       |
| t <sub>s</sub> OE              | Set-up Time OE-to-IN               | Note 10                                                             | 300 |     |      | ps                       |
| t <sub>H</sub> OE              | Hold Time IN-to-OE                 | Note 10                                                             | 800 |     |      | ps                       |
| t <sub>skew</sub>              | Output-to-Output Skew              | Note 11                                                             |     | 15  | 40   | ps                       |
|                                | Input-to-Input Skew                | Note 12                                                             |     | 5   | 25   | ps                       |
|                                | Part-to-Part Skew                  | Note 13                                                             |     |     | 300  | ps                       |
| t <sub>JITTER</sub>            | Clock                              |                                                                     |     |     |      |                          |
|                                | Random Jitter                      | Note 14                                                             |     |     | 1    | <b>ps</b> <sub>RMS</sub> |
|                                | Cycle-to-Cycle Jitter              | Note 15                                                             |     |     | 1    | ps <sub>RMS</sub>        |
|                                | Total Jitter                       | Note 16                                                             |     |     | 10   | ps <sub>PP</sub>         |
|                                | Crosstalk-Induced Jitter           | Note 17                                                             |     |     | 0.7  | <b>ps</b> <sub>RMS</sub> |
| t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time (20% to 80%) | At full output swing.                                               | 90  |     | 270  | ps                       |
|                                | Duty Cycle                         | V <sub>IN</sub> > 200mV                                             | 47  |     | 53   | %                        |
|                                |                                    | 100mV ≤ V <sub>IN</sub> ≤ 200mV                                     | 45  |     | 55   | %                        |

#### Notes:

8. High-frequency AC-parameters are guaranteed by design and characterization.

9. Propagation delay is measured with input t<sub>r</sub>, t<sub>r</sub> ≤ 300ps (20% to 80%). The propagation delay is a function of the rise and fall times at IN. See "Typical Operating Characteristics" for details.

- 10. Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold do not apply.
- 11. Output-to-Output skew is measured between two different outputs under identical transitions.
- 12. Input-to-Input skew is the time difference between the two inputs to one output, under identical input transitions.
- 13. Part-to-Part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.

14. Random Jitter is measured with a K28.7 character pattern, measured at  $< f_{MAX}$ .

- 15. Cycle-to-Cycle Jitter definition: the variation of periods between adjacent cycles,  $T_n T_{n-1}$  where T is the time between rising edges of the output signal.
- 16. Total Jitter definition: with an ideal clock input of frequency <f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 17. Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs.

### **Functional Description**

### Clock Select (SEL)

SEL is an asynchronous TTL/CMOS compatible input that selects one of the two input signals. An internal  $25k\Omega$  pull-up resistor defaults the input to logic HIGH if left open. Input switching threshold is V<sub>CC</sub>/2. Refer to Figure 1a.

### Fail-Safe Input (FSI)

The input includes a special fail-safe circuit to sense the amplitude of the input signal and to latch the outputs when there is no input signal present or when the amplitude of the input signal drops sufficiently below  $100mV_{PK}$ , typically  $30mV_{PK}$ . Refer to Figure 1b.

### Input Clock Failure Case

If the input clock fails to a floating, static, or extremely low signal swing such that the voltage across the input pair is significantly less than 100mV, FSI function will eliminate a metastable condition and latch the outputs to the last valid state. No ringing and no undetermined state will occur at the output under these conditions. The output recovers to normal operation once the input signal returns to a valid state with a typical swing greater than 30mV.

Note that the FSI function will not prevent duty cycle distortion in case of a slowly deteriorating (but still toggling) input signal. Due to the FSI function, the propagation delay will depend on the rise and fall time of the input signal and on its amplitude.

### **Output Enable (OE)**

OE is a synchronous TTL/CMOS-compatible input that enables/disables the outputs based upon the input to this pin. The enable function is synchronous so that the clock outputs will be enabled or disabled following a rising and a falling edge of the input clock. Refer to Figure 1c. Internal  $25k\Omega$  pull-up resistor defaults the input to logic HIGH if left open. Input switching threshold is V<sub>cc</sub>/2.

## **Timing Diagrams**







Figure 1c. Enable Output Timing Diagram



Figure 1d. Propagation Delay



## **Typical Operating Characteristics**

 $V_{CC}$  = 2.5V, GND = 0V,  $V_{IN}$  = 200mV,  $R_L$  = 100 $\Omega$  across the outputs;  $T_A$  = 25°C, unless otherwise stated.



## **Functional Characteristics**

 $V_{CC}$  = 2.5V, GND = 0V,  $V_{IN}$  = 200mV,  $R_L$  = 100 $\Omega$  across the outputs;  $T_A$  = 25°C, unless otherwise stated.









### **Single-Ended and Differential Swings**



Figure 2a. Single-Ended Voltage Swing





## **Input Stage**



Figure 3. Simplified Differential Input Stage

## **Input Interface Applications**



(AC-Coupled)



### **LVDS Output Interface Applications**

LVDS specifies a small swing of 325mV typical, on a nominal 1.2V common mode above ground. The common mode voltage has tight limits to permit large variations in the ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input, is kept to a minimum, to keep EMI low.



Figure 5a. LVDS Differential Measurement



Figure 5b. LVDS Common Mode Measurement

### **Related Product and Support Documentation**

| Part Number      | Function                                                                                          | Data Sheet Link                                      |
|------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------|
| SY89467U         | Precision LVPECL 1:20 Fanout MUX with 2:1<br>MUX and internal termination with Fail Safe<br>Input | http://www.micrel.com/_PDF/HBW/sy89467u.pdf          |
|                  | MLF <sup>®</sup> Application Note                                                                 | www.amkor.com/products/notes_papers/MLFAppNote.pdf   |
| HBW<br>Solutions | New Products and Applications                                                                     | www.micrel.com/product-info/products/solutions.shtml |

### **Package Information**



#### 64-Pin EPAD-TQFP (H64-1)

#### Packages Notes:

- 1. Package meets Level 2 Moisture Sensitivity Classification.
- 2. All parts are dry-packed before shipment.
- 3. Exposed pad must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2007 Micrel. Inc.