

## Features

- $\circ$  Compatible to LIN Specification 2.0 and SAE J2602
- Operating voltage V<sub>S</sub> = 6 ... 18 V
- $\circ$   $\;$  Low standby current consumption of typ. 15  $\mu A$  in sleep mode
  - "noload" current < 200µA</li>
- Linear low drop voltage regulator 5V/70mA ±2%
  - Output current limitation
- LIN-Bus Transceiver
  - Compatible to ISO9141 functions
  - Baud rate up to 20 kBaud
  - Slew rate control for best EME behavior
  - Low slew mode for optimized SAE J2602 transmission
  - High EMI immunity
  - High signal symmetry for using in RC based slave nodes up to 2% clock tolerance
  - Current limitation
  - Bus input voltages -24V to 30V independent from VBat
- Wake-up via LIN bus traffic
- Reset output (default 8ms/4.65V)
  - Reset time adjustable to 4ms, 15ms and 30ms during IC final test
- o Over temperature shutdown
- Automotive temperature range of -40°C to 125°C
- CMOS compatible interface to microcontroller
- Load dump protected (40V)
- o Small SOIC8 package
- o Pin compatible to the Melexis TH8061

#### Ordering Information

| Part No.                                                      | Temperature Range                                           | Package                                | Version     | POR-Time                        |
|---------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------|-------------|---------------------------------|
| TH8062 KDC AA                                                 | K (-40 to 125 °C)                                           | DC (SOIC8)                             | A           | A (8ms)                         |
| On Request<br>TH8062 KDC AB<br>TH8062 KDC AC<br>TH8062 KDC AD | K (-40 to 125 °C)<br>K (-40 to 125 °C)<br>K (-40 to 125 °C) | DC (SOIC8)<br>DC (SOIC8)<br>DC (SOIC8) | A<br>A<br>A | B (4ms)<br>C (30ms)<br>D (15ms) |

## **General Description**

The TH8062 consists of a low-drop voltage regulator 5V/70mA and a LIN bus transceiver. The LIN transceiver is suitable for LIN bus systems conform to LIN specification revision 2.0 and SAE J2602. The combination of voltage regulator and bus transceiver makes it possible to develop simple, but powerful and cheap slave nodes in LIN Bus systems.



Voltage Regulator with LIN Transceiver

## Contents

| 1.                   | Fur                                                                                                                                          | ctional Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 2.                   | Ele                                                                                                                                          | ctrical Specification                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5                                                                                                  |
|                      | 2.1                                                                                                                                          | Operating Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                    |
|                      | 2.2                                                                                                                                          | Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                    |
|                      | 2.3                                                                                                                                          | Static Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                    |
|                      | 2.3.1                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
|                      | 2.3.2                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
|                      | 2.4                                                                                                                                          | Dynamic Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                    |
|                      | 2.5                                                                                                                                          | Timing Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
| 3.                   |                                                                                                                                              | ctional Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                    |
|                      | 3.1                                                                                                                                          | Operating Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
|                      | 3.2                                                                                                                                          | Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                    |
|                      | 3.3                                                                                                                                          | Wake-Up                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                    |
|                      | 3.4                                                                                                                                          | VSUP under voltage reset                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                    |
|                      | 3.5                                                                                                                                          | Overtemperature Shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                    |
|                      | 3.6<br>3.7                                                                                                                                   | LIN BUS Transceiver<br>Linear Regulator                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                    |
|                      | 3.7<br>3.8                                                                                                                                   | RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                    |
|                      | 3.8.1                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 27                                                                                                 |
|                      | 3.9                                                                                                                                          | Mode Input EN                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                    |
|                      |                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
| 4.                   |                                                                                                                                              | plication Hints                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
|                      | 4.1<br>4.2                                                                                                                                   | Safe Operating Area<br>Low Dropout Regulator                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                    |
|                      | 4.2<br>4.3                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
|                      | 4.3<br>4.4                                                                                                                                   | Application Circuitry<br>EMI Supressing                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                    |
|                      | 4.5                                                                                                                                          | Connection to Flash-MCU                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                    |
|                      |                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
| E                    | 0                                                                                                                                            | verting during Disturbance                                                                                                                                                                                                                                                                                                                                                                                                                                       | 20                                                                                                 |
| 5.                   | -                                                                                                                                            | erating during Disturbance                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                    |
| 5.                   | 5.1                                                                                                                                          | Operating without VSUP or GND                                                                                                                                                                                                                                                                                                                                                                                                                                    | 29                                                                                                 |
| 5.                   | 5.1<br>5.2                                                                                                                                   | Operating without VSUP or GND<br>Short Circuit BUS against VBAT                                                                                                                                                                                                                                                                                                                                                                                                  | 29<br>29                                                                                           |
| 5.                   | 5.1<br>5.2<br>5.3                                                                                                                            | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND                                                                                                                                                                                                                                                                                                                                                                 | 29<br>29<br>29                                                                                     |
| 5.                   | 5.1<br>5.2<br>5.3<br>5.4                                                                                                                     | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND                                                                                                                                                                                                                                                                                                                                | 29<br>29<br>29<br>29<br>29                                                                         |
| 5.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5                                                                                                              | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND.<br>Short Circuit TxD against GND                                                                                                                                                                                                                                                                                                                               | 29<br>29<br>29<br>29<br>29                                                                         |
| 5.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6                                                                                                       | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND                                                                                                                                                                                                                                                                                   | 29<br>29<br>29<br>29<br>29<br>29                                                                   |
| 5.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7                                                                                                | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC                                                                                                                                                                                                                                                                | 29<br>29<br>29<br>29<br>29<br>29<br>29                                                             |
| 5.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8                                                                                         | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC                                                                                                                                                                                                                                            | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29                                                       |
| 5.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7                                                                                                | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC                                                                                                                                                                                                                                                                | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>30                                                 |
|                      | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10                                                                          | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC                                                                                                                                                                        | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30                                           |
| 6.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN                                                                   | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description                                                                                                                                                         | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31                                     |
| 6.<br>7.             | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Mee                                                            | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description                                                                                                                                                         | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>32                                     |
| 6.                   | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Mee<br>Tap                                                     | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description<br>chanical Specification                                                                                                                               | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>32<br>33                               |
| 6.<br>7.             | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Mea<br>Tap<br>8.1                                              | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit TXD against GND<br>Short Circuit TXD against GND<br>TXD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description<br>chanical Specification<br>Tape Specification                                                                                                         | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>30<br>31<br>32<br>33             |
| 6.<br>7.             | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Mee<br>Tap                                                     | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description<br>chanical Specification                                                                                                                               | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>30<br>31<br>32<br>33             |
| 6.<br>7.             | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Med<br>Tap<br>8.1<br>8.2                                       | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit TXD against GND<br>Short Circuit TXD against GND<br>TXD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description<br>chanical Specification<br>Tape Specification                                                                                                         | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>32<br>33<br>34                         |
| 6.<br>7.<br>8.       | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Med<br>Tap<br>8.1<br>8.2                                       | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br><b>Description</b><br><b>chanical Specification</b><br>Tape Specification<br>Reel Specification                                                                     | 29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>33<br>33<br>34<br>35                               |
| 6.<br>7.<br>8.       | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Mee<br>Tap<br>8.1<br>8.2<br>ESI                                | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br><b>Description</b><br><b>chanical Specification</b><br><b>chanical Specification</b><br>Tape Specification<br>Reel Specification                                    | 29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>31<br>33<br>33<br>34<br>35                         |
| 6.<br>7.<br>8.       | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Mee<br>Tap<br>8.1<br>8.2<br>ESI<br>9.1                         | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>Short Circuit TxD against GND<br>TxD open<br>Short Circuit VCC against GND<br>Overload of VCC.<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br><b>Description</b><br><b>chanical Specification</b><br>Tape Specification<br>Reel Specification<br><b>VEMC Remarks</b><br>General Remarks                          | 29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>31<br>33<br>33<br>34<br>35<br>35                   |
| 6.<br>7.<br>8.<br>9. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Med<br>Tap<br>8.1<br>8.2<br>ESI<br>9.1<br>9.2<br>9.3           | Operating without VSUP or GND<br>Short Circuit BUS against VBAT                                                                                                                                                                                                                                                                                                                                                                                                  | 29<br>29<br>29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>31<br>31<br>33<br>33<br>35<br>35 |
| 6.<br>7.<br>8.<br>9. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Meo<br>Tap<br>8.1<br>8.2<br>ESI<br>9.1<br>9.2<br>9.3<br>6. Rev | Operating without VSUP or GND<br>Short Circuit BUS against VBAT<br>Short Circuit BUS against GND<br>TxD open<br>Short Circuit TxD against GND<br>Overload of VCC<br>Undervoltage VCC<br>Undervoltage VCC<br>Undervoltage VSUP<br>Short circuit RxD, RESET against GND or VCC<br>Description<br>chanical Specification<br>Tape Specification<br>Tape Specification<br>Tape Specification<br>CHCR Remarks<br>General Remarks<br>ESD-Test<br>EMC<br>Sision History. | 29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>32<br>33<br>34<br>35<br>35<br>35<br>35<br>36 |
| 6.<br>7.<br>8.<br>9. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>PIN<br>Meo<br>Tap<br>8.1<br>8.2<br>ESI<br>9.1<br>9.2<br>9.3<br>6. Rev | Operating without VSUP or GND<br>Short Circuit BUS against VBAT                                                                                                                                                                                                                                                                                                                                                                                                  | 29<br>29<br>29<br>29<br>29<br>29<br>30<br>30<br>31<br>32<br>33<br>34<br>35<br>35<br>35<br>35<br>36 |



## List of Figures

| Figure 1 - Block diagram                                                              | 4  |
|---------------------------------------------------------------------------------------|----|
| Figure 2 - Timing diagram for propagation delays                                      | 11 |
| Figure 3 - Timing diagram for duty cycle acc. to LIN 2.0 and J2602                    | 11 |
| Figure 4 - Timing Diagram for EN mode selection                                       | 12 |
| Figure 5 - State diagram of operating modes                                           | 13 |
| Figure 6 - Operating of power-on and under-voltage reset                              | 15 |
| Figure 7 - Receive mode impulse diagram                                               |    |
| Figure 8 - TxD input circuitry                                                        | 18 |
| Figure 9 - RxD output circuitry                                                       | 19 |
| Figure 10 - Characteristic of current limitation VCC = f (I <sub>VCC</sub> )          | 20 |
| Figure 11 - Reset behaviour                                                           | 21 |
| Figure 12 - Output current of reset output vs. VCC voltage                            | 21 |
| Figure 13 - EN input circuitry                                                        | 22 |
| Figure 14 - EN controlled via MCU                                                     | 22 |
| Figure 15 - Permanent normal mode                                                     | 23 |
| Figure 16 - Power dissipation LIN transceiver @ 20kbit                                | 24 |
| Figure 17 - Save operating area                                                       | 25 |
| Figure 18 - ESR Curves for $6.8 \mu F \le C_L \le 100 \mu F$ and Frequency of 100 kHz | 26 |
| Figure 19 - Application circuit (slave node)                                          | 27 |
| Figure 20 – Example circuitry for connection of RxD to MCU for flash programming      | 28 |
|                                                                                       |    |



# **TH8062** Voltage Regulator with LIN Transceiver

## 1. Functional Diagram



Figure 1 - Block diagram



#### **Electrical Specification** 2.

All voltages are referenced to ground (GND). Positive currents flow into the IC.

The absolute maximum ratings (in accordance with IEC 134) given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may affect the reliability of the device. Correct operating of the device cannot be guaranteed if any of these limits are exceeded.

#### **Operating Conditions** 2.1

| Parameter                     | Symbol           | Min  | Мах  | Unit |
|-------------------------------|------------------|------|------|------|
| Supply voltage                | V <sub>SUP</sub> | 6    | 18   | V    |
| Output voltage                | Vcc              | 4.85 | 5.15 | V    |
| Operating ambient temperature | TA               | -40  | +125 | °C   |
| Junction temperature          | TJ               |      | +150 | °C   |

## 2.2 Absolute Maximum Ratings

| Parameter                                           | Symbol            | Condition                                 | Min  | Max                   | Unit |
|-----------------------------------------------------|-------------------|-------------------------------------------|------|-----------------------|------|
| Supply voltage at VSUP                              |                   |                                           | -1.0 | 18                    |      |
| Jump start capability                               | VSUP              | $T \le 300 \text{ s}$                     | -    | 30                    | V    |
| Load dump                                           |                   | $T \le 500 ms$                            | -    | 40                    |      |
| Input voltage at pin BUS                            | V <sub>BUS</sub>  |                                           | -24  | 30                    | V    |
|                                                     | V 805             | $T \le 500 ms$                            | -    | 40                    | V    |
| Difference VSUP-VCC                                 | VSUP-VCC          |                                           | -0.3 | 40                    | V    |
| Input voltage at pin EN                             | VINEN             |                                           | -0.3 | V <sub>SUP</sub> +0.3 | V    |
| Input voltage at pin TxD, RxD, RESET                | VIN               |                                           | -0.3 | Vcc+0.3               | V    |
| Input current at pin EN, TxD, RxD, RESET            | l <sub>in</sub>   |                                           | -25  | 25                    | mA   |
| Input current for short circuit of pin VSUP and VCC | I <sub>INSH</sub> |                                           | -500 | 500                   | mA   |
| ESD Capability on pin BUS, VBAT, GND                | ESDBUSHB          | Human body Model, 100pF via 1.5k $\Omega$ | -4   | 4                     | kV   |
| ESD Capability on pin TxD, RxD, EN, RESET, VCC      | ESDBUSHB          | Human body Model, 100pF via 1.5k $\Omega$ | -2   | 2                     | kV   |
| Power dissipation                                   | Po                |                                           | Inte | ernal limited [       | 1]   |
| Thermal resistance from junction to ambient         | R <sub>THJA</sub> |                                           |      | 130                   | K/W  |
| Junction temperature [2]                            | TJ                |                                           |      | 150                   | °C   |
| Storage temperature                                 | T <sub>STG</sub>  |                                           | -55  | 150                   | °C   |

[1] [2] See chapter 4.1 Safe Operating Area

See chapter 3.5 Overtemperature Shutdown



## 2.3 Static Characteristics

Unless otherwise specified all values in the following tables are valid for  $V_{SUP} = 6$  to 18V and  $T_{AMB} = -40$  to  $125^{\circ}$ C. All voltages are referenced to ground (GND), positive currents flow into the IC.

#### 2.3.1. Voltage Regulator and Reset Unit

| Parameter                                            | Symbol                | Condition                                                                                                                                                                             | Min          | Тур   | Мах          | Unit | <b>T</b> [1] |
|------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|------|--------------|
|                                                      |                       | VSUP                                                                                                                                                                                  |              |       |              |      |              |
| Operating voltage                                    | V <sub>SUP</sub>      |                                                                                                                                                                                       | 6            | 12    | 18           | ۷    | В            |
| Supply current, VCC "noload"                         | Isni                  |                                                                                                                                                                                       |              | 150   | 250          | μA   | A            |
| Supply current, "sleep mode"                         | I <sub>Ssleep</sub>   | $V_{SUP}$ = 13V, $V_{EN}$ = 0V,<br>BUS: 1k to VSUP                                                                                                                                    |              | 15    | 30           | μΑ   | A            |
| V <sub>SUP</sub> under voltage reset "off" threshold | VSUVR_OFF             | V <sub>SUP</sub> ramp up                                                                                                                                                              | 3.2          | 3.7   | 4.2          | V    | A            |
| V <sub>SUP</sub> under voltage reset "on" threshold  | V <sub>SUVR_ON</sub>  | V <sub>SUP</sub> ramp down                                                                                                                                                            | 2.7          | 3.1   | 3.5          | V    | A            |
| V <sub>SUP</sub> under voltage reset hysteresis      | V <sub>SUVR_HYS</sub> | VSUVR_OFF - VSUVR_ON                                                                                                                                                                  | 0.2          |       |              | V    | А            |
|                                                      |                       | VCC                                                                                                                                                                                   |              |       | -            |      |              |
| Output voltage VCC                                   | V <sub>CCn</sub>      | $\label{eq:supersolution} \begin{split} & 6V \leq V_{SUP} \leq 18V \\ & 1mA \leq I_{LOAD} \leq 70mA \\ & T_A = 25^\circ C \\ & T_A = -40^\circ C \text{ to } 125^\circ C \end{split}$ | 4.90<br>4.85 | 5.0   | 5.10<br>5.15 | v    | A            |
|                                                      | Vcch                  | $\begin{array}{l} 18V \leq \ V_{SUP} \leq 40V \\ I_{LOAD} = 10mA \end{array}$                                                                                                         | 4.80         |       | 5.25         | V    | A            |
|                                                      | V <sub>D10</sub>      | I <sub>VCC</sub> = 10mA                                                                                                                                                               |              | 75    | 120          | mV   | А            |
| Drop-out voltage <sup>[2]</sup>                      | V <sub>D30</sub>      | Ivcc = 30mA                                                                                                                                                                           |              | 220   | 350          | mV   | А            |
|                                                      | V <sub>D70</sub>      | Ivcc = 70mA                                                                                                                                                                           |              | 500   | 800          | mV   | А            |
| Line regulation                                      | V <sub>LNR</sub>      | $6V \leq V_{SUP} \leq 18V$                                                                                                                                                            |              |       | 20           | mV   | А            |
|                                                      | VLDR10                | $I_{LOAD} = 1mA \rightarrow 10mA$                                                                                                                                                     |              |       | 50           | mV   | А            |
| Load regulation                                      | VLDR30                | $I_{LOAD} = 1mA \rightarrow 30mA$                                                                                                                                                     |              |       | 90           | mV   | А            |
|                                                      | VLDR70                | $I_{LOAD} = 1mA \rightarrow 70mA$                                                                                                                                                     |              |       | 150          | mV   | Α            |
| Output current limitation                            | IVCC_max              | V <sub>SUP</sub> > 0V                                                                                                                                                                 | 80           | 110   | 140          | mA   | Α            |
| Ripple Rejection on VSUP                             | PSRR                  | $\label{eq:superior} \begin{array}{l} V_{\text{SUP}} = 12V,  f_i = 120Hz,  V_{iP\text{-}P} = \\ 1V,  I_{\text{LOAD}} = 10\text{mA} \end{array}$                                       |              | t.b.d |              | dB   |              |
| Reset threshold - POR                                | V <sub>RES(ON)</sub>  | VCC ramp up, t > t <sub>rr</sub>                                                                                                                                                      | 4.4          | 4.65  | 4.8          | V    | Α            |



Voltage Regulator with LIN Transceiver

| Parameter                                          | Symbol             | Condition                                       | Min  | Тур  | Max                   | Unit | <b>T</b> [1] |
|----------------------------------------------------|--------------------|-------------------------------------------------|------|------|-----------------------|------|--------------|
| Reset threshold – low voltage reset                | VRES(OFF)          | VCC ramp down, t > trr                          | 4.4  | 4.65 | 4.8                   | V    | А            |
| Vres Hysteresis<br>Vreshys =  Vres(ON) – Vres(OFF) | Vreshys            |                                                 |      |      | 150                   | mV   | С            |
| Master reset threshold                             | VMRES              |                                                 | 3.0  | 3.15 | 3.3                   | V    | D            |
|                                                    |                    | Enable Input EN                                 |      |      |                       |      |              |
| Input voltage low                                  | V <sub>ENL</sub>   |                                                 | -0.3 |      | 0.8                   | V    | В            |
| Input voltage high                                 | VENH               |                                                 | 2.0  |      | V <sub>SUP</sub> +0.3 | V    | В            |
| Hysteresis                                         | VENHYS             |                                                 | 50   |      | 300                   | mV   | С            |
| Pull-down resistor EN low                          | R <sub>pdENL</sub> | $0V \leq V_{EN} \leq 0.8V$                      | 14   | 25   | 36                    | kΩ   | А            |
| Pull-down current EN high                          | I <sub>pdENH</sub> | $V_{\text{EN}} \ge V_{\text{ENH}}$              | 0.5  | 2    | 10                    | μA   | А            |
|                                                    | -                  | Output RESET                                    | -    | -    | -                     | -    |              |
| Output voltage low                                 | VOL1_RESET         | I <sub>OUT</sub> = 1 mA, V <sub>SUP</sub> ≥ 6 V |      |      | 0.8                   | V    | А            |
| Pull-up current                                    | I <sub>pu</sub>    |                                                 | -500 | -375 | -250                  | μΑ   | А            |
|                                                    | -                  | Thermal Protection                              | -    | -    | -                     | -    |              |
| Thermal shutdown                                   | TJSHD              |                                                 | 155  |      | 180                   | °C   | D            |
| Thermal recovery                                   | TJREC              |                                                 | 126  |      |                       | °C   | D            |

<sup>[1]</sup> A = 100% serial test, B = Operating parameter, C = Only used for data characterization (cpk), D = Value guaranteed by design

[2] The nominal V<sub>CC</sub> voltage is measured at V<sub>SUP</sub> =12V. If the V<sub>CC</sub> voltage is 100mV below its nominal value then the voltage drop is  $V_D = V_{SUP} - V_{CC}$ .



## 2.3.2. LIN Bus Interface

| Parameter                                                                                                   | Symbol                 | Condition                                                     | Min       | Тур  | Max   | Unit             | <b>T</b> [1] |
|-------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------|-----------|------|-------|------------------|--------------|
|                                                                                                             | -                      | General                                                       | -         |      | -     | -                |              |
| Pull up current BUS (recessive)                                                                             | IINBUSpu               | V <sub>BUS</sub> = 18 V, V <sub>SUP</sub> = 6V                |           |      | 20    | μA               | А            |
| Pull up resistor BUS                                                                                        | R <sub>BUSpu</sub>     | $V_{SUP}$ = 12V, $V_{BUS}$ = 0V                               | 20        | 30   | 60    | kΩ               | А            |
| Reverse current BUS (recessive)                                                                             | -I <sub>INBUSrev</sub> | $V_{SUP}$ = 12V, $V_{BUS}$ = 0V                               | -1        |      |       | mA               | А            |
| Reverse current BUS (loss of battery)                                                                       | IINBUS_lob             | $V_{SUP} \text{=} 0V,  0V \leq \ V_{BUS} \leq 18V$            |           |      | 20    | μA               | А            |
| Reverse current BUS (loss of ground)                                                                        | I <sub>INBUS_log</sub> | $V_{\text{SUP}}\text{= 12V, 0V} \leq V_{\text{BUS}} \leq 18V$ | -1        |      | 1     | mA               | А            |
|                                                                                                             | <u>.</u>               | Receiver                                                      |           |      | ÷     | -                |              |
| Receive threshold                                                                                           | Vthr_rec,<br>Vthr_dom  |                                                               | 0.4       |      | 0.6   |                  | A            |
| Centre point of receive threshold<br>V <sub>thr_cnt</sub> = (V <sub>thr_rec</sub> +V <sub>thr_dom</sub> )/2 | $V_{\text{thr\_cnt}}$  | $7.0~V \leq V_{SUP} \leq 18~V$                                | 0.475     | 0.5  | 0.525 | V <sub>SUP</sub> | А            |
| Hysteresis of receive threshold<br>V <sub>thr_hys</sub> = V <sub>thr_rec</sub> -V <sub>thr_dom</sub>        | $V_{thr\_hys}$         |                                                               |           | 0.15 | 0.175 |                  | A            |
|                                                                                                             |                        | Transmitter                                                   | ·         |      |       |                  |              |
| Output voltage BUS (dominant)                                                                               | V <sub>BUSdom_1</sub>  | I <sub>BUS</sub> = 40mA                                       |           |      | 1.2   | V                | А            |
| Current limitation BUS                                                                                      | ILIM                   | V <sub>BUS</sub> = V <sub>SUP</sub> , TxD = 0V                | 41        | 120  | 200   | mA               | А            |
|                                                                                                             |                        | Input TxD                                                     |           |      |       |                  |              |
| Pull-up resistor                                                                                            | $R_{\text{pu}_TxD}$    | V <sub>IN</sub> = 0V                                          | 9.5       | 15   | 23    | kΩ               | А            |
| Input voltage low TxD                                                                                       | VIL                    |                                                               |           |      | 0.3   | $V_{CC}$         | А            |
| Input voltage high TxD                                                                                      | Vih                    |                                                               | 0.7       |      |       | $V_{CC}$         | А            |
|                                                                                                             | -                      | Output RxD                                                    |           |      |       |                  |              |
| Output voltage Low RxD                                                                                      | Vol                    | Iout = 1 mA                                                   |           |      | 0.8   | V                | А            |
| Output voltage High RxD                                                                                     | Vон                    | louт = -1 mA                                                  | Vcc - 0.8 |      |       | V                | А            |

[1] A = 100% serial test, B = Operating parameter, C = only used for data characterization (cpk), D = Value guaranteed by design



## 2.4 Dynamic Characteristics

 $6V \leq V_{SUP} \leq 18V, \, -40^{\circ}C \leq T_A \leq 125^{\circ}C,$  unless otherwise specified

| Parameter                                | Symbol                                     | Condition                                               | Min  | Тур  | Мах  | Unit | <b>T</b> <sup>[1]</sup> |  |  |  |
|------------------------------------------|--------------------------------------------|---------------------------------------------------------|------|------|------|------|-------------------------|--|--|--|
|                                          |                                            | RESET                                                   |      |      |      |      |                         |  |  |  |
|                                          |                                            | V <sub>SUP</sub> = 12V,Vers. "A"                        | 5.6  | 8    | 10.4 | ms   | А                       |  |  |  |
| Reset time                               | t <sub>Res</sub>                           | V <sub>SUP</sub> = 12V,Vers. "B"                        | 2.8  | 4    | 5.2  | ms   | А                       |  |  |  |
|                                          | 1165                                       | V <sub>SUP</sub> = 12V,Vers. "C"                        | 10.5 | 15   | 19.5 | ms   | А                       |  |  |  |
|                                          |                                            | V <sub>SUP</sub> = 12V,Vers. "D"                        | 21   | 30   | 39   | ms   | А                       |  |  |  |
| Reset rising time                        | trr                                        | V <sub>SUP</sub> = 12V                                  | 3.0  | 6.5  | 12   | μs   | А                       |  |  |  |
|                                          | Wake-up and Mode Select                    |                                                         |      |      |      |      |                         |  |  |  |
| Wake up time                             | t <sub>wake_BUS</sub>                      |                                                         | 30   | 70   | 150  | μs   | А                       |  |  |  |
| Debouncing time EN                       | t <sub>deb_EN</sub>                        |                                                         | 2    | 6    | 15   | μs   | D                       |  |  |  |
| Propagation delay EN to sleep mode       | $t_{pd\_EN\_sleep}$                        | C <sub>Load</sub> = 22µF<br>R <sub>Load</sub> = 169 Ohm |      |      | 400  | μs   | А                       |  |  |  |
| Propagation delay EN to normal mode      | tpd_EN_norm                                | C <sub>Load</sub> = 22µF<br>R <sub>Load</sub> = 169 Ohm |      |      | 400  | μs   | А                       |  |  |  |
| Setup time TxD to EN for low slew mode   | tset_TxD_LS                                |                                                         | 5    |      |      | μs   | В                       |  |  |  |
| Hold time TxD after EN for low slew mode | $t_{hold\_TxD\_LS}$                        |                                                         | 20   |      |      | μs   | В                       |  |  |  |
|                                          | Gen                                        | eral LIN Parameter                                      |      |      |      |      |                         |  |  |  |
| Slew rate rising edge BUS                | dV/dT <sub>rise</sub>                      | Normal Mode                                             | 0.8  | 1.5  | 2.5  | V/µs | С                       |  |  |  |
| Slew rate falling edge BUS               | dV/dT <sub>fall</sub>                      | BUS-Load: 1kOhm/1nF                                     | -2.5 | -1.5 | -0.8 | V/µs | С                       |  |  |  |
| Slew rate rising edge BUS                | dV/dT <sub>rise</sub>                      | Low Slew Mode                                           | 0.3  | 0.8  | 1.3  | V/µs | С                       |  |  |  |
| Slew rate falling edge BUS               | dV/dT <sub>fall</sub>                      | BUS-Load: 1kOhm/1nF                                     | -1.3 | -0.8 | -0.3 | V/µs | С                       |  |  |  |
| Receiver debouncing time                 | t <sub>deb_BUS</sub>                       |                                                         | 1.5  | 2.8  | 4.0  | μs   | С                       |  |  |  |
| Receiver propagation delay BUS->RxD      | t <sub>dr_RxD</sub><br>t <sub>df_RxD</sub> | $C_{L(RXD)} = 50 \text{ pF}$                            |      |      | 6    | μs   | А                       |  |  |  |
| Symmetry propagation delay BUS->RxD      | tdsym_RxD                                  | tdr_RXD - tdf_RXD                                       | -2   |      | 2    | μs   | А                       |  |  |  |
| Internal capacity                        | CBUS                                       | Pulse at BUS via<br>10kOhm with 0/10 V;<br>VSUP = open  |      | 25   | 35   | pF   | D                       |  |  |  |



Voltage Regulator with LIN Transceiver

| Parameter                                                                                                                                                                                                                                                            | Symbol                 | Condition                            | Min          | Тур           | Max         | Unit | <b>T</b> <sup>[1]</sup> |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------|--------------|---------------|-------------|------|-------------------------|
| LIN transceiver parameter according to LIN Physical Layer Spec. rev. 2.0, table 3.4 (20kbit/s)                                                                                                                                                                       |                        |                                      |              |               |             |      |                         |
| Conditions: Normal slew mode; $V_{SUP} = 7.0V$ to 18V; BUS loads: 1k $\Omega$ /1nF; 660 $\Omega$ /6.8nF; 500 $\Omega$ /10nF TxD signal: t <sub>Bit</sub> = 50µs, t <sub>w</sub> = T <sub>wL</sub> = t <sub>Bit</sub> ; t <sub>rise</sub> = t <sub>fall</sub> < 100ns |                        |                                      |              |               |             |      |                         |
| Minimal recessive bit time <sup>[2]</sup>                                                                                                                                                                                                                            | t <sub>rec(min)</sub>  |                                      | 40           | 50            | 58          | μs   |                         |
| Maximum recessive bit time [2]                                                                                                                                                                                                                                       | trec(max)              |                                      | 40           | 50            | 58          | μs   |                         |
| Duty cycle 1                                                                                                                                                                                                                                                         | D <sub>1</sub>         | $D_1 = t_{rec(min)} / (2^* t_{Bit})$ | 0.396        |               |             |      | А                       |
| Duty cycle 2                                                                                                                                                                                                                                                         | D <sub>2</sub>         | $D_2 = t_{rec(max)} / (2^* t_{Bit})$ |              |               | 0.581       |      | А                       |
| LIN transceiver parameter a                                                                                                                                                                                                                                          | ccording to            | LIN Physical Layer Sp                | ec. rev. 2.0 | , table 3.4 ( | 10.4kbit/s) |      |                         |
| Conditions: Low slew mode; V <sub>SUP</sub> =7.<br>TxD signal: t <sub>Bit</sub> = 96µs, t <sub>wt</sub>                                                                                                                                                              |                        |                                      | Ω/6.8nF; 50  | 00Ω/10nF      |             |      |                         |
| Minimal recessive bit time <sup>[2]</sup>                                                                                                                                                                                                                            | t <sub>rec(min)</sub>  |                                      | 80           | 96            | 113         | μs   |                         |
| Maximum recessive bit time [2]                                                                                                                                                                                                                                       | trec(max)              |                                      | 80           | 96            | 113         | μs   |                         |
| Duty cycle 1                                                                                                                                                                                                                                                         | D1                     | $D_1 = t_{rec(min)} / (2^* t_{Bit})$ | 0.417        |               |             |      | А                       |
| Duty cycle 2                                                                                                                                                                                                                                                         | D <sub>2</sub>         | $D_2 = t_{rec(max)} / (2^* t_{Bit})$ |              |               | 0.590       |      | А                       |
| LIN transcei                                                                                                                                                                                                                                                         | ver paramet            | er according to SAE J                | 2602 (10.4k  | bit/s)        |             |      |                         |
| Conditions: Low slew mode; V <sub>SUP</sub> =7.<br>TxD signal: t <sub>Bit</sub> = 96µs, t <sub>wt</sub>                                                                                                                                                              | ,                      | ,                                    | Ω/6.8nF;500  | 0Ω/10nF       |             |      |                         |
| Minimal recessive delay TxD -> BUS <sup>[2]</sup>                                                                                                                                                                                                                    | t <sub>x_rec_min</sub> |                                      |              |               | 48          | μs   |                         |
| Maximum recessive delay TxD -> BUS <sup>[2]</sup>                                                                                                                                                                                                                    | t <sub>x_rec_max</sub> |                                      |              |               | 48          | μs   |                         |
| Minimal dominant delay TxD -> BUS <sup>[2]</sup>                                                                                                                                                                                                                     | t <sub>x_dom_min</sub> |                                      |              |               | 48          | μs   |                         |
| Maximum dominant delay TxD -> BUS <sup>[2]</sup>                                                                                                                                                                                                                     | tx_dom_max             |                                      |              |               | 48          | μs   |                         |
| Maximum rec. to dom. delay                                                                                                                                                                                                                                           | Tr_d_max               | tx_rec_max - tx_dom_min              |              |               | 15.9        | μs   | А                       |
| Maximum dom. to rec. delay                                                                                                                                                                                                                                           | Td_r_max               | tx_dom_max - tx_rec_min              |              |               | 17.2        | μs   | Α                       |

<sup>[1]</sup> A = 100% serial test, B = Operating parameter, C = only used for data characterization (cpk), <math>D = Value guaranteed by design

<sup>[2]</sup> See chapter 2.5 Timing Diagrams



## 2.5 Timing Diagrams



Figure 2 - Timing diagram for propagation delays



Figure 3 - Timing diagram for duty cycle acc. to LIN 2.0 and J2602



Voltage Regulator with LIN Transceiver



Figure 4 - Timing Diagram for EN mode selection



## 3. Functional Description

The TH8062 consists of a low drop voltage regulator 5V/70mA and a LIN bus transceiver, which is a bidirectional bus interface for data transfer between LIN bus and the LIN protocol controller. Additionally integrated is a RESET unit with a fixed power-on-reset delay of 8ms (optional 4,15 or 30ms).

## 3.1 Operating Modes

The TH8062 provides three main operating modes "normal", "sleep" and "low slew" and the intermediate states "Ini-state" and "thermal shutdown". The main modes are fixed states defined by basic actions (VSUP start, EN or wake-up). The intermediate states are soft states. They aren't defined by logical actions but by changes of voltage (VSUP, VCC) or junction temperature.



Figure 5 - State diagram of operating modes



### Normal Mode

This mode is the base mode. The bus transceiver is able to send with a max baud rate of 20kbit/s. The whole TH8062 is active. Switching to normal mode can be done via the following actions:

- Start of V<sub>SUP</sub> or after under voltage reset
- Rising edge at EN (EN=high) and TxD=high
- Activity on the LIN bus

(local wake-up) (remote wake-up)

#### Sleep Mode

Sleep mode is most current saving. With a falling edge on EN (EN=low) the TH8062 is switched from normal mode into sleep mode. The voltage regulator and the reset unit will be switched off and the LIN transceiver is in recessive state.

Switching into sleep mode can be done independently from the current transceiver state. That means if the transmitter is in dominant state this state will be cancelled and it will be switched to recessive state.

#### Low Slew Mode

In this mode the slew rate is switched from the normal value of typ. 1.6V/µs to a low value of typ. 0.8V/µs. This mode is optimized to send with a maximum baud rate of 10.4kbit/s (SAE J2602). Because of this reduction of the slew rate the EME behaviour is improved especially in the frequency range of 100 kHz to 10MHz.

Switching to this mode is possible with a combination of rising edge on EN together with a low level on TxD. The IC operates in this mode until the next under voltage reset occurs.

#### POR-state

This is the power-on-reset state of the TH8062, while  $V_{SUVR_OFF}$ . If the prior state was sleep mode, the TH8062 switches via the ini-state to normal mode.

#### Ini-state

This is an intermediate state, which will pass through after switch on of VSUP or VCC. The TH8062 remains in this state if  $V_{CC}$  is below  $V_{RES}$  (Reset output = L) and  $V_{SUVR_ON}$ .

#### Thermal Shutdown

If the junction temperature  $T_J$  is higher than  $T_{JSHD}$  (>155°C), the TH8062 will be switched into the thermal shutdown mode. The behaviour within this mode is comparable with the sleep mode except for LIN transceiver operating. The transceiver is completely disabled; no wake-up functionality is available. If  $T_J$  falls below the thermal recovery temperature  $T_{JREC}$  (typ. 140°C) the TH8062 will be recover to the previous state (normal, sleep or low slew).



## 3.2 Initialization

Initialization starts when the power supply is switched on as well as every rising edge on of the TH8062 via the EN pin.

#### VSUP- Power-ON

If  $V_{SUP}$  is switched on the TH8062 starts to normal mode via the POR- and Ini-state. A combination of dynamic POR and under voltage reset circuitry generates a POR signal, which switches the TH8062 into normal mode. This power on behaviour is independent from the status of the EN-pin.

Power-on reset and under-voltage reset operate independent from each other, which secures the independence from the rise time of VSUP. During fast VSUP edges the power-on reset will be active. If the increasing of VSUP is very slow (> 1ms/V) and  $V_{SUP} > V_{SUVR_OFF}$  (typ. 4.2V) the under voltage reset unit initializes the voltage regulator.



The effects of both POR circuits at different VSUP slopes will show in Figure 6.

Figure 6 - Operating of power-on and under-voltage reset

After POR the voltage regulator starts and the VCC voltage will be output. If  $V_{CC}$ > $V_{MRes}$  the bus interface will be activated. If the  $V_{CC}$  voltage level is higher than  $V_{RES}$ , the reset time  $t_{Res}$  is started. After  $t_{Res}$  the RESET output switches from low to high (see Figure 11).

The Initialization procedure operates after POR independent from the EN voltage.

#### Start of Linear Regulator via Wake-up

The initialization is only being done for the VCC circuitry parts. This procedure begins with leaving the master reset state ( $V_{CC} > V_{MRes}$ ) and runs in the same manner as the VSUP-Power-On.

### 3.3 Wake-Up

If the regulator is put into sleep mode it can be woken up with the BUS interface. Every pulse on the BUS (high pulse or low pulse) with a pulse width of min.  $70\mu$ s switches on the regulator.

The low slew mode has to be selected again if necessary.

After the BUS has woken up the regulator, it can only be switched off with a high level followed by a low level on the EN pin.



### 3.4 VSUP under voltage reset

The under voltage detection unit inhibits an undefined behaviour of the TH8062 under low voltage condition (VSUP < 4V). If VSUP drops below  $V_{SUVR_ON}$  (typ. 3.1V) the under voltage detection becomes active and the IC will be switched to POR state. The following increasing of VSUP above  $V_{SUVR_OFF}$  (typ. 3.7V) cancels this POR state and the voltage regulator starts with the initialization sequence.

#### VSUP under voltage in Normal Mode

Supply Voltages below  $V_{SUVR_OFF}$  do not influence the voltage regulator. The output voltage Vcc follows VSUP.

#### VSUP under voltage in Sleep Mode

No exit from the sleep mode will take place if the VSUP voltage drops down to  $V_{SUVR_ON}$  (typ. 3.5V). The under voltage reset becomes active (POR-state) if the voltage drops below 2.7V. As a result of this functioning, the sleep mode is left to the normal mode. If VSUP rises again above  $V_{SUVR_OFF}$  (typ. 4.2V) the IC initializes the voltage regulator and continues to work with the normal mode.

The under voltage reset unit secures stable functioning in the under voltage range of VSUP down to GND level. The dynamic Power-On-Reset secures a defined internal state independent from the duration of the VSUP drop, which guarantees a stable restart.

#### VSUP under voltage in Low Slew Mode

The behaviour of TH8062 at low VSUP voltages is equal to the sleep mode. The low slew mode will be cancelled, if VSUP drops below  $V_{SUVR_ON}$  in this mode. The TH8062 enters the normal mode, if VSUP rises again above  $V_{SUVR_OFF}$ .

#### 3.5 Overtemperature Shutdown

If the junction temperature is  $155^{\circ}C < T_J < 175^{\circ}C$  the over-temperature recognition will be activated and the regulator voltage will be switched off. The V<sub>CC</sub> voltage drops down, the reset state is entered and the bustransceiver is switched off (recessive state).

After T<sub>J</sub> falls below 140°C the TH8062 will be initialized again (see Figure 11). This initialisation starts independently from the voltage levels on EN and BUS. Within the thermal shutdown mode the transceiver can not switch to the normal mode neither with local nor with remote wake-up.

The operation of the TH8062 is possible between  $T_{Amax}$  (125°C) and the switch off temperature, but small parameter differences can appear.

After over-temperature switch-off the IC behaves as described in chapter 3.8 RESET.



## 3.6 LIN BUS Transceiver

The TH8062 has an integrated bi-directional bus interface device for data transfer between LIN bus and the LIN protocol controller.

The transceiver consists of a driver with slew rate control, wave shaping and current limitation and a receiver with high voltage comparator followed by a debouncing unit.

#### Transmit Mode

During transmission the data at the pin TxD will be transferred to the BUS driver to generate a bus signal. To minimize the electromagnetic emission of the bus line, the BUS driver has an integrated slew rate control and wave shaping unit.

Transmitting will be interrupted in the following cases:

- Sleep mode
- Thermal Shutdown active
- Master Reset (V<sub>CC</sub> < 3.15V)</li>

The recessive BUS level is generated from the integrated 30k pull up resistor in serial with an active diode This diode prevents the reverse current of  $V_{BUS}$  during differential voltage between VSUP and BUS ( $V_{BUS}$ > $V_{SUP}$ ).

No additional termination resistor is necessary to use the TH8062 in LIN slave nodes. If this IC is used for LIN master nodes it is necessary that the BUS pin is terminated via an external  $1k\Omega$  resistor in series with a diode to VBAT.

#### Receive Mode

The data signals from the BUS pin will be transferred continuously to the pin RxD. Short spikes on the bus signal are suppressed by the implemented debouncing circuit ( $\tau = 2.8 \mu s$ ).



Figure 7 - Receive mode impulse diagram

The receive threshold values  $V_{thr_max}$  and  $V_{thr_min}$  are symmetrical to the centre voltage of  $0.5^*V_{SUP}$  with a hysteresis of  $0.175^*V_{SUP}$ . Including all tolerances the LIN specific receive threshold values of  $0.4^*V_{SUP}$  and  $0.6^*V_{SUP}$  will be securely observed.



#### Slew Modes and Data rates

The TH8062 is a **constant slew rate** transceiver which means that the bus driver works with a mode depended slew rate. In normal mode the slew rate is typical 1.6 V/ $\mu$ s (max. baudrate 20kbit/s) and in low slew mode typical 0.8 V/ $\mu$ s. The lower slew rate in low slew mode associated with a baud rate of 10.4kbit/s improves the EME behaviour.

The LIN transceiver of TH8062 is compatible to the physical layer specification according to LIN 2.0 specification for data rates up to 20kbit/s and the SAE specification J2602 for data rates up to 10.4kbit/s.

The constant slew rate principle is very robust against voltage drops and can operate with RC- oscillator systems with a clock tolerance up to  $\pm 2\%$  between 2 nodes.

#### Low Slew Mode

In this mode the slew rate is switched from the normal value of typ. 1.6V/µs to a low value of typ. 0.8V/µs. This mode is optimized to send with a maximum baud rate of 10.4kbit/s (acc. to SAE J2602). Because of this reduction of the slew rate the EME behaviour is improved especially in the frequency range of 100 kHz to 10MHz.

#### Input TxD

The 5V input TxD controls directly the BUS level:

| TxD = low  | -> | BUS = low (dominant level)   |
|------------|----|------------------------------|
| TxD = high | -> | BUS = high (recessive level) |

The TxD pin has an internal pull up resistor connected to VCC. This guarantees that an open TxD pin generates a recessive BUS level.



Figure 8 - TxD input circuitry



## Output RxD

The received BUS signal will be output to the RxD pin:

This output is a push-pull driver between VCC and GND with an output current of 1mA.



Figure 9 - RxD output circuitry



## 3.7 Linear Regulator

The TH8062 has an integrated low drop linear regulator with a p-channel-MOSFET as driving transistor. This regulator outputs a voltage of 5V ±3% and a current of  $\leq$ 70mA within an input voltage range of 6V  $\leq$  V<sub>SUP</sub>  $\leq$  18V. The current limitation unit limits the output current for short circuits or overload to 130mA respectively drop-down of the V<sub>CC</sub> voltage.



Figure 10 - Characteristic of current limitation VCC = f (I<sub>VCC</sub>)



## 3.8 RESET

The TH8062 contains a reset unit which secures the correct initialization and generation of the reset signal. The RESET pin outputs the reset state of the TH8062. The POR timer will be started if  $V_{SUP}$  is switched on and  $V_{CC}$ > POR threshold. After the time  $t_{Res}$  the RESET output is switched from low to high.

The RESET unit combines a VCC low voltage detection unit with fixed POR timer This output is switched from low to high if  $V_{SUP}$  is switched on and  $V_{CC}$ > $V_{RES}$  after the time  $t_{Res}$ .

All conditions which cause a drop of the  $V_{CC}$  voltage will be detected from the low voltage reset unit which generates a reset signal. The TH8062 will be reinitialized if the  $V_{CC}$  voltage rises above the low voltage limit. If the voltage  $V_{CC}$  drops below  $V_{RES}$  then the RESET output is switched from high to low after the time  $t_{rr}$  has been reached. For this reason short breaks of the  $V_{CC}$  voltage and uncontrolled reset generations will be inhibited. The circuitry of the RESET output driver guarantees, that the reset low level during decreasing of the  $V_{CC}$  voltage will be kept secure (see Figure 12).



Figure 11 - Reset behaviour



Figure 12 - Output current of reset output vs. VCC voltage

#### 3.8.1. Programmability of Power-ON-Reset Delay

The standard POR time of the TH8062 is typ. 8ms. During final test it is possible to re-program this time to other values. Possible values are 4ms, 15ms and 30ms. See ordering code for details.



## 3.9 Mode Input EN

The TH8062 is switched into the sleep mode with a falling edge and into normal mode with a rising edge at the EN pin. The normal mode will be kept as long as EN = high.

The deactivation of TH8062 with a falling edge at EN can be done independently from the state of the bustransceiver.



Figure 13 - EN input circuitry

The maximum input voltage is VSUP. The threshold is typ. 1.4V and therefore also 5V and 3.3V CMOS levels can be used as input signal. Figure 13 shows the internal circuitry of the EN pin.

The EN input has an internal pull down resistor of typ. 25k to secure that if this pin is not connected a low level will be generated. An input debouncing filter of 6µs suppresses effectively disturbance couplings via the EN pin

It will use different pull down resistors for normal and sleep mode to minimize the sleep mode current.

The wide input voltage range allows different EN control possibilities. If the EN input is connected to a CMOS output of the MCU, a falling edge switches the TH8062 into sleep mode (the regulator is also switched off). The wake up is only possible via the bus line.



Figure 14 - EN controlled via MCU



If the application doesn't need the wake up capability of the TH8062 a direct connection EN to VSUP is possible. In this case the TH8062 operates in permanent normal mode. Also possible is the external (outside of the module) control of the EN line via a VBAT signal. If this is a direct VBAT signal an external reverse battery protection has to be added to the circuitry.



Figure 15 - Permanent normal mode



## 4. Application Hints

## 4.1 Safe Operating Area

The maximum power dissipation depends on the thermal resistance of the package and the PCB, the temperature difference between Junction and Ambient as well as the airflow. The power dissipation can be calculated with:

$$P_{D} = (V_{SUP} - V_{CC}) * I_{VCC} + P_{D_{TX}}$$

The power dissipation of the transmitter  $P_{D_{L}TX}$  depends on the transceiver configuration and its parameters as well as on the bus voltage  $V_{BUS}=V_{BAT}-V_{D}$ , the resulting termination resistance  $R_{L}$ , the capacitive bus load  $C_{L}$  and the bit rate. Figure 16 shows the dependence of power dissipation of the transmitter as function of  $V_{SUP}$ . The conditions for calculation of the power dissipation is  $R_{L}=500\Omega$ ,  $C_{L}=10nF$ , bit rate=20kbit and duty cycle on TxD of 50%



Figure 16 - Power dissipation LIN transceiver @ 20kbit

The permitted package power dissipation can be calculated:

$$P_{Dmax} = \frac{T_j - T_A}{R_{THJ-A}}$$

If we consider that  $P_{D_TX_max} = f(V_{SUP})$  the max output current  $I_{VCC}$  on  $V_{CC can}$  be calculated:

$$I_{VCCmax} = \frac{\frac{T_j - T_A}{R_{THJ-A}} - P_{D_{-}TX_{-}max} @ VSUP}{VSUP - VCC}$$

 $T_J - T_A$  is the temperature difference between junction and ambient and  $R_{th}$  is the thermal resistance of the package. The thermal energy is transferred via the package and the pins to the ambient. This transfer can be improved with additional ground areas on the PCB as well as ground areas under the IC.





Figure 17 - Save operating area

The linear regulator of the TH8062 operates with input voltages up to 18V and can output a current of 70mA. The maximum power dissipation limits the maximum output current at high input voltages and high ambient temperatures. The output current of 70mA at an ambient temperature of  $T_A = 125^{\circ}C$  is only possible with small voltage differences between  $V_{SUP}$  and  $V_{CC}$ . See Figure 17 for safe operating areas for different ambient temperatures.

## 4.2 Low Dropout Regulator

The voltage regulator of theTH8062 is a low dropout regulator (LDO) with a p-MOSFET as driving transistor. This kind of regulator has a standard pole, generated from the internal frequency compensation and an additional pole, which is dependent from the load and the load capacitance. This additional pole can cause an instable behaviour of the regulator! It is required a zero point to compensate this additional pole. It can be realised via an additional load resistor in series with a load capacitor. It is used for this compensation the equivalent series resistance (ESR) of the load capacitor. Every real capacitor is characterized with an ESR value. With the help of this ESR value an additional zero point is implemented into the amplification loop and therefore the result of the negative phase shift is compensated.

Because of this correlation the regulator has a stable operating area which is defined by the load resistance  $R_L$ , the load capacitor  $C_L$  and the corresponding ESR value. The load resistance resp. load current is defined by the application itself and therefore the compensation of the pole can only be done via variation of the load capacitance and ESR value.

### Input Capacitor on VSUP C<sub>IN</sub>

An input capacitance of  $C_{IN} \ge 4.7 \mu F$  is necessary. Higher capacitance values improve the line transient response and the supply noise rejection behaviour. The combination of electrolytic capacitor (e.g.100 $\mu$ F) in parallel with a ceramic RF-capacitor (e.g.100nF) archives good disturbance suppressing. The input capacitor should be placed as close as possible (< 1cm) to the VSUP pin.



#### Load Capacitor on VCC CL

The regulator is stabilized by the output capacitor  $C_L$ . The TH8062 requires a minimum of  $4.7\mu$ F capacitor connected to the 5V output to insure stability. This capacitor should maintain its ESR in the stable region of the ESR curve (See Figure 18) over the full operating temperature range of the application. It has to be taken into account that the capacitance value and the ESR of a capacitor changes with temperature. The minimal capacitance value must also be kept within the whole operating temperature range.



Figure 18 - ESR Curves for  $6.8 \mu F \leq C_L \leq 100 \mu F$  and Frequency of 100 kHz

The value and type of the output capacitor can be selected using the diagram shown in Figure 18. The load capacitor should be placed as close as possible (< 1cm) to the VCC pin.

#### Capacitance Value

The capacitance value of an electrolytic capacitor depends on the voltage, temperature and the frequency. The temperature coefficient of the capacitor value is positive, that means that the value increases with increasing of the temperature. The capacitance value decreases with increasing of the frequency. This behaviour of a capacitor can cause that at  $T_A$ =-40°C the capacitance value falls below the minimum required capacitance for the regulator. In this case the regulator becomes instable, which means the regulator starts oscillation. The nominal value of the capacitor at  $T_A$ =25°C has to be chosen with enough margin under consideration of the capacitance with this oscillation.

#### ESR

The equivalent serial resistance is the resistor part of the equivalent circuit diagram of a capacitor. The ESR value depends on the temperature and frequency. Normally the specified ESR values for a capacitor is valid at a temperature of  $T_A=25^{\circ}$ C and a frequency of f=100 kHz.

The temperature coefficient is negative, which means with increasing of the temperature the ESR value decreases. When choosing the capacitance, it has to take into account that the ESR can decrease at  $T_A$ =-40°C dramatically that the valid operating area can be left, which causes that the regulator will be instable.



### Tantalum Capacitors

This type of capacitor has a low dependence of the capacitance and the ESR from the temperature and is therefore well suitable as VCC load capacitor.

#### Aluminium Capacitors

These capacitors show a strong influence of the capacitance and the ESR from the temperature. These characteristic restrains the usability as load capacitor for the low drop regulator of TH8062.

## 4.3 Application Circuitry



Figure 19 - Application circuit (slave node)

### 4.4 EMI Supressing

To minimize the influence of EMI on the bus line a 180pF capacitor should be connected directly to the BUS pin (see Figure 19). This EMI-Filter makes sure that the RF injection into the IC from the BUS line have no affect resp. will be limited.

Alternatively to a pure C-filter it is also possible to use LC- or RC-filter. The dimension of C, L or R, L depends on the corner frequency, the maximum LIN bus capacitance (10nF) and the compliance with the DC- and AC LIN bus parameters.



## 4.5 Connection to Flash-MCU

While programming a flash MCU the TH8062 should be disconnected from the MCU. This can be done by disconnecting the supply voltage from the TH8062 or by switching off with the EN pin. The reverse current supply of the IC via the RxD pin, if the connected MCU pin is used as normal signal input and programming input, must be inhibited via a decoupling diode. In this case the MCU must be supplied via the programming interface.



Figure 20 – Example circuitry for connection of RxD to MCU for flash programming

The programming of the Flash is also possible via the LIN pin, if the MCU supports this kind of flash mode.



## 5. Operating during Disturbance

## 5.1 Operating without VSUP or GND

The absence of  $V_{SUP}$  or GND connection will not influence or disturb the communication between other bus nodes. No reverse supply of the IC can appear if without GND or VSUP connection the BUS pin is on VBAT level.

### 5.2 Short Circuit BUS against VBAT

The reaction of the IC depends on the send state of the transceiver:

- Recessive LIN bus is blocked, no influence to the TH8062
- Dominant Current limitation, thermal shut down of TH8062 if power dissipation will make an overrun of  $T_{\rm J}$

## 5.3 Short Circuit BUS against GND

LIN bus is blocked. No influence on the TH8062.

### 5.4 Short Circuit TxD against GND

The LIN transceiver is permanently in the dominant state, which means the whole LIN bus. This state can only be detected from the LIN controller. In this case the controller must switch off the LIN node via the EN input of the TH8062. A thermal shut down of TH8062 will appear if the power dissipation will make an overrun of  $T_{\rm J}$ .

#### 5.5 TxD open

The internal pull-up resistor forces the LIN node to the recessive state. The communication between the other bus-nodes will not be disturbed.

### 5.6 Short Circuit VCC against GND

The VCC pin is protected via a current limitation. This state is comparable with the behaviour in the sleep mode.

### 5.7 Overload of VCC

#### Thermal switch off

The power dissipation is increasing if the load current is between  $I_{VCC_max}$  and  $I_{LVCC}$ . If the max junction temperature of >155°C is reached, the IC will be switched off. The voltage regulator will also be switched off and a reset signal is forced.

#### **Over current**

If the current limitation is active the voltage on VCC drops down. If this voltage under-runs the threshold  $V_{\text{RES}}$ , a reset will be forced.

#### 5.8 Undervoltage VCC

The reset unit ensures the correct behaviour of the driver during under-voltage. The BUS pin generates the recessive state if  $V_{CC} < V_{MRes}$  (3.15V). The inputs EN and TxD have pull-up or pull-down characteristics. If  $V_{CC} \ge V_{MRes}$  the TxD signal is transmitted to the bus. The receive mode is also active.



## 5.9 Undervoltage VSUP

The combination of dynamic power on reset and low voltage reset guarantees a defined start up behaviour. If the supply voltage VSUP drops below 3V the low voltage detection becomes active. If the VSUP voltage rises again above 3.5V the low voltage reset will be terminated and the 5V voltage regulator will be started.

## 5.10 Short circuit RxD, RESET against GND or VCC

Both outputs are short circuit proof to VCC and ground.



## 6. PIN Description



| Pin | Name  | Ю-Тур | Description                                                     |
|-----|-------|-------|-----------------------------------------------------------------|
| 1   | VSUP  | Р     | Supply voltage                                                  |
| 2   | EN    | Ι     | Enable input voltage regulator, HV-pull-down-input, High-active |
| 3   | GND   | Р     | Ground                                                          |
| 4   | BUS   | I/O   | LIN bus line                                                    |
| 5   | RxD   | 0     | Receive output, 5V-push-pull                                    |
| 6   | TxD   | I     | 5V-Transmit input, pull-up-input                                |
| 7   | RESET | 0     | Reset 5V-output, active low                                     |
| 8   | VCC   | 0     | Regulator output 5V/70mA                                        |



## 7. Mechanical Specification

## SOIC8



| Small Outline Integrated Circiut (SOIC), SOIC 8, 150 mil |                                             |                |                  |                |                |       |                 |                  |                |                |          |       |                |
|----------------------------------------------------------|---------------------------------------------|----------------|------------------|----------------|----------------|-------|-----------------|------------------|----------------|----------------|----------|-------|----------------|
|                                                          | A1                                          | В              | С                | D              | E              | е     | Н               | h                | L              | А              | α        | ZD    | A2             |
| All Dimensio                                             | All Dimension in mm, coplanarity < 0.1 mm   |                |                  |                |                |       |                 |                  |                |                |          |       |                |
| min<br>max                                               | 0.10<br>0.25                                | 0.36<br>0.46   | 0.19<br>0.25     | 4.80<br>4.98   | 3.81<br>3.99   | 1.27  | 5.80<br>6.20    | 0.25<br>0.50     | 0.41<br>1.27   | 1.52<br>1.72   | 0°<br>8° | 0.53  | 1.37<br>1.57   |
| All Dimensio                                             | All Dimension in inch, coplanarity < 0.004" |                |                  |                |                |       |                 |                  |                |                |          |       |                |
| min<br>max                                               | 0.004<br>0.0098                             | 0.014<br>0.018 | 0.0075<br>0.0098 | 0.189<br>0.196 | 0.150<br>0.157 | 0.050 | 0.2284<br>0.244 | 0.0099<br>0.0198 | 0.016<br>0.050 | 0.060<br>0.068 | 0°<br>8° | 0.021 | 0.054<br>0.062 |



## 8. Tape and Reel Specification

## 8.1 Tape Specification





#### Standard Reel with diameter of 13"

| Package | Parts per Reel | Width | Pitch |
|---------|----------------|-------|-------|
| SOIC8   | 2500           | 12 mm | 8 mm  |

| D <sub>0</sub> | E            | P <sub>0</sub> | P <sub>2</sub> | T <sub>max</sub> | T <sub>1 max</sub> | $G_{1min}$ | $G_{2min}$ | B <sub>1 max</sub> | D <sub>1 min</sub> | F            | <b>P</b> <sub>1</sub> | R <sub>min</sub> | T <sub>2 max</sub> | W            |
|----------------|--------------|----------------|----------------|------------------|--------------------|------------|------------|--------------------|--------------------|--------------|-----------------------|------------------|--------------------|--------------|
| 1.5<br>+0.1    | 1.75<br>±0.1 | 4.0<br>±0.1    | 2.0<br>±0.05   | 0.6              | 0.1                | 0.75       | 0.75       | 8.2                | 1.5                | 5.5<br>±0.05 | 4.0<br>±0.1           | 30               | 6.5                | 12.0<br>±0.3 |

 $A_0,\,B_0,\,K_{0\,\text{can}}$  be calculated with package specification. Cover Tape width 9.2 mm.



## 8.2 Reel Specification



| A <sub>max</sub> | B*       | С              | $D^*_{min}$ |
|------------------|----------|----------------|-------------|
| 330              | 2.0 ±0.5 | 13.0 +0,5/-0,2 | 20.2        |

| Width of half reel | N <sub>min</sub> | W1  | W <sub>2 max</sub> |
|--------------------|------------------|-----|--------------------|
| 4 mm               | 100,0            | 4,4 | 7,1                |
| 8 mm               | 100,0            | 8,4 | 11,1               |



## 9. ESD/EMC Remarks

## 9.1 General Remarks

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products.

### 9.2 ESD-Test

The TH8062 is tested according CDF-AEC-Q100-002 / MIL883-3015.7 (human body model).

## 9.3 EMC

The test on EMC impacts is done according to ISO 7637-1 for power supply pins and ISO 7637-3 for dataand signal pins.



## TH8062 Voltage Regulator with LIN Transceiver

## 10. Revision History

| Version | Changes                                                                                                                                                                                                                                                                                            | Remark                  | Date       |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|
| 001     |                                                                                                                                                                                                                                                                                                    | 1 <sup>st</sup> Release | April 2005 |
| 002     | <ul> <li>Update block diagram</li> <li>Update Static Characteristics         <ul> <li>Output current limitation</li> <li>POR Reset time</li> </ul> </li> <li>Update Dynamic Characteristics         <ul> <li>Add general LIN Parameter</li> <li>Update Assembly Information</li> </ul> </li> </ul> |                         | March 2006 |



## 11. Assembly Information

# Standard information regarding manufacturability of Melexis products with different soldering processes

Our products are classified and qualified regarding soldering technology, solderability and moisture sensitivity level according to following test methods:

#### Reflow Soldering SMD's (Surface Mount Devices)

- IPC/JEDEC J-STD-020 Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)
- EIA/JEDEC JESD22-A113
   Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing (reflow profiles according to table 2)

#### Wave Soldering SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

- EN60749-20 Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat
   EIA/JEDEC JESD22-B106 and EN60749-15
- Resistance to soldering temperature for through-hole mounted devices

#### Iron Soldering THD's (<u>Through Hole Devices</u>)

• EN60749-15 Resistance to soldering temperature for through-hole mounted devices

#### Solderability SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

• EIA/JEDEC JESD22-B102 and EN60749-21 Solderability

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

Melexis is contributing to global environmental conservation by promoting **lead free** solutions. For more information on qualification of **RoHS** compliant products (RoHS = European directive on the Restriction Of the Use of Certain Hazardous Substances) please visit the quality page on our website: <u>http://www.melexis.com/quality\_leadfree.asp</u>



## 12. Disclaimer

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.

The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2002 Melexis NV. All rights reserved.

For the latest version of this document. Go to our website at WWW.melexis.com

Or for additional information contact Melexis Direct:

Europe and Japan: Phone: +32 1367 0495 E-mail: sales\_europe@melexis.com All other locations: Phone: +1 603 223 2362 E-mail: sales\_usa@melexis.com

ISO/TS16949 and ISO14001 Certified