

# Si115x Data Sheet

# Proximity/Ambient Light Sensor IC with I<sup>2</sup>C Interface

The Si115x-AB00/AB09/AB9x is an ambient light sensor, proximity, and gesture detector with I2C digital interface and programmable-event interrupt output.

This touchless sensor IC includes dual 23-bit analog-to-digital converters, an integrated high-sensitivity array of visible and infrared photodiodes, a digital signal processor, and up to three integrated LED drivers with programmable drive levels. The Si115x offers excellent performance under a wide dynamic range and a variety of light sources, including direct sunlight. The Si115x can also work under dark glass covers. The photodiode response and associated digital conversion circuitry provide excellent immunity to artificial light flicker noise and natural light flutter noise. With two or more LEDs, the Si115x is capable of supporting multiple-axis proximity motion detection. The Si115x is provided in a 10-lead 2x2 mm DFN package or in a 10-lead 2.9x4.9 mm LGA module with integrated LED, and is capable of operation from 1.62 to 3.6 V over the -40 to +85 °C temperature range.



#### KEY FEATURES

- Proximity detector
  - From under 1 cm, to 50 cm without additional lensing.
  - From under 1 cm, to 200 cm with additional lensing (e.g., 5 mm hemispherical lens as in our EVB).
  - Up to three independent LED drivers.
  - 30 current settings from 5.6 mA to 360 mA for each LED driver.
  - Operates in direct sunlight with optional on-die 940 nm passband filter.
  - On die 940 bandpass filter that rejects unwanted visible light and IR from daylight and other sources (Si115x-AB09/AB9X).
- · Ambient light sensor
  - <100 mlx resolution possible, allowing operation under dark glass.
  - Up to 128 klx dynamic range possible across two ADC range settings.
- · Industry's lowest power consumption
  - 1.62 to 3.6 V supply voltage.
  - 9 μA average current (LED pulsed 24.4 μs every 800 ms at 180 mA plus 3 μA Si115x supply).
  - <500 nA standby current.
  - 24.4 µs LED "on" time keeps total power consumption duty cycle low without compromising performance or noise community.
  - · Internal and external wake support.
  - Built-in voltage supply monitor and power-on reset controller.

#### APPLICATIONS

- Wearables
- · Handsets
- · Display backlighting control
- Consumer electronics

# **Table of Contents**

| 1. | Feature List                                                            | . 4  |
|----|-------------------------------------------------------------------------|------|
| 2. | Ordering Guide                                                          | . 5  |
| 3. | Functional Description.                                                 | . 6  |
|    | 3.1 Ambient Light Sensing                                               | . 8  |
|    | 3.2 Proximity Sensing                                                   | . 8  |
|    | 3.3 Power Consumption                                                   | .10  |
|    | 3.4 Host Interface                                                      | .11  |
| 4. | Operational Modes                                                       | . 13 |
|    | 4.1 Off Mode                                                            | .13  |
|    | 4.2 Initialization Mode                                                 | .13  |
|    | 4.3 Standby Mode                                                        | .13  |
|    | 4.4 Forced Conversion Mode                                              | .13  |
|    | 4.5 Autonomous Operation Mode                                           | .14  |
| 5. | User to Sensor Communication                                            | . 15 |
|    | 5.1 Basic I <sup>2</sup> C Operation                                    | .15  |
|    | 5.2 Relationship Between I <sup>2</sup> C Registers and Parameter Table | .16  |
|    | 5.3 I <sup>2</sup> C Command Register Operation                         | .18  |
|    | 5.3.1 Accessing the Parameter Table (PARAM_QUERY & PARAM_SET Commands)  |      |
|    | 5.3.2 Sensor Operation Initiation Commands                              |      |
|    | 5.3.4 RESET_SW Command                                                  |      |
|    | 5.4 I <sup>2</sup> C Register Summary                                   |      |
|    | 5.4.1 PART_ID                                                           | .21  |
|    | 5.4.2 HW_ID                                                             |      |
|    | 5.4.3 REV_ID                                                            |      |
|    | 5.4.5 COMMAND                                                           |      |
|    | 5.4.6 IRQENABLE                                                         |      |
|    | 5.4.7 RESPONSE1                                                         |      |
|    | 5.4.9 IRQ_STATUS.                                                       |      |
|    | 5.4.10 HOSTOUTX                                                         | .25  |
| 6. | Measurement: Principle of Operation                                     | . 26 |
|    | 6.1 Output Field Utilization                                            | .26  |
|    | 6.2 Autonomous and Forced Modes                                         | .28  |
|    | 6.3 Burst Mode                                                          | .30  |
|    | 6.4 Interrupt Operation                                                 | .32  |
|    | 6.5 Timing of Channel Measurements                                      | .32  |

| 7.  | Parameter Table                                          | 33  |
|-----|----------------------------------------------------------|-----|
|     | 7.1 Global Area of the Parameter Table                   |     |
|     | 7.1.1 I2C_ADDR                                           |     |
|     | 7.1.2 CHAN_LIST                                          |     |
|     | 7.1.3 MEASRATE_H                                         |     |
|     | 7.1.4 MEASRATE_L                                         |     |
|     | 7.1.5 MEASCOUNTX                                         |     |
|     | 7.1.6 LEDx                                               |     |
|     | 7.1.7 THRESHOLDx_H                                       |     |
|     | 7.1.8 THRESHOLDx_L                                       |     |
|     | 7.1.9 UPPER_THRESHOLD_H                                  |     |
|     | 7.1.10 UPPER_THRESHOLD_L                                 |     |
|     | 7.1.11 LOWER_THRESHOLD_H                                 |     |
|     | 7.1.12 LOWER_THRESHOLD_L                                 |     |
|     | 7.1.13 BURST                                             | .39 |
|     | 7.2 Channel Specific Setup Areas of the Parameter Table. | .40 |
|     | 7.2.1 ADCCONFIGX                                         |     |
|     | 7.2.2 ADCSENSx                                           | .43 |
|     | 7.2.3 ADCPOSTX                                           | .44 |
|     | 7.2.4 MEASCONFIGX                                        | .45 |
|     | 7.3 Photodiode Selection                                 | .46 |
| 8.  | Electrical Specifications                                | 47  |
| 9.  | Pin Descriptions                                         | 57  |
|     | 9.1 DFN Pin Description                                  |     |
|     |                                                          |     |
|     | 0.2 LGA Module Pin Description                           |     |
| 10  | Package Outline                                          | 59  |
|     | 10.1 10-Pin 2x2 mm DFN                                   | .59 |
|     | 10.2 10-Pin LGA Module                                   | .60 |
| 4 4 | Land Patterns.                                           |     |
|     |                                                          |     |
|     | 11.1 2x2 mm DFN Land Pattern                             | .62 |
|     | 11.2 10-Pin LGA Module                                   | .63 |
| 12  | Revision History.                                        | 64  |
|     |                                                          |     |

# 1. Feature List

- · Proximity detector
  - From under 1 cm to 50 cm without additional lensing.
  - From under 1 cm to 200 cm with additional lensing (e.g., 5 mm hemispherical lens).
  - Up to three independent LED drivers.
  - 30 current settings from 5.6 mA to 360 mA for each LED driver.
  - Operates in direct sunlight with optional on-die 940 nm passband filter.
  - On die 940 bandpass filter that rejects unwanted visible light and IR from daylight and other sources (Si115x- AB09/ AB9X).
- · Ambient light sensor
  - <100 mlx resolution possible, allowing operation under dark glass.
  - Up to 128 klx dynamic range possible across two ADC range settings.

- Industry's lowest power consumption
  - 1.62 to 3.6 V supply voltage
  - 9 µA average current (LED pulsed 24.4 µs every 800 ms at 180 mA plus 3 µA Si115x supply)
  - <500 nA standby current</li>
  - 24.4 µs LED "on" time keeps total power consumption duty cycle low without compromising performance or noise community
  - · Internal and external wake support
  - Built-in voltage supply monitor and power-on reset controller
- I<sup>2</sup>C Serial communications
  - Up to 400 kHz data rate
  - · Slave mode hardware address decoding
- · Two package options:
  - 10-lead 2 x 2 x 0.65 mm DFN
  - 10-lead 2.9 x 4.9 x1.2 mm LGA module with integrated 940 nm LED
- Temperature Range: -40 to +85 °C

# 2. Ordering Guide

| Family                                                   | OPNs                         | Package                     | ALS | 940 nm<br>Filter | Proximity<br>(# of LED Driv-<br>ers) | # of LEDs Inclu-<br>ded |  |  |
|----------------------------------------------------------|------------------------------|-----------------------------|-----|------------------|--------------------------------------|-------------------------|--|--|
| Si1151                                                   | Si1151-AB00-GMR              | 2 x 2 mm DFN                | Y   |                  | 1                                    | 0                       |  |  |
| Si1151                                                   | Si1151-AB09-GMR              | 2 x 2 mm DFN                |     | Y                | 1                                    | 0                       |  |  |
| Si1152                                                   | Si1152-AB00-GMR              | 2 x 2 mm DFN                | Y   |                  | 2                                    | 0                       |  |  |
| Si1152                                                   | Si1152-AB09-GMR              | 2 x 2 mm DFN                |     | Y                | 2                                    | 0                       |  |  |
| Si1153                                                   | Si1153-AB00-GMR              | 2 x 2 mm DFN                | Y   |                  | 3                                    | 0                       |  |  |
| Si1153                                                   | Si1153-AB09-GMR              | 2 x 2 mm DFN                |     | Y                | 3                                    | 0                       |  |  |
| Si1153                                                   | Si1153-AB9x-GMR <sup>1</sup> | 2.85 x 4.9 mm<br>LGA Module |     | Y                | 3                                    | 1                       |  |  |
| Note:<br>1. This part is Not Recommended for New Design. |                              |                             |     |                  |                                      |                         |  |  |

# Table 2.1. Ordering Guide

# 3. Functional Description

The Si115x is an active optical reflectance proximity detector, with ambient light sensors whose operational state is controlled through registers accessible through the I2C interface. The host can command the Si115x to initiate on-demand Ambient Light or proximity measurements. The host can also place the Si115x in an autonomous operational state where it performs measurements at set intervals and interrupts the host either after each measurement is completed or whenever the sample is larger/smaller than a set threshold value or exits/enters a set threshold window. This results in overall system power saving, allowing the host controller to operate longer in its sleep state instead of polling the Si115x.



Figure 3.1. Functional Block Diagram



Figure 3.2. Si115x DFN Package Basic Application



Figure 3.3. Si115x LGA Module Basic Application

#### 3.1 Ambient Light Sensing

The Si115x has photodiodes capable of measuring visible and infrared light. However, the visible photodiode is also influenced by infrared light. The measurement of illuminance requires the same spectral response as the human eye. If an accurate lux measurement is desired, the extra IR response of the visible-light photodiode must be compensated. Therefore, to allow the host to make corrections to the infrared light's influence, the Si115x reports the infrared light measurement on a separate channel. The separate visible and IR photodiodes lend themselves to a variety of algorithmic solutions. The host can then take these two measurements and run an algorithm to derive an equivalent lux level as perceived by a human eye. Having the IR correction algorithm running in the host allows for the most flexibility in adjusting for system-dependent variables. For example, if the glass used in the system blocks visible light more than infrared light, the IR correction needs to be adjusted. Si115x parts with the bandpass 940 nm filter cannot be used for ambient light sensing.

If the host is not making any infrared corrections, the infrared measurement can be turned off in the CHAN LIST parameter.

By default, the measurement parameters are optimized for indoor ambient light levels, where it is possible to detect low light levels. For operation under direct sunlight, the ADC can be programmed to operate in a high signal operation so that it is possible to measure direct sunlight without overflowing.

For low-light applications, it is possible to increase the ADC integration time. Normally, the integration time is 24.4 µs. By increasing this integration time, the ADC can detect light levels as low as 100 mlx. The ADC integration time for the Visible Light Ambient measurement can be programmed independently of the ADC integration time of the Infrared Light Ambient measurement. The independent ADC parameters allow operation under glass covers having a higher transmittance to Infrared Light than Visible Light.

When operating in the lower signal range, or when the integration time is increased, it is possible to saturate the ADC when the ambient light suddenly increases. Any overflow condition will have the corresponding data registers report a value of 0xFFddFF for 16-bit mode and 0x7FFFFF for 24-bit mode. The host can adjust the ADC sensitivity to avoid an overflow condition. If the light levels return to a range within the capabilities of the ADC, the corresponding data registers begin to operate normally.

The Si115x can initiate ALS measurements either when explicitly commanded by the host or periodically through an autonomous process. Refer to Section 4. Operational Modes for additional details.

Two ADCs can be used for simultaneous readings of the visible or proximity photodiode and black dark current reference photodiode. When subtracted, these differential measurements remove dark current, reducing noise that enables lower light sensitivity.

#### 3.2 Proximity Sensing

The Si115x has been optimized for use as either a dual-port or single-port active reflection proximity detector. Over distances of less than 50 cm, the dual-port active reflection proximity detector has significant advantages over single-port, motion-based infrared systems, which are only good for triggered events. Motion-based infrared detectors identify objects within proximity, but only if they are moving. Single-port motion-based infrared systems are ambiguous about stationary objects even if they are within the proximity field. The Si115x can reliably detect an object entering or exiting a specified proximity field, even if the object is not moving or is moving very slowly. However, beyond about 30–50 cm, even with good optical isolation, single-port signal processing may be required due to static reflections from nearby objects, such as tables, walls, etc. If motion detection is acceptable, the Si115x can achieve ranges of up to 50 cm, through a single product window.

For small objects, the drop in reflectance is as much as the fourth power of the distance. This means that there is less range ambiguity than with passive motion-based devices. For example, a sixteen fold change in an object's reflectance means only a fifty-percent drop in detection range.

The Si115x can drive up to three separate infrared LEDs. When the three infrared LEDs are placed in an L-shaped configuration, it is possible to triangulate an object within the three-dimensional proximity field. Thus, a touchless user interface can be implemented with the aid of host software.

The Si115x can initiate proximity sense measurements when explicitly commanded by the host or periodically through an autonomous process. Proximity sensing is enabled by setting any of the LED drivers using the LED1\_EN, LED2\_EN, LED3\_EN fields in a channel configuration.

Whenever it is time to make a proximity measurement, the Si115x makes up to six measurements, depending on what is enabled in the CHAN\_LIST parameter. Other ADC parameters for these measurements can also be modified to allow proper operation under different ambient light conditions.

The LED choice is programmable for each of these six measurements. Each measurement can select which combination of 3 LEDs are turned on and which of two LED current setting banks are used to set the LED currents. Optionally, each proximity measurement can be compared against a host-programmable threshold. With threshold settings for each proximity channel, it is also possible for the Si115x to notify the host whenever the sample is larger/smaller than the threshold. In addition, a threshold window can be built by the host to trigger the interrupt whenever the sampler enters/exits the window. This reduces the number of interrupts to the host, aiding in efficient software algorithms.

The Si115x can also generate an interrupt after a complete set of proximity measurements, ignoring any threshold settings.

To support different power usage cases dynamically, the LED current of each output is independently programmable. The current can be programmed anywhere from 5.5 to 354 mA. (See Table 8.8 Typical LED Current vs. LED Code on page 53.) Therefore, the host can optimize for proximity detection performance or for power saving dynamically. This feature can be useful since it allows the host to reduce the LED current once an object has entered a proximity sphere, and the object can still be tracked at a lower current setting. Finally, the flexible current settings make it possible to control the infrared LED currents with a controlled current sink, resulting in higher precision. The ADC properties are programmable. For indoor operation, the ADC should be configured for low signal range for best reflectance sensitivity. When under high ambient conditions, the ADC should be configured for high signal level range operation.

When operating in the lower signal range, it is possible to saturate the ADC when the ambient light level is high. Any overflow condition is reported with a value of 0xFFFF for 16-bit mode and 0x7FFFFF for 24-bit mode. The host can then adjust the ADC sensitivity to avoid an overflow condition. If the light levels return to a range within the capabilities of the ADC, the corresponding data registers begin to operate normally.

The Si115x can be configured with three different sizes of proximity photodiode to enable the highest sensitivity without saturation.

Proximity detection ranges beyond 50 cm can be achieved with lensing and by selecting a longer integration time. The detection range may be increased further, even with high ambient light, by averaging multiple measurements.

The Si115x-AB09 version of the Si115x is designed with an on die 940 nm bandpass filter. It is designed to reject sunlight and to pass as much of the LED excitation energy as possible. 940 nm is selected as the operating wavelength since it corresponds to a dip in the energy of the solar spectrum.



Figure 3.4. Typical Si115x-AB09 Filter Response Normalized to Peak Response Compared to the Sunlight Energy Spectrum

#### 3.3 Power Consumption

While the Si115x is running, it cycles through internal power states of Active, Suspend, and Sleep. To calculate the average current consumption of the sensor, the current consumption of each of these states is multiplied by the normalized time in each sate.

The power consumption of the part depends on the measurement rate, the measurement mode, and the configuration for the measurements enabled. During measurements, the sensor cycles through internal power modes of Active, Suspend and Sleep. To calculate the average sensor current consumption, the instantaneous current of these power modes is normalized by the amount of time spent in each state.

The sleep state is the lowest current state when the sensor is idling between measurements. The sleep time is the configured measurement period minus the suspend time and active time.

The suspend state corresponds to when the ADC is performing the actual measurement. The suspend time consists of the ADC setup time and the ADC measurement time. The ADC setup time is defined in the Electrical Specification. The ADC measurement time is controlled by the DECIM\_RATE, HW\_GAIN, and SW\_GAIN settings.

The active state corresponds to the initialization time and post processing time of the sensor. This time is listed in the in the Electrical Specifications as t\_process.

The instantaneous current consumption of a measurement is shown in the figure below. The sensor is initially in the sleep state. The sensor wakes up for a measurement and initializes the measurements while in the active state. Two internal measurements are performed for the LED on and ambient light measurements during the suspend state. Finally, the results are post processed and outputted. Afterwards, the sensor returns to the sleep state.

AN950 provides exact details on the current consumption calculation.



Figure 3.5. Power Consumption States During a Reading

Every A/D conversion has three periods:

| 155 μs at 4.5 mA                                 | (setup time by internal controller)                    |
|--------------------------------------------------|--------------------------------------------------------|
| 48.8 μs at 525 μA                                | (setup time by A/D)                                    |
| 48.8 μs * (2 <sup>HW_GAIN[3:0]</sup> ) at 525 μA | (Actual A/D time that will vary with integration time) |

#### 3.4 Host Interface

The host interface to the Si115x consists of three pins:

- SCL
- SDA
- INT

SCL and SDA are standard open-drain pins as required for  $l^2C$  operation. The Si115x asserts the INT pin to interrupt the host processor. The INT pin is an open-drain output. A pull-up resistor is needed for proper operation. As an open-drain output, it can be shared with other open-drain interrupt sources in the system.

For proper operation, the Si115x is expected to fully complete its Initialization Mode prior to any activity on the I<sup>2</sup>C.

The default I2C address of the Si115x can be changed by pulling the LED2 pin to ground. This changes the I2C address to 0x52 (the default value is 0x53).

The INT, SCL, and SDA pins are designed so that it is possible for the Si115x to be powered off without interfering with the normal operation of other  $I^2C$  devices on the bus.

Conceptually, the I<sup>2</sup>C interface allows access to the Si115x internal registers.

An  $I^2C$  write access always begins with a start (or restart) condition. The first byte after the start condition is the I2C address and a read-write bit. The second byte specifies the starting address of the Si115x internal register. Subsequent bytes are written to the Si115x internal register sequentially until a stop condition is encountered. An  $I^2C$  write access with only two bytes is typically used to set up the Si115x internal address in preparation for an  $I^2C$  read.

The  $l^2C$  read access, like the  $l^2C$  write access, begins with a start or restart condition. In an  $l^2C$  read, the  $l^2C$  master then continues to clock SCK to allow the Si115x to drive the  $l^2C$  with the internal register contents. The Si115x also supports burst reads and burst writes. The burst read is useful in collecting contiguous, sequential registers. The Si115x register map was designed to optimize for burst reads for interrupt handlers, and the burst writes are designed to facilitate rapid programming of commonly used fields, such as thresholds registers.

The internal register address is a six-bit (bit 5 to bit 0) plus an Auto increment Disable (on bit 6). The Auto increment Disable is turned off by default. Disabling the auto incrementing feature allows the host to poll any single internal register repeatedly without having to keep updating the Si115x internal address every time the register is read.

It is recommended that the host should read performance measurements (in the I<sup>2</sup>C Register Map) when the Si115x asserts INT. Although the host can read any of the Si115x's I<sup>2</sup>C registers at any time, care must be taken when reading 2-byte measurements outside the context of an interrupt handler. The host could be reading part of the 2-byte measurement when the internal sequencer is updating that same measurement coincidentally. When this happens, the host could be reading a hybrid 2-byte quantity whose high byte and low byte are parts of different samples. If the host must read these 2-byte registers outside the context of an interrupt handler, the host should "double-check" a measurement if the measurement deviates significantly from a previous reading.

|   | SCL —                                           |       |    |        |       |       | r#     | \          | <u></u> |      | /                    |       |      |       |      |        | -11- |      |     |    |    |      |   |
|---|-------------------------------------------------|-------|----|--------|-------|-------|--------|------------|---------|------|----------------------|-------|------|-------|------|--------|------|------|-----|----|----|------|---|
| : | SDA ——                                          |       | _/ | SLA    | \6    | (     | SLA5   | ο χ        | R/      | w    | 7                    |       | _/   |       | D7   | Χ      | D6-0 |      |     |    |    |      |   |
|   |                                                 | START |    |        | SI    | ave / | Addres | s + R/V    | /       |      |                      | ACK   |      |       | Dat  | a Byte | č.   |      | NAG | ск | 1  | STOP |   |
|   | Figure 3.6. I <sup>2</sup> C Bit Timing Diagram |       |    |        |       |       |        |            |         |      |                      |       |      |       |      |        |      |      |     |    |    |      |   |
|   |                                                 |       |    |        | S S   | ila\  | /E ID  | 0          | Α       | R    | e <mark>g a</mark> i | DDRE  | SS   | Α     | DATA | A I    | A    | P    |     |    |    |      |   |
|   |                                                 |       |    |        |       |       |        | Figur      | ə 3.7.  | Hos  | t Inter              | rface | Sing | le W  | rite |        |      |      |     |    |    |      |   |
|   |                                                 |       |    |        |       | S     | SLA    | VE ID      | ) 1     | LS   | ir i                 | A     | D    | ATA   | N    | F      | >    |      |     |    |    |      |   |
|   | Figure 3.8. Host Interface Single Read          |       |    |        |       |       |        |            |         |      |                      |       |      |       |      |        |      |      |     |    |    |      |   |
|   |                                                 | S     | SL | AVE ID |       |       | Α      | <b>REG</b> | ADDF    | RESS | Α                    | DA    | TA   | Α     | DATA | A      | D    | ATA  | Α   | Р  |    |      |   |
|   |                                                 |       |    |        |       |       |        | Figur      | e 3.9.  | Hos  | t Inte               | rface | Bur  | st Wr | ite  |        |      |      |     |    |    |      |   |
| S | SLAVE                                           | ID    | 0  | AI     | REG A | ١DD   | RESS   | A          | Sr      | SL/  | AVE I                | D     | 1    | Α     | DATA |        | 4    | DATA | Α   | DA | TA | Ν    | Ρ |
|   | Figure 3.10. Host Interface Burst Read          |       |    |        |       |       |        |            |         |      |                      |       |      |       |      |        |      |      |     |    |    |      |   |
|   |                                                 |       |    |        |       |       |        | 7          | 6       |      |                      | 5:0   |      |       |      |        |      |      |     |    |    |      |   |

|   | 6  | 5:0                        |
|---|----|----------------------------|
| 0 | AI | 6 bit address 0x00 to 0x3F |

Figure 3.11. Si115x REG ADDRESS Format

The following notes apply for the figures above:

- 1. Gray boxes are driven by the host to the Si115x.
- 2. White boxes are driven by the Si115x.

3. A = ACK or "acknowledge".

4. N = NACK or "no acknowledge".

5. S = START condition.

6. Sr = repeat START condition.

7. P = STOP condition.

8. AI = Disable Auto Increment when set.

# 4. Operational Modes

The Si115x can be in one of many operational modes at any time. It is important to consider the operation mode, since the mode has an impact on the overall power consumption of the Si115x. The various modes are:

- Off Mode
- Initialization Mode
- Standby Mode
- · Forced Conversion Mode
- · Autonomous Mode

#### 4.1 Off Mode

The Si115x is in the Off Mode when  $V_{DD}$  is either not connected to a power supply or if the  $V_{DD}$  voltage is below the stated VDD\_OFF voltage described in the electrical specifications. As long as the parameters stated in Table 8.7 Absolute Maximum Ratings on page 52 are not violated, no current will flow through the Si115x. In the Off Mode, the Si115x SCL and SDA pins do not interfere with other I<sup>2</sup>C devices on the bus. Ensure that none of the pins have a voltage larger than the voltage on the VDD pin. If  $V_{DD}$  is grounded, for example, then current flows from system power to system ground through the SCL, SDA, and INT pull-up resistors and the ESD protection devices. Allowing  $V_{DD}$  to be less than VDD\_OFF is intended to serve as a hardware method of resetting the Si115x without a dedicated reset pin.

The Si115x can also re-enter the Off Mode upon receipt of a software reset sequence. Upon entering Off Mode, the Si115x proceeds directly from the Off Mode to the Initialization Mode.

#### 4.2 Initialization Mode

When power is applied to  $V_{DD}$  and is greater than the minimum  $V_{DD}$  Supply Voltage stated in the electrical specification table, the Si115x enters its Initialization Mode. In the Initialization Mode, the Si115x performs its initial startup sequence. Since the I<sup>2</sup>C may not yet be active, it is recommended that no I<sup>2</sup>C activity occur during this brief Initialization Mode period. The "Start-up time" specification in the electrical specification table is the minimum recommended time the host needs to wait before sending any I<sup>2</sup>C accesses following a power-up sequence. After Initialization Mode has completed, the Si115x enters Standby Mode. During the Initialization mode, the I<sup>2</sup>C address selection is made according to whether LED2 is pulled up or down.

#### 4.3 Standby Mode

The Si115x spends most of its time in Standby Mode. After the Si115x completes the Initialization Mode sequence, it enters Standby Mode. While in Standby Mode, the Si115x does not perform any Ambient Light measurements or Proximity Detection functions. However, the I<sup>2</sup>C interface is active and ready to accept reads and writes to the Si115x registers. The internal Digital Sequence Controller is in its sleep state and does not draw much power. In addition, the INT output retains its state until it is cleared by the host.

I<sup>2</sup>C accesses do not necessarily cause the Si115x to exit the Standby Mode. For example, reading Si115x registers is accomplished without needing the Digital Sequence Controller to wake from its sleep state.

#### 4.4 Forced Conversion Mode

The Si115x can operate in Forced Conversion Mode under the specific command of the host processor. The Forced Conversion Mode is entered when the FORCE command is sent. After the command is received, the Si115x performs a single measurement of all channels which are enabled in CHAN\_LIST and have their COUNTER\_INDEX set to 0. This is a single shot measurement whereas Autonomous Operation mode periodically triggers measurements.

Upon completion of the conversion, the Si115x can generate an interrupt to the host if the corresponding interrupt is enabled. It is possible to initiate both a proximity and ALS measurement.

#### 4.5 Autonomous Operation Mode

The Si115x can be placed in the Autonomous Operation Mode where measurements are performed automatically without requiring an explicit host command for every measurement. The START command is used to place the Si115x in the Autonomous Operation Mode.

The measurement period is defined by the MEASRATE parameter. On each trigger, the sensor performs all channels that are enabled in CHAN\_LIST, have a non-zero COUNTER\_INDEX and have a non-zero MEASCOUNT.

The Si115x updates the I<sup>2</sup>C output registers for proximity and ALS automatically. The host can also choose to be notified when these new measurements are available by enabling interrupts. The conversion frequency for autonomous operation is set up by the host prior to the START command.

The Si115x can also interrupt the host when the proximity or ALS measurement reach a pre-set threshold. For detailed threshold-based interrupt usage, see Section 6.4 Interrupt Operation. To assist in the handling of interrupts the registers are arranged so that the interrupt handler can perform an I<sup>2</sup>C burst read operation to read the necessary registers, beginning with the interrupt status register, and cycle through the various output registers.

# 5. User to Sensor Communication

## 5.1 Basic I<sup>2</sup>C Operation

 $I^2C$  operation is dependent on serial  $I^2C$  reads and writes to an addressable bank of memory referred to as  $I^2C$  space. The diagram below outlines the registers used, some functionality and the direction of data flow. The  $I^2C$  address is initially fixed but can be programmed to a new value using the  $I^2C_ADDR$  parameter register. This new value is temporary and reverts to the old value on hardware or software reset. Only 7-bit  $I^2C$  addressing is supported; 10-bit  $I^2C$  addressing is not supported. The Si115x responds to the  $I^2C$  address of 0x53 or to an alternate address of 0x52.

#### 5.2 Relationship Between I<sup>2</sup>C Registers and Parameter Table

Note that most of the Si115x configuration is accomplished through 'Parameters'. The Si115x has an internal MCU with SRAM. The Parameters are stored in the Si115x Internal MCU SRAM. The I<sup>2</sup>C Registers can be viewed as mailbox registers that form an interface between the host and the internal MCU. The figure below shows the relationship between some of the key interface registers to the internal Parameters managed by the internal MCU.

- The I<sup>2</sup>C registers are directly accessible by the host.
- · The parameter table is:
  - · Accessible indirectly via the command register (and others).
  - Used during setup to set the operating modes of the Si115x.
  - Is read and written indirectly, one bye at a time, via the PARAM\_SET command.

The data stored in the parameter table is volatile and is lost when the part is powered down or software reset command is sent to the part via the  $l^2C$  part.

# I2C Registers Directly Accessible by Host

| Register Name | I2C<br>Address | Direction<br>WRT<br>Host |
|---------------|----------------|--------------------------|
| PART_ID       | 0              | IN                       |
| REV_ID        | 1              | IN                       |
| MFR_ID        | 2              | IN                       |
| INF00         | 3              | IN                       |
| INFO1         | 4              | IN                       |
| HOSTIN3       | 7              | IN/OUT                   |
| HOSTIN2       | 8              | IN/OUT                   |
| HOSTIN1       | 9              | IN/OUT                   |
| HOSTIN0       | 0A             | IN/OUT                   |
| COMMAND       | 0B             | IN/OUT                   |
| IRQ_ENABLE    | 0F             | IN/OUT                   |
| RESPONSE1     | 10             | IN                       |
| RESPONSE0     | 11             | IN                       |
| IRQ_STATUS    | 12             | IN                       |
| HOSTOUT0      | 13             | IN                       |
| HOSTOUT1      | 14             | IN                       |
| HOSTOUT2      | 15             | IN                       |
| HOSTOUT3      | 16             | IN                       |
| HOSTOUT4      | 17             | IN                       |
| HOSTOUT5      | 18             | IN                       |
| HOSTOUT6      | 19             | IN                       |
| HOSTOUT7      | 1A             | IN                       |
| HOSTOUT8      | 1B             | IN                       |
| HOSTOUT9      | 1C             | IN                       |
| HOSTOUT10     | 1D             | IN                       |
| HOSTOUT11     | 1E             | IN                       |
| HOSTOUT12     | 1F             | IN                       |
| HOSTOUT13     | 20             | IN                       |
| HOSTOUT14     | 21             | IN                       |
| HOSTOUT15     | 22             | IN                       |
| HOSTOUT16     | 23             | IN                       |
| HOSTOUT17     | 24             | IN                       |
| HOSTOUT18     | 25             | IN                       |
| HOSTOUT19     | 26             | IN                       |
| HOSTOUT20     | 27             | IN                       |
| HOSTOUT21     | 28             | IN                       |
| HOSTOUT22     | 29             | IN                       |
| HOSTOUT23     | 2A             | IN                       |
| HOSTOUT24     | 2B             | IN                       |
| HOSTOUT25     | 2C             | IN                       |



#### Sensor Parameter Table. Indirectly Accessible by Host

| 1 | Parameter | -                 |
|---|-----------|-------------------|
|   | Address   | NAME              |
|   | 0x00      | I2C_ADDR          |
|   | 0x01      | CHAN_LIST         |
|   | 0x02      | ADCCONFIG0        |
|   | 0x03      | ADCSENS0          |
|   | 0x04      | ADCPOST0          |
|   | 0x05      | MEASCONFIG0       |
|   | 0x06      | ADCCONFIG1        |
|   | 0x07      | ADCSENS1          |
|   | 0x08      | ADCPOST1          |
|   | 0x09      | MEASCONFIG1       |
|   | 0x0A      | ADCCONFIG2        |
|   | 0x0B      | ADCSENS2          |
|   | 0x0C      | ADCPOST2          |
|   | 0x0D      | MEASCONFIG2       |
|   | 0x0E      | ADCCONFIG3        |
|   | 0x0F      | ADCSENS3          |
|   | 0x10      | ADCPOST3          |
|   | 0x11      | MEASCONFIG3       |
|   | 0x12      | ADCCONFIG4        |
|   | 0x13      | ADCSENS4          |
|   | 0x14      | ADCPOST4          |
|   | 0x15      | MEASCONFIG4       |
|   | 0x16      | ADCCONFIG5        |
|   | 0x17      | ADCSENS5          |
|   | 0x18      | ADCPOST5          |
|   | 0x19      | MEASCONFIG5       |
|   | 0x1A      | MEASRATE_H        |
|   | 0x1B      | MEASRATE_L        |
|   | 0x1C      | MEASCOUNT0        |
|   | 0x1D      | MEASCOUNT1        |
|   | 0x1E      | MEASCOUNT2        |
|   | 0x1F      | LED1_A            |
|   | 0x20      | LED1_B            |
|   | 0x21      | LED3_A            |
|   | 0x22      | LED3_B            |
|   | 0x23      | LED2_A            |
|   | 0x24      | LED2_B            |
|   | 0x25      | THRESHOLD0_H      |
|   | 0x26      | THRESHOLD0_L      |
|   | 0x27      | THRESHOLD1_H      |
|   | 0x28      | THRESHOLD1_L      |
|   | 0x29      | UPPER_THRESHOLD_H |
|   | 0x2A      | UPPER_THRESHOLD_L |
| ١ | 0x2B      | BURST             |
|   | 0x2C      | LOWER_THRESHOLD_H |
|   | 0x2D      | LOWER_THRESHOLD_L |
| ` |           |                   |

#### Figure 5.1. Accessing Parameters through I<sup>2</sup>C Registers

#### 5.3 I<sup>2</sup>C Command Register Operation

Writing the codes shown below in the command summary table signals the sensor to undertake one of several complex operations.

These operations take time and all commands should be followed by a read of the RESPONSE0 register to confirm the operation is complete by examining the counter and to check for an error in the error bit. The error bit is set in the RESPONSE0 register's command counter if there is an error in the previous command (e.g., attempt to write to an illegal address beyond the parameter table, or a channel and /or burst configuration that exceeds the size of the output field (26 bytes)). If there is no such error, then the counter portion of the command counter will be incremented.

The RESPONSE0 register should be read after every command to determine completion and to check for an error. If an error is found, which should not happen except for a host software bug, the host should clear the error with a RESET\_SW command or a RE-SET\_CMD\_CTR command.

One operating option is to do a RESET\_CMD\_CTR command before every command.

Two commands takes an input argument in either an I2C register or parameter table register. The input register should be loaded before sending the command.

- PARAM\_SET command uses the value stored in the HOSTIN0 register as the data to write to the parameter address.
- SET\_I2C\_NEW\_ADDR uses the value stored in the I2C\_ADDR parameter table register as the new 7-bit I2C address. The 8th bit is ignored. The sensor will switch to the new address when the SET\_I2C\_NEW\_ADDR is received. The address change will persist until a power reset or a software reset occurrs.

Two of the commands result in another I<sup>2</sup>C register containing return arguments (aside from incrementing RESPONSE0).

- PARAM\_SET copies the data written to the parameter table to the I2C RESPONSE1 register.
- PARAM\_QUERY writes the data read from the parameter table to I2C RESPONSE1 register.

#### Table 5.1. Command Summary

| Command Register Commands                                                                                                                                                                            | Code             | Input to Sensor                 | Output of Sensor    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------|---------------------|
| RESET_CMD_CTR                                                                                                                                                                                        | 0x00             |                                 |                     |
| Resets RESPONSE0 CMD_CTR field to 0.                                                                                                                                                                 |                  |                                 |                     |
| RESET_SW                                                                                                                                                                                             | 0x01             |                                 |                     |
| Forces a Reset, Resets RESPONSE0 CMD_CTR field to 0x0F.                                                                                                                                              |                  |                                 |                     |
| SET_I2C_NEW_ADDR                                                                                                                                                                                     | 0x02             | I2C_ADDR (parameter ta-<br>ble) |                     |
| FORCE                                                                                                                                                                                                | 0x11             |                                 |                     |
| Initiates a set of measurements specified in<br>CHAN_LIST parameter. A FORCE command will<br>only execute the measurements which do not<br>have a meas counter index configured in MEAS-<br>CONFIGx. |                  |                                 |                     |
| PAUSE                                                                                                                                                                                                | 0x12             |                                 |                     |
| Pauses autonomous measurements specified in CHAN_LIST.                                                                                                                                               |                  |                                 |                     |
| START                                                                                                                                                                                                | 0x13             |                                 |                     |
| Starts autonomous measurements specified in CHAN_LIST. A START autonomous command will only start the measurements which has a counter index selected in MEASCONFIGx.                                |                  |                                 |                     |
| PARAM_QUERY                                                                                                                                                                                          | 0x40   PARAM_AD- |                                 | RESPONSE1 = result  |
| Reads the parameter register located at PAR-<br>AM_ADDRESS and store results in RESPONSE1.                                                                                                           | DRESS            |                                 |                     |
| PARAM_SET                                                                                                                                                                                            | 0x80   PARAM_AD- | HOSTIN0                         | RESPONSE1 = HOSTIN0 |
| Writes the value in INPUT0 to the parameter reg-<br>ister located at PARAM_ADDRESS                                                                                                                   | DRESS            |                                 |                     |

Notes:

1. The successful completion of all commands except RESET\_CMD\_CTR and RESET\_SW causes an increment of the CMD\_CTR field of the RESPONSE0 register (bits [3:0].

2.0x40 | PARAM\_ADDRESS and 0x80 | PARAM\_ADDRESS represent the bit-wise OR of the two values.

#### 5.3.1 Accessing the Parameter Table (PARAM\_QUERY & PARAM\_SET Commands)

The parameter table is written to by writing the HOSTIN0 I2C register and the PARAM\_SET command byte to the Command I<sup>2</sup>C register. The format of the PARAM\_SET word is such that the 6 LSBits contain the location of the target byte in the parameter table.

**Example:** To transfer 0xA5 to parameter table location 0b010101.

Read RESPONSE0 (address 0x11) and store the CMD\_CTR field.

Write 0xA5 to HOSTIN0 (address 0x0A).

Write 0b10010101 to COMMAND (address 0x0B).

Read RESPONSE0 (address 0x11) and check if the CMD\_CTR field incremented.

If there is no increment or error, repeat the "read the RESPONSE0" step until the CMD\_CTR has incremented. If there is an error send a RESET\_SW or a RESET\_CMD\_CTR command.

The two write commands (to HOSTIN0 and COMMAND) can be in the same I<sup>2</sup>C transaction by using the auto-increment functionality because the two registers are adjacent to each other.

**Example:** To read data from the parameter table location 0b010101.

Read the RESPONSE0 (address 0x11) and store the CMD\_CTR field.

Write 0b01010101 to the COMMAND (address 0x0B).

Read RESPONSE0 (address 0x11) and check if the CMD\_CTR field incremented.

If there is no increment or error, repeat the "read RESPONSE0" step until the CMD\_CTR has incremented.

Read RESPONSE1 (address 0x10) this gives the read result. If there is an error send RESET\_SW or a RESET\_CMD\_CTR command.

The last two read commands (from RESPONSE0 and RESPONSE1) should not be in the same I<sup>2</sup>C transaction.

#### 5.3.2 Sensor Operation Initiation Commands

The FORCE, PAUSE, and START commands make use of the information in CHAN\_LIST. Configure CHAN\_LIST prior to using any of these commands.

#### 5.3.3 RESET\_CMD\_CTR Command

Resets RESPONSE0 CMD\_CTR field to zero. This is also used to clear the CMD\_ERR flag.

#### 5.3.4 RESET\_SW Command

Resets the sensor and puts it into the same state as when powering up. The parameter table and all I<sup>2</sup>C registers are reset to their default values. After sending the reset, the host should delay for the Start-Up Time as listed in the Electrical Specifications before communicating with the device.

# 5.4 I<sup>2</sup>C Register Summary

| Register Name | I2C Address | Access | Function                                                                            | Reset   |
|---------------|-------------|--------|-------------------------------------------------------------------------------------|---------|
| PART_ID       | 0x00        | R      | Returns the PART_ID                                                                 | PART_ID |
| HW_ID         | 0x01        | R      | Contains hardware ID                                                                | HW_ID   |
| REV_ID        | 0x02        | R      | Contains revision infor-<br>mation                                                  | REV_ID  |
| HOSTINO       | 0x0A        | RW     | Value to write to the pa-<br>rameter table when using<br>the PARAM_SET com-<br>mand | 0x00    |
| COMMAND       | 0x0B        | RW     | Initiated action in Sensor<br>when specific codes writ-<br>ten here.                | 0x00    |
| IRQENABLE     | 0x0F        | RW     | Enables interrupts for channels                                                     | 0x00    |
| RESPONSE1     | 0x10        | R      | Contains the readback<br>value from a PAR-<br>AM_QUERY or a PAR-<br>AM_SET command. | 0x00    |
| RESPONSE0     | 0x11        | R      | Contains the sensor pow-<br>er state and command<br>counter                         | 0x2F    |
| IRQ_STATUS    | 0x12        | CR     | Interrupt flag status for<br>each channel                                           | 0x00    |
| HOSTOUT0      | 0x13        | R      | Sensor ADC output data                                                              | 0x00    |
| to            | to          |        |                                                                                     | 0,00    |
| HOSTOUT25     | 0x2C        |        |                                                                                     |         |

# Table 5.2. I2C Registers

# 5.4.1 PART\_ID

# I2C Address = 0x00;

#### Contains the PART ID.

| Part Number | PART_ID |
|-------------|---------|
| Si1151      | 0x51    |
| Si1152      | 0x52    |
| Si1153      | 0x53    |

#### 5.4.2 HW\_ID

#### I2C Address = 0x01;

Contains the Hardware information.

BITS4:0 = Filter, LED & Module code

#### BITS7:5 = Hardware revision

| Part Number | Features                         | BITS4:0 code |
|-------------|----------------------------------|--------------|
| Si1151-AB00 | 1 LED driver                     | 0x03         |
| Si1151-AB09 | 940 nm filter with 1 LED driver  | 0x04         |
| Si1152-AB00 | 2 LED drivers                    | 0x05         |
| Si1152-AB09 | 940 nm filter with 2 LED drivers | 0x06         |
| Si1153-AB00 | 3 LED drivers                    | 0x00         |
| Si1153-AB09 | 940 nm filter                    | 0x01         |
| Si1153-ABX9 | Module with 940 nm filter & LED  | 0x02         |

#### 5.4.3 REV\_ID

#### I2C Address = 0x02;

Contains the product revision, in a 0xMN format where "M" is the major rev and "N" the minor rev.

| Part Number | Major Revision | Minor Revision | REV_ID |
|-------------|----------------|----------------|--------|
| Si115x-AAxx | 1              | 0              | 0x10   |
| Si115x-ABxx | 1              | 1              | 0x11   |

# 5.4.4 HOSTIN0

#### I2C Address = 0x0A;

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|---------|---|---|---|---|---|---|--|--|
| Name  |   | HOSTIN0 |   |   |   |   |   |   |  |  |
| Туре  |   | R/W     |   |   |   |   |   |   |  |  |
| Reset |   |         |   | ( | ) |   |   |   |  |  |

| Bit | Name | Function                                                                                                                |
|-----|------|-------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | Value to write to the parameter table when using the PARAM_SET command. Set this register before issuing the PARAM_SET. |

#### 5.4.5 COMMAND

#### I2C Address = 0x0B;

Commands the sensor to perform an action, such as configure the parameter table, or start a measurement. See 5.3 I<sup>2</sup>C Command Register Operation for the command list.

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|---|---------|---|---|---|---|---|---|--|--|--|
| Name  |   | COMMAND |   |   |   |   |   |   |  |  |  |
| Туре  |   | R/W     |   |   |   |   |   |   |  |  |  |
| Reset |   | 0       |   |   |   |   |   |   |  |  |  |

| Bit | Name    | Function                                                                             |
|-----|---------|--------------------------------------------------------------------------------------|
| 7:0 | COMMAND | Command Register. Writing a command code to this register causes the command action. |

#### 5.4.6 IRQENABLE

#### I2C Address = 0x0F;

| Bit   | 7     | 6  | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-------|----|-----|-----|-----|-----|-----|-----|
| Name  | RSVRD |    | IE5 | IE4 | IE3 | IE2 | IE1 | IE0 |
| Туре  | RW    | RW | RW  | RW  | RW  | RW  | RW  | RW  |
| Reset | 0     | 0  | 0   | 0   | 0   | 0   | 0   | 0   |

| Bit | Name  | Function                                                      |
|-----|-------|---------------------------------------------------------------|
| 7:6 | RSRVD | Reserved.                                                     |
| 5   | IE5   | Enables the interrupt for when the channel 5 result is ready. |
| 4   | IE4   | Enables the interrupt for when the channel 4 result is ready. |
| 3   | IE3   | Enables the interrupt for when the channel 3 result is ready. |
| 2   | IE2   | Enables the interrupt for when the channel 2 result is ready. |
| 1   | IE1   | Enables the interrupt for when the channel 1 result is ready. |
| 0   | IE0   | Enables the interrupt for when the channel 0 result is ready. |

### 5.4.7 RESPONSE1

#### I2C Address = 0x10;

| Bit   | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|-----------------|---|---|---|---|---|---|--|--|
| Name  |   | RESPONSE1[7:0]  |   |   |   |   |   |   |  |  |
| Туре  |   | R               |   |   |   |   |   |   |  |  |
| Reset | 0 | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |  |  |

| Bit | Name           | Function                                                                                                              |
|-----|----------------|-----------------------------------------------------------------------------------------------------------------------|
| 7:0 | RESPONSE1[7:0] | The sensor mirrors the data byte written to the parameter table here for the user to verify the write was successful. |
|     |                | A parameter read command results in the byte read being available here for the host.                                  |

#### 5.4.8 RESPONSE0

#### I2C Address = 0x11;

| Bit   | 7       | 6       | 5     | 4       | 3            | 2 | 1 | 0 |
|-------|---------|---------|-------|---------|--------------|---|---|---|
| Name  | RUNNING | SUSPEND | SLEEP | CMD_ERR | CMD_CTR[3:0] |   |   |   |
| Туре  | R       | R       | R     | R       | R            | R | R | R |
| Reset | N/A     | N/A     | N/A   | 0       | 1            | 1 | 1 | 1 |

| Bit | Name    |                                                        |                                                                       | Function                                                                                                                    |  |  |  |
|-----|---------|--------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | RUNNING | Set when the sensor is ir                              | Set when the sensor is initializing or post-processing a measurement. |                                                                                                                             |  |  |  |
| 6   | SUSPEND | Set when the sensor is p                               | erforming an ADC                                                      | c measurement.                                                                                                              |  |  |  |
| 5   | SLEEP   | Set when the sensor is s                               | leeping.                                                              |                                                                                                                             |  |  |  |
| 4   | CMD_ERR | rameter table address. T                               | he error code is st                                                   | s an error, such as trying to write to an invalid pa-<br>tored in the CMD_CTR field.<br>RESET_CMD_CTR command.              |  |  |  |
|     |         | It is cleared by a hardwa<br>SET_CMD_CTR.              | re reset (power up                                                    | b) or a RESET_SW command or a RE-                                                                                           |  |  |  |
| 3:0 | CMD_CTR | IF CMD_ERR = 0                                         |                                                                       | rements on every successful execution of a com-<br>e COMMAND register. It is used by the host MCU to<br>completion.         |  |  |  |
|     |         |                                                        |                                                                       | eset to 0 by the RESET_CMD_CTR command. It is wer up or a RESET_SW command.                                                 |  |  |  |
|     |         | IF CMD_ERR = 1                                         | Code                                                                  | Meaning                                                                                                                     |  |  |  |
|     |         |                                                        | 0x0                                                                   | Invalid command.                                                                                                            |  |  |  |
|     |         |                                                        | 0x1                                                                   | Parameter access to an invalid location.                                                                                    |  |  |  |
|     |         | 0x2 Saturation of the ADC or overflow of accumulation. |                                                                       |                                                                                                                             |  |  |  |
|     |         |                                                        | 0x3                                                                   | Output buffer overflow—this can happen when<br>Burst mode is enabled and configured for greater<br>than 26 bytes of output. |  |  |  |

The RESPONSE0 register will show "RUNNING" immediately after reset and then "SLEEP" after initialization is complete.

#### 5.4.9 IRQ\_STATUS

#### I2C Address = 0x12;

| Bit   | 7    | 6 | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|---|------|------|------|------|------|------|
| Name  | RSVD |   | IRQ5 | IRQ4 | IRQ3 | IRQ2 | IRQ1 | IRQ0 |
| Туре  | R    |   | CR   | CR   | CR   | CR   | CR   | CR   |
| Reset | 0    | 0 | 0    | 0    | 0    | 0    | 0    | 0    |

| Bit | Name | Function                                                                   |
|-----|------|----------------------------------------------------------------------------|
| 7:6 | RSVD | Reserved.                                                                  |
| 5   | IRQ5 | Indicates there is a channel 5 result available. Cleared on register read. |
| 4   | IRQ4 | Indicates there is a channel 4 result available. Cleared on register read. |
| 3   | IRQ3 | Indicates there is a channel 3 result available. Cleared on register read. |
| 2   | IRQ2 | Indicates there is a channel 2 result available. Cleared on register read. |
| 1   | IRQ1 | Indicates there is a channel 1 result available. Cleared on register read. |
| 0   | IRQ0 | Indicates there is a channel 0 result available. Cleared on register read. |

## 5.4.10 HOSTOUTx

This section covers the twenty-six I2C Host Output Registers. These registers are the output of the sensor and input to the host.

|       | Name      |          |   |   | I2C Address |      |   |   |  |
|-------|-----------|----------|---|---|-------------|------|---|---|--|
|       | HOSTOUTO  |          |   |   |             | 0x13 |   |   |  |
|       | to        |          |   |   |             | to   |   |   |  |
|       | HOSTOUT25 |          |   |   | 0x2C        |      |   |   |  |
| Bit   | 7         | 6        | 5 | 4 | 3           | 2    | 1 | 0 |  |
| Name  |           | HOSTOUTx |   |   |             |      |   |   |  |
| Туре  |           | R        |   |   |             |      |   |   |  |
| Reset | 0         | 0        | 0 | 0 | 0           | 0    | 0 | 0 |  |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | HOSTOUTx | These registers are where the ADC outputs are placed for the host MCU to read. The results of the CHAN_LIST enabled "active channel" readings are located sequentially in this table. Each channel may use 2 or 3 bytes depending on the setup.<br>The validity of the various channel outputs located in this table is determined by other factors. Data is valid when an IRQ status says that it is and remains valid until another reading happens.<br>This is why it is imperative to service the interrupt before the next measurement cycle begins (Autonomous Mode), unless forced mode is used. |

# 6. Measurement: Principle of Operation

Operation is based on the concept of channels. Channels are essentially tasks that have been setup by the user.

To setup these channels, the channel specific areas of the parameter table need to be loaded with the correct information as well as the global area of this table.

The channels' specific areas are described below, including:

- ADC gain
- The photodiode selected
- The counter selected to time
- How often to make a measurement
- The format of the output (16 vs. 24 bits)
- And other areas

The global area includes global information that affects all tasks, such as:

- The list of channels that are enabled.
- The setup of the two counters that can be used by the channels.
- The two light thresholds that can be selected from by the channels.
- The setup of the threshold window that can be used by the channels.

The list of channels, CHAN\_LIST, in the global area determines what operations are run and how the results are packed in the output fields.

The packing of the result data in the output fields is totally determined by the enabled channels as they are packed sequentially from the lowest enabled channel to the highest in the output field (I2C space- HOSTOUT0 to HOSTOUT25). The amount of space used by each channel is determined by the 16 vs. 24 bit selection made in the channel setup.

Although space in the output buffer is reserved by the CHAN\_LIST, the data validity is determined by the IRQ\_STATUS register in Autonomous Mode and by elapsed time in Forced Mode. In Burst Mode, a subset of Autonomous Mode, all the expected data is valid.

#### 6.1 Output Field Utilization

In all modes, the CHAN\_LIST configuration determines how the data is stacked in the 26 byte output field. It is done on a first-come first-served basis, with the enabled lower channels taking up the lower addresses. When burst is enabled, the channel arrangement is just repeated to higher and higher addresses. See the example below.

|           | ilobal Secti<br>arameter 1 | Channel Specific<br>Section of<br>Parameter Table |             |
|-----------|----------------------------|---------------------------------------------------|-------------|
| CHAN_LIST |                            |                                                   | Output mode |
|           |                            |                                                   |             |
| 0         | Bit O                      | Chan 0                                            | 16          |
| 1         | Bit 1                      | Chan 1                                            | 24          |
| 0         | Bit 2                      | Chan 2                                            | 16          |
| 1         | Bit 3                      | Chan 3                                            | 16          |
| 1         | Bit 4                      | Chan 4                                            | 24          |
| 1         | Bit 5                      | Chan 5                                            | 16          |
| Х         | Bit 6                      | Х                                                 | Х           |
| Х         | Bit 7                      | Х                                                 | Х           |

| I2C Register | I2C<br>Addresss | Content                                   |
|--------------|-----------------|-------------------------------------------|
| HOSTOUT0     | 13              | Channel 1 Result: Most Significant Byte   |
| HOSTOUT1     | 14              | Channel 1 Result: Middle Significant Byte |
| HOSTOUT2     | 15              | Channel 1 Result: Least Significant Byte  |
| HOSTOUT3     | 16              | Channel 3 Result: Most Significant Byte   |
| HOSTOUT4     | 17              | Channel 3 Result: Least Significant Byte  |
| HOSTOUT5     | 13              | Channel 4 Result: Most Significant Byte   |
| HOSTOUT6     | 14              | Channel 4 Result: Middle Significant Byte |
| HOSTOUT7     | 1A              | Channel 4 Result: Least Significant Byte  |
| HOSTOUT8     | 1B              | Channel 5 Result: Most Significant Byte   |
| HOSTOUT9     | 1C              | Channel 5 Result: Least Significant Byte  |
| HOSTOUT10    | 1D              | Unused                                    |
| HOSTOUT11    | 1E              | Unused                                    |
| HOSTOUT12    | 1F              | Unused                                    |
| HOSTOUT13    | 20              | Unused                                    |
| HOSTOUT14    | 21              | Unused                                    |
| HOSTOUT15    | 22              | Unused                                    |
| HOSTOUT16    | 23              | Unused                                    |
| HOSTOUT17    | 24              | Unused                                    |
| HOSTOUT18    | 25              | Unused                                    |
| HOSTOUT19    | 26              | Unused                                    |
| HOSTOUT20    | 27              | Unused                                    |
| HOSTOUT21    | 28              | Unused                                    |
| HOSTOUT22    | 29              | Unused                                    |
| HOSTOUT23    | 2A              | Unused                                    |
| HOSTOUT24    | 2B              | Unused                                    |
| HOSTOUT25    | 2C              | Unused                                    |

Packing of of these four channels in the output table is determined by the four enabled channels in the CHANNEL list above. This is independent of the IRQ\_ENABLE and IRQ\_STATUS

Figure 6.1. Output Table Data Packing

#### 6.2 Autonomous and Forced Modes

In Autonomous Mode, the user uses the timer fields in both the global and channels specific areas in order to set up the timing for repeated measurements. The user then sends the command to start these autonomous measurements repeatedly. When each channel's timer is tripped, the measurement for that channel is started. When the channel measurement completes, it is signaled by the IRQ\_STATUS bits and by an interrupt (if the interrupt is enabled). After that signal, the sensor restarts the channel timer and waits for it to trip and signal the next measurement. The host must read the data before the next reading is generated, or risk losing the reading or getting garbage data to sample smearing (reading data in the midst of it changing).

In Forced Mode, all measurements enabled in the CHAN\_LIST start as a result of a FORCE command and are only done once. If there are multiple channels enabled, then the measurements are done back-to-back starting with the lower number channel. The completion signaling is the same as for autonomous, the IRQ\_STATUS and interrupt if it is enabled. The logical difference is that all the enabled channels are always shown as simultaneously ready in the IRQ\_STATUS, whereas in Autonomous Mode this is not true. FORCE command only works on measurements which do not have a measurement counter selected in MEASCONFIGx.

|   | Global Sect<br>Parameter | Channel Specific<br>Section of<br>Parameter Table |    |
|---|--------------------------|---------------------------------------------------|----|
|   | CHAN_LIS                 | Output mode                                       |    |
|   |                          |                                                   |    |
| 0 | Bit O                    | Chan 0                                            | 16 |
| 1 | Bit 1                    | Chan 1                                            | 24 |
| 0 | Bit 2                    | Chan 2                                            | 16 |
| 1 | Bit 3                    | Chan 3                                            | 16 |
| 1 | Bit 4                    | Chan 4                                            | 24 |
| 1 | Bit 5                    | Chan 5                                            | 16 |
| Х | Bit 6                    | Х                                                 | Х  |
| Х | Bit 7                    | Х                                                 | Х  |

I2C

Address

13

14

15

16

17

13

14

1A

1B

1C

1D

1E

1F

20

21

22

23

24

25

26

27

28

29

2A

2B

2C

Unused

I2C Register

HOSTOUT0

HOSTOUT1

HOSTOUT2

HOSTOUT3

HOSTOUT4

HOSTOUT5

HOSTOUT6

HOSTOUT7

HOSTOUT8

HOSTOUT9

HOSTOUT10

HOSTOUT11

HOSTOUT12

HOSTOUT13

HOSTOUT14

HOSTOUT15

HOSTOUT16

HOSTOUT17

HOSTOUT18

HOSTOUT19

HOSTOUT20

HOSTOUT21

HOSTOUT22

HOSTOUT23

HOSTOUT24

HOSTOUT25

|        | Channel Specific<br>Section of<br>Parameter Table | c.      | I2C SPA  | CE             |                           |                          |
|--------|---------------------------------------------------|---------|----------|----------------|---------------------------|--------------------------|
|        | Output mode                                       |         |          | IRQ_ST/        | ATUS                      |                          |
|        |                                                   |         | Value    | Bit            | Meaning                   |                          |
| n 0    | 16                                                | >       | 0        | Bit 0          | Chan 0                    |                          |
| n 1    | 24                                                |         | 0        | Bit 1          | Chan 1                    | 2                        |
| n 2    | 16                                                |         | 0        | Bit 2          | Chan 2                    |                          |
| n 3    | 16                                                | 2       | 1        | Bit 3          | Chan 3                    |                          |
| n 4    | 24                                                | ĺ       | 0        | Bit 4          | Chan 4                    |                          |
| n 5    | 16                                                |         | 1        | Bit 5          | Chan 5                    | $\vdash$ ¬ $\frac{1}{2}$ |
|        | Х                                                 |         | Х        | Bit 6          | Х                         |                          |
|        | Х                                                 |         | Х        | Bit 7          | Х                         |                          |
|        | Content                                           |         |          |                |                           |                          |
| Cha    | annel 1 Result: Most Sig                          | nifica  | nt Byte  |                |                           | · · · ·                  |
| Cha    | nnel 1 Result: Middle Si                          | gnifica | ant Byte |                |                           |                          |
| Cha    | annel 1 Result: Least Sig                         | Inifica | nt Byte  |                |                           | i ¦                      |
| Cha    | annel 3 Result: Most Sig                          | nifica  | nt Byte  | <b>4</b>       |                           | -+-1                     |
| Cha    | annel 3 Result: Least Sig                         | Inifica | nt Byte  | •              |                           | I .                      |
| Cha    | annel 4 Result: Most Sig                          | nifica  | nt Byte  |                |                           | I                        |
| Cha    | nnel 4 Result: Middle Si                          |         |          | I              |                           |                          |
|        | annel 4 Result: Least Sig                         |         |          |                |                           |                          |
| Cha    | annel 5 Result: Most Sig                          | nt Byte | <b>∢</b> |                |                           |                          |
| Cha    | Channel 5 Result: Least Significant Byte          |         |          |                |                           |                          |
| Unused |                                                   |         |          | <b>T</b> h - 1 | DO OTATU                  | C h:4a                   |
|        | Unused                                            |         |          |                | RQ_STATU<br>al which of t |                          |

| The IRQ_STATUS bits         |
|-----------------------------|
| signal which of the         |
| possible fields are updated |
| with new information. All   |
| other fields should be      |
| considered invalid and      |
| possibly containing wrong   |
| transitory information.     |
|                             |

This is despite the reserved space in the output table for the readings that have not yest happened.

| Figure 6.2.                           | IRQ | STATUS Shows | Which Output | t Fields Have | Valid Data |
|---------------------------------------|-----|--------------|--------------|---------------|------------|
| · · · · · · · · · · · · · · · · · · · |     |              |              |               |            |

#### 6.3 Burst Mode

Burst Mode is a subset of Autonomous Mode where BURST\_COUNT measurements are performed and then measurements are stopped.

The Burst Mode is enabled by the bit 7 BURST\_EN in the BURST register. The burst register is in the global area of the parameter table. Bits 6:0 of the register define the number of readings to be made as the field BURST\_COUNT.

All channels set up in the CHAN\_LIST operate in this mode and they operate in unison governed by the MEASRATE register in the parameter table. The individual channel MEASCONFIGx.COUNTER\_INDEX [1:0] value is ignored.

The burst is started by the START command and may be paused by the PAUSE command. All measurements enabled in the CHAN\_LIST are done as a quick set then repeated after the delay determined by the MEASRATE register. The number of repeats are set by the BURST register.

The measurements called for by the enabled channels are done without an intervening delay, starting with the lower number channel and ending with the highest channel number.

The burst will proceed until it is complete or until the output buffer is full, after which an interrupt may be generated if enabled and the IRQ\_STATUS bit(s) associated with all the channels in the CHAN\_LIST will be set. The user has the time period until the next set of reads are finished to read back the data in the output field.

The output data will be stacked in the 26 bytes output data field and will be sequential. For example, if the CHAN\_LIST enables channels X, Y, and Z, then the data will be found in the output buffer as multiple sets: X1, Y1, Z1, X2, Y2, Z2... The fields X, Y, and Z are packed efficiently and are not necessarily the same length since they can be a mix of 16 and 24 bit values.

| I2C SPACE |         |          |  |  |  |  |
|-----------|---------|----------|--|--|--|--|
| IRQ_ST    | ATUS WI | nen Done |  |  |  |  |
| Value     | Bit     | Meaning  |  |  |  |  |
| 0         | Bit 0   | Chan 0   |  |  |  |  |
| 1         | Bit 1   | Chan 1   |  |  |  |  |
| 0         | Bit 2   | Chan 2   |  |  |  |  |
| 1         | Bit 3   | Chan 3   |  |  |  |  |
| 1         | Bit 4   | Chan 4   |  |  |  |  |
| 1         | Bit 5   | Chan 5   |  |  |  |  |
| Х         | Bit 6   | Х        |  |  |  |  |
| Х         | Bit 7   | Х        |  |  |  |  |

|   | Global Sect<br>Parameter | Channel Specific<br>Section of<br>Parameter Table |    |
|---|--------------------------|---------------------------------------------------|----|
|   | CHAN_L                   | Output mode                                       |    |
|   |                          |                                                   |    |
| 0 | Bit 0                    | Chan 0                                            | 16 |
| 1 | Bit 1                    | Chan 1                                            | 24 |
| 0 | Bit 2                    | Chan 2                                            | 16 |
| 1 | Bit 3                    | Chan 3                                            | 16 |
| 1 | Bit 4                    | Chan 4                                            | 24 |
| 1 | Bit 5                    | Chan 5                                            | 16 |
| Х | Bit 6                    | Х                                                 | Х  |
| Х | Bit 7                    | Х                                                 | Х  |

Since The CHAN\_LIST shows 4 active channels we see two sets of readings stacked one after another.

|                  | I2C Register | I2C<br>Addresss | Content                                   |                       |
|------------------|--------------|-----------------|-------------------------------------------|-----------------------|
| /                | HOSTOUT0     | 13              | Channel 1 Result: Most Significant Byte   | $\left \right\rangle$ |
|                  | HOSTOUT1     | 14              | Channel 1 Result: Middle Significant Byte | `                     |
|                  | HOSTOUT2     | 15              | Channel 1 Result: Least Significant Byte  |                       |
|                  | HOSTOUT3     | 16              | Channel 3 Result: Most Significant Byte   |                       |
| Reading<br>Set 1 | HOSTOUT4     | 17              | Channel 3 Result: Least Significant Byte  |                       |
|                  | HOSTOUT5     | 13              | Channel 4 Result: Most Significant Byte   |                       |
|                  | HOSTOUT6     | 14              | Channel 4 Result: Middle Significant Byte |                       |
|                  | HOSTOUT7     | 1A              | Channel 4 Result: Least Significant Byte  |                       |
|                  | HOSTOUT8     | 1B              | Channel 5 Result: Most Significant Byte   |                       |
|                  | HOSTOUT9     | 1C              | Channel 5 Result: Least Significant Byte  |                       |
| (                | HOSTOUT10    | 1D              | Channel 1 Result: Most Significant Byte   |                       |
|                  | HOSTOUT11    | 1E              | Channel 1 Result: Middle Significant Byte |                       |
|                  | HOSTOUT12    | 1F              | Channel 1 Result: Least Significant Byte  |                       |
| B                | HOSTOUT13    | 20              | Channel 3 Result: Most Significant Byte   |                       |
| Reading<br>Set 1 | HOSTOUT14    | 21              | Channel 3 Result: Least Significant Byte  |                       |
| $\mathbf{i}$     | HOSTOUT15    | 22              | Channel 4 Result: Most Significant Byte   |                       |
|                  | HOSTOUT16    | 23              | Channel 4 Result: Middle Significant Byte |                       |
|                  | HOSTOUT17    | 24              | Channel 4 Result: Least Significant Byte  |                       |
|                  | HOSTOUT18    | 25              | Channel 5 Result: Most Significant Byte   |                       |
| \                | HOSTOUT19    | 26              | Channel 5 Result: Least Significant Byte  | /                     |
|                  | HOSTOUT20    | 27              | Unused                                    |                       |
|                  | HOSTOUT21    | 28              | Unused                                    | Ĩ                     |
|                  | HOSTOUT22    | 29              | Unused                                    | I                     |
|                  | HOSTOUT23    | 2A              | Unused                                    |                       |
|                  | HOSTOUT24    | 2B              | Unused                                    |                       |
|                  | HOSTOUT25    | 2C              | Unused                                    |                       |
|                  |              |                 |                                           |                       |

In burst mode the I2C **HOSTOUT** locations are updated simultaneously when the burst is done. Only then will the IRQ\_STATUS field be updates and an int generated (if the correct IRQ\_ENABLE bit(s) is set).

Figure 6.3. Burst Mode Example of Two Sets of Readings

#### 6.4 Interrupt Operation

The INT output pin is asserted by the sensor when an enabled channel in the CHAN\_LIST (which has the corresponding bit in the IRQENABLE register) has finished. In Burst Mode, the interrupt is delayed until the number of readings is reached or the buffer is full.

When the host reads the IRQ\_STATUS register to learn which source generated the interrupt, the IRQ\_STATUS register is cleared automatically.

The most efficient method of extracting measurements from the Si115x is an I<sup>2</sup>C Burst Read beginning at the IRQ\_STATUS register.

The Si115x supports three different interrupt modes:

- Mode 1: Interrupt on every sample.
- · Mode 2. Interrupt whenever the sample is larger/smaller than a set threshold.
- · Mode 3. Interrupt whenever the sample enters/exits the set threshold window.

Here are the instructions on how the host should configure the sensor to operate with different interrupt modes for each channel.

- Mode 1: Set THRESH\_EN field in ADCPOSTx registers to 0.
- Mode 2: Set THRESH\_EN field in ADCPOSTx registers to 1 or 2. Set THRESHOLD0 or THRESHOLD1 registers to the value of the interrupt level. Use THRESH\_POL bit in ADCPOSTx registers to control the polarity.
- Mode 3: Set THRESH\_EN field in ADCPOSTx registers to 3. Set UPPER\_THRESHOLD and LOWER\_THRESHOLD registers to the value of the threshold window's upper and lower bound. Use THRESH\_POL bit in ADCPOSTx registers to control the polarity.

Note: The threshold based interrupt is only available in 16-bit output mode. Do NOT set 24-bit mode when using the threshold

#### 6.5 Timing of Channel Measurements

The timing of measurements has two aspects:

- 1. The length of time to take a measurement.
- 2. How frequently the measurement is taken.

The amount of time to take the measurement is controlled by factors like HW\_GAIN (which is really the integration time), SW\_GAIN, and the decimation rate setting.

Note: Each measurement is composed of two measurement times.

In an ALS measurement, two measurements are always taken and added together. In a proximity measurement, two measurements are always taken, one without the LED light and one with the LED light. The difference is then created by subtraction.

# 7. Parameter Table

# Table 7.1. Parameter Table

| Address | Name        | Description     | Туре                         |
|---------|-------------|-----------------|------------------------------|
| 0x00    | I2C_ADDR    | I2C Address     | Global: Affects all          |
| 0x01    | CHAN_LIST   | Channel List    | channels                     |
| 0x02    | ADCCONFIG0  | Channel 0 Setup | Channel: Affects on-         |
| 0x03    | ADCSENS0    | -               | ly the corresponding channel |
| 0x04    | ADCPOST0    | -               |                              |
| 0x05    | MEASCONFIG0 | -               |                              |
| 0x06    | ADCCONFIG1  | Channel 1 Setup |                              |
| 0x07    | ADCSENS1    | -               |                              |
| 0x08    | ADCPOST1    | -               |                              |
| 0x09    | MEASCONFIG1 | -               |                              |
| 0x0A    | ADCCONFIG2  | Channel 2 Setup |                              |
| 0x0B    | ADCSENS2    | -               |                              |
| 0x0C    | ADCPOST2    | -               |                              |
| 0x0D    | MEASCONFIG2 | -               |                              |
| 0x0E    | ADCCONFIG3  | Channel 3 Setup |                              |
| 0x0F    | ADCSENS3    | -               |                              |
| 0x10    | ADCPOST3    | -               |                              |
| 0x11    | MEASCONFIG3 | -               |                              |
| 0x12    | ADCCONFIG4  | Channel 4 Setup |                              |
| 0x13    | ADCSENS4    |                 |                              |
| 0x14    | ADCPOST4    |                 |                              |
| 0x15    | MEASCONFIG4 | -               |                              |
| 0x16    | ADCCONFIG5  | Channel 5 Setup |                              |
| 0x17    | ADCSENS5    |                 |                              |
| 0x18    | ADCPOST5    | -               |                              |
| 0x19    | MEASCONFIG5 | -               |                              |

| Address | Name              | Description            | Туре                |
|---------|-------------------|------------------------|---------------------|
| 0x1A    | MEASRATE_H        | MEASURE RATE           | Global: Affects all |
| 0x1B    | MEASRATE_L        |                        | channels            |
| 0x1C    | MEASCOUNT0        | MEASCOUNT              |                     |
| 0x1D    | MEASCOUNT1        | _                      |                     |
| 0x1E    | MEASCOUNT2        |                        |                     |
| 0x1F    | LED1_A            | LED CURRENT            |                     |
| 0x20    | LED1_B            | _                      |                     |
| 0x21    | LED3_A            |                        |                     |
| 0x22    | LED3_B            | _                      |                     |
| 0x23    | LED2_A            |                        |                     |
| 0x24    | LED2_B            | _                      |                     |
| 0x25    | THRESHOLD0_H      | THRESHOLD SETUP        |                     |
| 0x26    | THRESHOLD0_L      |                        |                     |
| 0x27    | THRESHOLD1_H      | _                      |                     |
| 0x28    | THRESHOLD1_L      |                        |                     |
| 0x29    | UPPER_THRESHOLD_H | THRESHOLD WINDOW SETUP |                     |
| 0x2A    | UPPER_THRESHOLD_L |                        |                     |
| 0x2C    | LOWER_THRESHOLD_H |                        |                     |
| 0x2D    | LOWER_THRESHOLD_L |                        |                     |
| 0x2B    | BURST             | BURST                  |                     |

#### 7.1 Global Area of the Parameter Table

The Global Area represents resources that are shared among the six channels. See the next section for specific channel properties, and for channel-specific parameter setup.

| Table 7.2. Global | Area of the | Parameter | Table |
|-------------------|-------------|-----------|-------|
|-------------------|-------------|-----------|-------|

| Parameter         | Parameter Address | Description                         |
|-------------------|-------------------|-------------------------------------|
| I2C_ADDR          | 0x00              | I2C Address for SET_I2C_NEW_ADDR    |
| CHAN_LIST         | 0x01              | Channel Enable Register             |
| MEASRATE_H        | 0x1A              | Measurement Rate Register           |
| MEASRATE_L        | 0x1B              | Measurement Rate Register continued |
| MEASCOUNT0        | 0x1C              | Measurement Counter 0 Register      |
| MEASCOUNT1        | 0x1D              | Measurement Counter 1 Register      |
| MEASCOUNT2        | 0x1E              | Measurement Counter 2 Register      |
| LED1_A            | 0x1F              | LED Current Registers               |
| LED1_B            | 0x20              |                                     |
| LED3_A            | 0x21              |                                     |
| LED3_B            | 0x22              |                                     |
| LED2_A            | 0x23              |                                     |
| LED2_B            | 0x24              |                                     |
| THRESHOLD0_H      | 0x25              | Threshold 0 Register                |
| THRESHOLD0_L      | 0x26              | -                                   |
| THRESHOLD1_H      | 0x27              | Threshold 1 Register                |
| THRESHOLD1_L      | 0x28              | -                                   |
| UPPER_THRESHOLD_H | 0x29              | Window Upper Threshold Register     |
| UPPER_THRESHOLD_L | 0x2A              |                                     |
| BURST             | 0x2B              | Burst Control Register              |
| LOWER_THRESHOLD_H | 0x2C              | Window Lower Threshold Register     |
| LOWER_THRESHOLD_L | 0x2D              |                                     |

#### 7.1.1 I2C\_ADDR

| Parameter Address: 0x00 |       |   |          |   |   |   |   |   |
|-------------------------|-------|---|----------|---|---|---|---|---|
| Bit                     | 7     | 6 | 5        | 4 | 3 | 2 | 1 | 0 |
| Name                    | RSRVD |   | I2C_ADDR |   |   |   |   |   |
| Reset                   | 0     | 0 | 0        | 0 | 0 | 0 | 0 | 0 |

| Bit | Name     | Function                                                                                                                                                            |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSRVD    | To ensure compatibility with future devices, always write bits to 0.                                                                                                |
| 6:0 | I2C_ADDR | The 7-bit I2C address to use. The I2C address will update once a SET_I2C_NEW_ADDR is received. The temporary I2C address persists until the next reset or power up. |

#### 7.1.2 CHAN\_LIST

| Parameter Address: 0x01 |       |       |          |          |          |          |          |          |
|-------------------------|-------|-------|----------|----------|----------|----------|----------|----------|
| Bit                     | 7     | 6     | 5        | 4        | 3        | 2        | 1        | 0        |
| Name                    | RSRVD | RSRVD | CHAN5_EN | CHAN4_EN | CHAN3_EN | CHAN2_EN | CHAN1_EN | CHAN0_EN |
| Reset                   | 0     | 0     | 0        | 0        | 0        | 0        | 0        | 0        |

| Bit | Name     | Function                                                             |
|-----|----------|----------------------------------------------------------------------|
| 7:6 | RSRVD    | To ensure compatibility with future devices, always write bits to 0. |
| 5   | CHAN5_EN | Enables channel 5 for measurements.                                  |
| 4   | CHAN4_EN | Enables channel 4 for measurements.                                  |
| 3   | CHAN3_EN | Enables channel 3 for measurements.                                  |
| 2   | CHAN2_EN | Enables channel 2 for measurements.                                  |
| 1   | CHAN1_EN | Enables channel 1 for measurements.                                  |
| 0   | CHAN0_EN | Enables channel 0 for measurements.                                  |

# 7.1.3 MEASRATE\_H

| Parameter Address: 0x1A |       |       |       |       |   |        |           |   |
|-------------------------|-------|-------|-------|-------|---|--------|-----------|---|
| Bit                     | 7     | 6     | 5     | 4     | 3 | 2      | 1         | 0 |
| Name                    | RSRVD | RSRVD | RSRVD | RSRVD |   | MEASRA | ATE[11:8] |   |
| Reset                   | 0     | 0     | 0     | 0     | 0 | 0      | 0         | 0 |

| Bit | Name  | Function                                                                                                                                                                                                   |
|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RSRVD | To ensure compatibility with future devices, always write bits to 0.                                                                                                                                       |
| 3:0 |       | Sets the time period between measurement groups in autonomous and burst mode. This field is joined with MEASRATE_L to form the full 12-bit MEASRATE field. Each count of MEASRATE is equivalent to 800 µs. |

# 7.1.4 MEASRATE\_L

| Parameter Ad | Parameter Address: 0x1B |   |   |   |   |   |   |   |
|--------------|-------------------------|---|---|---|---|---|---|---|
| Bit          | 7                       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Name         | MEASRATE[7:0]           |   |   |   |   |   |   |   |
| Reset        | 0                       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Name | Function                                                                                                                                                                                                        |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | Sets the time period between measurement groups in autonomous and burst mode. This field is joined with MEASRATE_H to form the full 12-bit MEASRATE field. Each count of MEASRATE is equivalent to 800 $\mu$ s. |
# 7.1.5 MEASCOUNTx

0

|      | P   | arameter |   |   |       |       | Addres | 5 |   |  |
|------|-----|----------|---|---|-------|-------|--------|---|---|--|
|      | ME  | ASCOUNT0 |   |   |       |       | 0x1C   |   |   |  |
|      | MEA | ASCOUNT1 |   |   |       |       | 0x1D   |   |   |  |
|      | ME  | ASCOUNT2 |   |   |       |       | 0x1E   |   |   |  |
| Bit  | 7   | 6        | 5 | 4 |       | 3     | 2      | 1 | 0 |  |
| Name |     |          |   | M | IEASC | OUNTx |        |   |   |  |

| Bit | Name       | Function                    |                  |                   |                 |             |                    |             |
|-----|------------|-----------------------------|------------------|-------------------|-----------------|-------------|--------------------|-------------|
| 7:0 | MEASCOUNTx | Sets the counter            | ollover for the  | corresponding     | MEASCOUNT       | counter.    |                    |             |
|     |            | A value of 0 disat          | oles all channe  | ls that are using | that counter.   |             |                    |             |
|     |            | The recommende ment period. | d value is to se | et MEASCOUN       | Tx to 1 and use | the MEASRAT | TE field to set th | ne measure- |
|     |            | See 6.5 Timing or           | Channel Mea      | surements for d   | etails.         |             |                    |             |

0

0

0

0

0

0

0

# 7.1.6 LEDx

Reset

| Parameter | Address |
|-----------|---------|
| LED1_A    | 0x1F    |
| LED1_B    | 0x20    |
| LED3_A    | 0x21    |
| LED3_B    | 0x22    |
| LED2_A    | 0x23    |
| LED2_B    | 0x24    |

| Bit   | 7 | 6 | 5 | 4      | 3      | 2 | 1 | 0 |
|-------|---|---|---|--------|--------|---|---|---|
| Name  |   |   |   | LED_CL | IRRENT |   |   |   |
| Reset | 0 | 0 | 0 | 0      | 0      | 0 | 0 | 0 |

| Bit | Name             | Function                                                                                                                                                                          |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | LED_CUR-<br>RENT | Sets the LED current for the corresponding LEDx pin and LED bank selection.<br>See Table 8.8 Typical LED Current vs. LED Code on page 53 for the code to current mapping. The LED |
|     |                  | current is not monotonic in LED_CURRENT.<br>Channels select the LED driver and LED bank in their 7.2.4 MEASCONFIGx parameter.                                                     |

## 7.1.7 THRESHOLDx\_H

|     |     |                     | Parameter                                                |                 |         |                | Address | ; |   |  |  |
|-----|-----|---------------------|----------------------------------------------------------|-----------------|---------|----------------|---------|---|---|--|--|
|     |     | TI                  | HRESHOLD0_H                                              |                 |         |                | 0x25    |   |   |  |  |
|     |     | TI                  | HRESHOLD1_H                                              |                 |         | 0x27           |         |   |   |  |  |
| Bit | i   | 7                   | 6                                                        | 5               | 4       | 3              | 2       | 1 | 0 |  |  |
| Nam | ne  |                     |                                                          |                 | THRESHO | RESHOLDx[15:8] |         |   |   |  |  |
| Res | et  | 0                   | 0                                                        | 0               | 0       | 0              | 0       | 0 | 0 |  |  |
| Bit |     | Name                | Function                                                 |                 |         |                |         |   |   |  |  |
| 7:0 | 1 . | HRESH-<br>_Dx[15:8] | Used with THRE<br>bits. The thresho<br>channels in 16-bi | ld must be enal |         |                |         |   |   |  |  |

# 7.1.8 THRESHOLDx\_L

|     |    |                    | Parameter                                                 |                                                               |        |           | Address | ; |   |  |  |
|-----|----|--------------------|-----------------------------------------------------------|---------------------------------------------------------------|--------|-----------|---------|---|---|--|--|
|     |    | Tł                 | IRESHOLD0_L                                               |                                                               |        |           | 0x26    |   |   |  |  |
|     |    | Tŀ                 | IRESHOLD1_L                                               |                                                               |        | 0x28      |         |   |   |  |  |
| Bit | t  | 7                  | 6                                                         | 5                                                             | 4      | 3         | 2       | 1 | 0 |  |  |
| Nam | ne |                    |                                                           |                                                               | THRESH | OLDx[7:0] |         |   |   |  |  |
| Res | et | 0                  | 0                                                         | 0         0         0         0         0         0         0 |        |           |         |   |   |  |  |
| Bit |    | Name               | Function                                                  |                                                               |        |           |         |   |   |  |  |
| 7:0 |    | HRESH-<br>LDx[7:0] | Used with THREs<br>bits. The thresho<br>channels in 16-bi | ld must be enat                                               |        |           |         |   |   |  |  |

# 7.1.9 UPPER\_THRESHOLD\_H

| Parameter Ad | ldress: 0x29 |   |   |           |              |   |   |   |
|--------------|--------------|---|---|-----------|--------------|---|---|---|
| Bit          | 7            | 6 | 5 | 4         | 3            | 2 | 1 | 0 |
| Name         |              |   |   | UPPER_THR | ESHOLD[15:8] |   |   |   |
| Reset        | 0            | 0 | 0 | 0         | 0            | 0 | 0 | 0 |

| Bit | Name                  | Function                                                                                                                                                                                                                                                    |
|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | UPPER_THRESHOLD[15:8] | Used with UPPER_THRESHOLD_L to set the 16-bit threshold for window thresholding.<br>UPPER_THRESHOLD_H sets the upper 8 bits. The window threshold must be enabled<br>in ADCPOSTx.THRESH_EN. Thresholds should only be used with channels in 16-bit<br>mode. |

## 7.1.10 UPPER\_THRESHOLD\_L

| Parame | eter Addr | ess: 0x2A |                                               |                 |                   |                |                 |                |    |
|--------|-----------|-----------|-----------------------------------------------|-----------------|-------------------|----------------|-----------------|----------------|----|
| Bi     | t         | 7         | 6                                             | 5               | 4                 | 3              | 2               | 1              | 0  |
| Nan    | ne        |           |                                               |                 | UPPER_THR         | ESHOLD[7:0]    |                 |                |    |
| Res    | set       | 0         | 0                                             | 0               | 0                 | 0              | 0               | 0              | 0  |
| Bit    | Na        | ime F     | Function                                      |                 |                   |                |                 |                |    |
| 7:0    | PER_TI    | HRESH- F  | Jsed with UPPE<br>PER_THRESHO<br>POSTx.THRESH | LD_L sets the t | oottom 8 bits. Ti | ne window thre | shold must be e | enabled in ADC | ;_ |

## 7.1.11 LOWER\_THRESHOLD\_H

| Parame | eter Ac | dress: 0x20 | ;                                              |                 |                  |                |                |                |   |
|--------|---------|-------------|------------------------------------------------|-----------------|------------------|----------------|----------------|----------------|---|
| Bit    | t       | 7           | 6                                              | 5               | 4                | 3              | 2              | 1              | 0 |
| Nam    | ne      |             |                                                |                 | LOWER_THR        | ESHOLD[15:8]   |                |                |   |
| Res    | et      | 0           | 0                                              | 0               | 0                | 0              | 0              | 0              | 0 |
| Bit    |         | Name        | Function                                       |                 |                  |                |                |                |   |
| 7:0    | ER_     | - 1         | Used with LOWE<br>ER_THRESHOLI<br>POSTx.THRESH | D_H sets the bo | ottom 8 bits. Th | e window thres | hold must be e | nabled in ADC- |   |

### 7.1.12 LOWER\_THRESHOLD\_L

| Bit   | 7 | 6 | 5 | 4         | 3           | 2 | 1 | 0 |
|-------|---|---|---|-----------|-------------|---|---|---|
| Name  |   |   |   | LOWER_THR | ESHOLD[7:0] |   |   |   |
| Reset | 0 | 0 | 0 | 0         | 0           | 0 | 0 | 0 |

| Bit | Name        | Function                                                                              |
|-----|-------------|---------------------------------------------------------------------------------------|
| 7:0 | UP-         | Used with LOWER_THRESHOLD_H to set the 16-bit threshold for window thresholding. LOW- |
|     | PER_THRESH- | ER_THRESHOLD_L sets the bottom 8 bits. The window threshold must be enabled in ADC-   |
|     | OLD[7:0]    | POSTx.THRESH_EN. Thresholds should only be used with channels in 16-bit mode.         |

#### 7.1.13 BURST

| Parame | Parameter Address: 0x2B                                 |          |             |   |   |   |   |   |   |  |
|--------|---------------------------------------------------------|----------|-------------|---|---|---|---|---|---|--|
| Bit    |                                                         | 7        | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Nam    | ne                                                      | BURST_EN | BURST_COUNT |   |   |   |   |   |   |  |
| Rese   | et                                                      | 0        | 0           | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Bit    | Bit Name Function                                       |          |             |   |   |   |   |   |   |  |
| 7      | BURST_EN Set to 1 to enable burst mode.                 |          |             |   |   |   |   |   |   |  |
| 6:0    | BURST_COUNT Number of readings to make before stopping. |          |             |   |   |   |   |   |   |  |

#### 7.2 Channel Specific Setup Areas of the Parameter Table

Below is the summary of the four-byte channel-specific area in the parameter table. There are six copies in the table corresponding to up to six tasks/channels assigned to the sensor. They are located between addresses 0x02 and 0x19 hex.

#### Table 7.3. Channel Specific Setup Areas of the Parameter Table

| Register    | 7       | 6               | 5             | 4            | 3            | 2              | 1       | 0         |  |
|-------------|---------|-----------------|---------------|--------------|--------------|----------------|---------|-----------|--|
| ADCCONFIGx  | RSRVD   | DECIM_RATE[1:0] |               | ADCMUX[4:0]  |              |                |         |           |  |
| ADCSENSx    | HSIG    |                 | SW_GAIN[2:0]  |              | HW_GAIN[3:0] |                |         |           |  |
| ADCPOSTx    | RSRVD   | 24BIT_OUT       | P             | OSTSHIFT[2:0 | )]           | THRESH_P<br>OL | THRESH  | I_EN[1:0] |  |
| MEASCONFIGx | COUNTER | _INDEX[1:0]     | NDEX[1:0] RSF |              | BANK_SEL     | LED2_EN        | LED3_EN | LED1_EN   |  |

The following figure illustrates how to use the channel-specific registers in the parameter table above.



#### Figure 7.1. THRESH\_EN, COUNTER\_INDEX Fields in Each Channel Specific Register Area Points to Global Area Register THRESHOLDx and MEASCOUNTx (Respectively)

**Note:** In the figure above, the counter selected (1, 2, or 3) defines the number of 800  $\mu$ s periods to have between readings when the channel runs. The threshold selected defines the threshold used.

# 7.2.1 ADCCONFIGx

| Parameter Ad | Parameter Addresses: 0x02, 0x06, 0x0A, 0x0E, 0x12, 0x16 |         |                 |   |             |   |   |   |  |  |
|--------------|---------------------------------------------------------|---------|-----------------|---|-------------|---|---|---|--|--|
| Bit          | 7                                                       | 6       | 5               | 4 | 3           | 2 | 1 | 0 |  |  |
| Name         | RSRVD                                                   | DECIM_F | DECIM_RATE[1:0] |   | ADCMUX[4:0] |   |   |   |  |  |
| Reset        | 0                                                       | 0       | 0               | 0 | 0           | 0 | 0 | 0 |  |  |

| Bit | Name                 | Functio             | Function                |                       |                    |                             |                                 |                                                                                |                    |                                                                                            |  |
|-----|----------------------|---------------------|-------------------------|-----------------------|--------------------|-----------------------------|---------------------------------|--------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------|--|
| 7   | RSRVD                |                     |                         | To en                 | sure co            | ompatibility                | with future de                  | evices, always write                                                           | e bits t           | o 0.                                                                                       |  |
| 6:5 | DEC-<br>IM_RATE[1:0] | Decimat<br>clocks a | ion rate i<br>nd 48.8 µ | s an A/D<br>Is min me | optimiz<br>easuren | ation parar<br>nent time. ( | neter. The mo<br>Consult the re | ost common decima<br>lated application n                                       | ation v<br>otes fo | d per measurements.<br>alue is 0 for a 1024<br>or more details.<br>ADC count to be larger. |  |
|     |                      | Valu                |                         | No of 21<br>Clock     | MHz                | Measurer                    | ment time at<br>IN[3:0] = 0     | Measurement time at<br>HW_GAIN[3:0] = n                                        |                    | Usage                                                                                      |  |
|     |                      |                     |                         |                       |                    | nally for Al times belo     | DC offset can                   | s are repeated 2X i<br>cellation purposes<br>ne integration time<br>ent pairs. | . The              |                                                                                            |  |
|     |                      | 0                   |                         | 1024<br>2048          |                    | 48                          | .8 µs                           | 48.8*(2**n) µ                                                                  | IS                 | Normal                                                                                     |  |
|     |                      | 1                   |                         |                       |                    | 97                          | 97.6 µs 97.6*(2**n) µ           |                                                                                | IS                 | Useful for longer short measurement times                                                  |  |
|     |                      | 2                   |                         | 4096                  | ;                  | 19                          | 95 µs                           | 195*(2**n) µs                                                                  |                    | Useful for longer short measurement times                                                  |  |
|     |                      | 3                   |                         | 512                   |                    | 24                          | .4 µs                           | 24.4*(2**n) μs                                                                 |                    | Useful for very short measurement times                                                    |  |
| 4:0 | ADCMUX[4:0]          | The ADO             | C Mux se                | lects which           | ch phot            | odiode(s) a                 | are connected                   | to the ADCs for m                                                              | easure             | ement.                                                                                     |  |
|     |                      | See 7.3             | Photodic                | de Selec              | tion for           | more inform                 | mation regard                   | ing the location of                                                            | the ph             | otodiodes.                                                                                 |  |
|     |                      |                     | A                       | DCMUX[4               | :0]                |                             | Optica                          | I Functions                                                                    |                    | Relative Gain                                                                              |  |
|     |                      | 0                   | 0                       | 0                     | 0                  | 0                           | S                               | mall IR                                                                        |                    | 1x Small IR                                                                                |  |
|     |                      | 0                   | 0                       | 0                     | 0                  | 1                           | Ме                              | edium IR                                                                       |                    | 2x Small IR                                                                                |  |
|     |                      | 0                   | 0                       | 0                     | 1                  | 0                           | La                              | arge IR                                                                        |                    | 4x Small IR                                                                                |  |
|     |                      | 0                   | 1                       | 0                     | 1                  | 1                           | \\                              | Visible                                                                        |                    | 1x Visible                                                                                 |  |
|     |                      | 0                   | 1                       | 1                     | 0                  | 1                           | Larg                            | ge Visible                                                                     |                    | 2x Visible                                                                                 |  |

#### 7.2.2 ADCSENSx

| Parameter Ad | Parameter Addresses: 0x03, 0x07, 0x0B, 0x0F, 0x13, 0x17 |   |              |   |   |              |   |   |  |  |
|--------------|---------------------------------------------------------|---|--------------|---|---|--------------|---|---|--|--|
| Bit          | 7                                                       | 6 | 5            | 4 | 3 | 2            | 1 | 0 |  |  |
| Name         | HSIG                                                    |   | SW_GAIN[2:0] |   |   | HW_GAIN[2:0] |   |   |  |  |
| Reset        | 0                                                       | 0 | 0            | 0 | 0 | 0            | 0 | 0 |  |  |

| Bit | Name         | Function                                                                                          |                                                                                                                                         |
|-----|--------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7   | HSIG         | Enables the high signal range of the ADC.                                                         |                                                                                                                                         |
|     |              | The high signal range reduces the sensitivity light levels. The sensitivity ratio is defined in 8 |                                                                                                                                         |
| 6:4 | SW_GAIN[2:0] | rate selected.                                                                                    | with no pause between readings when in<br>e accumulation happens at the measurement<br>and an optional shift is applied later. See ADC- |
|     |              | Value                                                                                             | Number of Measurements                                                                                                                  |
|     |              | 0                                                                                                 | 1                                                                                                                                       |
|     |              | 1                                                                                                 | 2                                                                                                                                       |
|     |              | 2                                                                                                 | 4                                                                                                                                       |
|     |              | 3                                                                                                 | 8                                                                                                                                       |
|     |              | 4                                                                                                 | 16                                                                                                                                      |
|     |              | 5                                                                                                 | 32                                                                                                                                      |
|     |              | 6                                                                                                 | 64                                                                                                                                      |
|     |              | 7                                                                                                 | 128                                                                                                                                     |
| 3:0 | HW_GAIN[3:0] | Value                                                                                             | Nominal Measurement time for 512 decima-<br>tion rate                                                                                   |
|     |              | 0                                                                                                 | 24.4 µs                                                                                                                                 |
|     |              | 1                                                                                                 | 48.8 µs                                                                                                                                 |
|     |              | 2                                                                                                 | 97.5 μs                                                                                                                                 |
|     |              |                                                                                                   |                                                                                                                                         |
|     |              | 10                                                                                                | 25 ms                                                                                                                                   |
|     |              | 11                                                                                                | 50 ms                                                                                                                                   |
|     |              | 12 to 15                                                                                          | unused                                                                                                                                  |

## 7.2.3 ADCPOSTx

| Parameter Ad | Parameter Addresses: 0x04, 0x08, 0x0C, 0x10, 0x14, 0x18 |           |                |   |   |                |        |           |  |  |  |
|--------------|---------------------------------------------------------|-----------|----------------|---|---|----------------|--------|-----------|--|--|--|
| Bit          | 7                                                       | 6         | 5              | 4 | 3 | 2              | 1      | 0         |  |  |  |
| Name         | Reserved                                                | 24BIT_OUT | POSTSHIFT[2:0] |   |   | THRESH_P<br>OL | THRESH | L_EN[1:0] |  |  |  |
| Reset        | 0                                                       | 0         | 0              | 0 | 0 | 0              | 0      | 0         |  |  |  |

| Bit | Name            | Function                                                      |                                                                                                                                                                                |  |  |  |  |  |  |
|-----|-----------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7   | RESERVED        | To ensure co                                                  | ompatibility with future devices, always write bits to 0.                                                                                                                      |  |  |  |  |  |  |
| 6   | 24BIT_OUT       | Determines the size of the samples in the HOSTOUTx registers. |                                                                                                                                                                                |  |  |  |  |  |  |
|     |                 | 0: 16-bit unsi                                                | igned integer output                                                                                                                                                           |  |  |  |  |  |  |
|     |                 | 1: 24-bit sign                                                | : 24-bit signed integer output                                                                                                                                                 |  |  |  |  |  |  |
| 5:3 | POSTSHIFT[2:0]  |                                                               | The number of bits to shift right after SW accumulation. Allows the results of many additions not to overflow the output. Especially useful when the output is in 16 bit mode. |  |  |  |  |  |  |
| 2   | THRESH_POL      |                                                               | the polarity of the threshold based interrupt. This is only available on revision AB and bit is unused on revision AA.                                                         |  |  |  |  |  |  |
|     |                 | Value                                                         | Operation                                                                                                                                                                      |  |  |  |  |  |  |
|     |                 | 0                                                             | Interrupt is triggered when the sample is larger than the threshold (THRESH_EN is set to 1 or 2), or exits the threshold window (THRESH_EN is set to 3)                        |  |  |  |  |  |  |
|     |                 | 1                                                             | Interrupt is triggered when the sample is smaller than the threshold (THRESH_EN is set to 1 or 2), or enters the threshold window (THRESH_EN is set to 3)                      |  |  |  |  |  |  |
| 1:0 | THRESH_EN [1:0] | Value                                                         | Operation                                                                                                                                                                      |  |  |  |  |  |  |
|     |                 | 0                                                             | Do not use thresholds. Interrupt on every sample when interrupts are enabled in IRQ_ENABLE.                                                                                    |  |  |  |  |  |  |
|     |                 | 1                                                             | Revision AA: Interrupt when the measurement is larger than THRESHOLD1                                                                                                          |  |  |  |  |  |  |
|     |                 |                                                               | Revision AB: Interrupt when the measurement is larger/smaller than THRESHOLD1 as defined by THRESH_POL                                                                         |  |  |  |  |  |  |
|     |                 | 2                                                             | Revision AA: Interrupt when the measurement is larger than THRESHOLD1                                                                                                          |  |  |  |  |  |  |
|     |                 |                                                               | Revision AB: Interrupt when the measurement is larger/smaller than THRESHOLD1 as defined by THRESH_POL                                                                         |  |  |  |  |  |  |
|     |                 | 3                                                             | Revision AA: Interrupt when the measurement is larger than THRESHOLD2                                                                                                          |  |  |  |  |  |  |
|     |                 |                                                               | Revision AB: Interrupt when the measurement exits/enters the window defined by UP-<br>PER_THRESHOLD and LOWER_THRESHOLD                                                        |  |  |  |  |  |  |

#### 7.2.4 MEASCONFIGx

| Parameter Ad | Parameter Addresses: 0x05, 0x0A, 0x0D, 0x11, 0x15, 0x19 |            |     |     |          |         |         |         |  |  |
|--------------|---------------------------------------------------------|------------|-----|-----|----------|---------|---------|---------|--|--|
| Bit          | 7                                                       | 6          | 5   | 4   | 3        | 2       | 1       | 0       |  |  |
| Name         | COUNTER                                                 | INDEX[1:0] | RSF | RVD | BANK_SEL | LED2_EN | LED3_EN | LED1_EN |  |  |
| Reset        | 0                                                       | 0          | 0   | 0   | 0        | 0       | 0       | 0       |  |  |

| Bit  | Name               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Function                                                                                                              |  |  |  |  |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:6  | COUNTER_INDEX[1:0] | Selects which of the three counters (MEASCOUNTx) in the global parameter list is ir<br>this channel. These counters control the period/frequency of measurements. When t<br>channel uses the COUNTER_INDEX[1:0] to select a MEASCOUNTk register in the<br>ter table, then the time between measurements for this channel is = 800 us * MEASF<br>MEASCOUNTk. A value of zero in MEASRATE will prevent autonomous mode from working. Similarl<br>in MEASCOUNTk will prevent the autonomous mode from working for the concerner<br>nel |                                                                                                                       |  |  |  |  |
|      |                    | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Results                                                                                                               |  |  |  |  |
|      |                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Measurement not be performed except in BURST or Forced modes                                                          |  |  |  |  |
|      |                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Selects MEASCOUNT0                                                                                                    |  |  |  |  |
|      |                    | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Selects MEASCOUNT1                                                                                                    |  |  |  |  |
|      |                    | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Selects MEASCOUNT2                                                                                                    |  |  |  |  |
| 5:4  | RSRVD              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | as previously LED_TRIM. The use of the LED_TRIM is not recomet this field to 0 and adjust the LED current using LEDx. |  |  |  |  |
| 3    | BANK_SEL           | Selects whether t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | o use the LEDx_A or the LEDx_B LED current configuration.                                                             |  |  |  |  |
|      |                    | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LED current registers used to configure LED driver.                                                                   |  |  |  |  |
|      |                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LED1_A, LED2_A, LED3_A                                                                                                |  |  |  |  |
|      |                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LED1_B, LED2_B, LED3_B                                                                                                |  |  |  |  |
| 2    | LED2_EN            | Enables the LED2 driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                     |  |  |  |  |
| 1    | LED3_EN            | Enables the LED3 driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                                                                                                                     |  |  |  |  |
| 0    | LED1_EN            | Enables the LED1 driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                       |  |  |  |  |
| Note |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                       |  |  |  |  |

#### Note:

1. This is only available in Si1152 and Si1153.

2. This is only available in Si1153.

#### 7.3 Photodiode Selection

The ADCCONFIGx.ADCMUX [4:0] register controls the photodiode selection. The photodiode spectral responses are shown in the electrical specifications section.

For proximity sensing, it is best to use the large IR photodiode as this has the highest sensitivity resulting in the furthest detection range. For ambient light sensing, both the visible and IR photodiodes should be used to estimate the brightness to correct for the spectral responses.

The infrared and visible photodiodes have the same area, however the infrared photodiode is more sensitive. This can be seen in the relative optical spectral response shown in Figure 8.5 Photodiode Spectral Response Normalized to IR Maximum Response on page 56.



Photodiodes: 324 um x 324 um

Figure 7.2. Photodiode Locations



| Photodiode Selection | Relative Area |
|----------------------|---------------|
| Small                | 1x            |
| Medium               | 2x            |
| Large                | 4x            |

# 8. Electrical Specifications

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise.

- Typical values are based on T<sub>AMB</sub>=25  $^{\circ}$ C and V<sub>DD</sub>=3.3 V, by production test and/or technology characterization.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation and operating temperature unless stated otherwise.
- Single channel enabled with configuration: DECIM\_RATE=0, HSIG=0, HW\_GAIN=0, SW\_GAIN=0.
- Angle of incidence of light is 0°.

| Table 8.1. | Recommended | Operating | Conditions |
|------------|-------------|-----------|------------|
|------------|-------------|-----------|------------|

| Parameter                               | Symbol                          | Condition               | Min                   | Тур | Мах                   | Unit    |
|-----------------------------------------|---------------------------------|-------------------------|-----------------------|-----|-----------------------|---------|
| V <sub>DD</sub> Supply Voltage          | V <sub>DD</sub>                 |                         | 1.62                  | —   | 3.6                   | V       |
| V <sub>DD</sub> OFF Supply Voltage      | V <sub>DD_OFF</sub>             | OFF mode                | -0.3                  |     | 0.5                   | V       |
| V <sub>DD</sub> Supply Ripple Voltage   |                                 | V <sub>DD</sub> = 3.3 V | _                     | _   | 50                    | mVpp    |
|                                         |                                 | 1 kHz – 10 MHz          |                       |     |                       | in v pp |
| Operating Temperature                   | Т                               |                         | -40                   | 25  | 85                    | °C      |
| SCL, SDA, Input High Logic Volt-<br>age | I <sup>2</sup> C <sub>VIH</sub> |                         | V <sub>DD</sub> x 0.7 |     | V <sub>DD</sub>       | V       |
| SCL, SDA Input Low Logic                | I <sup>2</sup> C <sub>VIL</sub> |                         | 0                     | _   | V <sub>DD</sub> x 0.3 | V       |
| Voltage                                 |                                 |                         |                       |     |                       |         |
| Start-Up Time                           |                                 | $V_{DD}$ above 1.62 V   | 25                    | _   | —                     | ms      |
| LED Supply Voltage                      | VLED                            |                         |                       |     | 5.5                   | V       |

#### Table 8.2. Electrical Performance Characteristics

| Parameter                                   | Symbol  | Condition <sup>1</sup>                  | Min | Тур  | Мах | Unit |
|---------------------------------------------|---------|-----------------------------------------|-----|------|-----|------|
| I <sub>DD</sub> Standby Mode (sleep)        | Isb     | No ADC Conversions                      | —   | 125  | _   | nA   |
|                                             |         | No I <sup>2</sup> C Activity            |     |      |     |      |
|                                             |         | V <sub>DD</sub> = 1.8 V                 |     |      |     |      |
|                                             | Isb     | No ADC Conversions                      | _   | 1.25 | _   | μA   |
|                                             |         | No I <sup>2</sup> C Activity            |     |      |     |      |
|                                             |         | V <sub>DD</sub> = 3.3 V                 |     |      |     |      |
| I <sub>DD</sub> Standby Mode (sleep) RTC On | lsb,rtc | Sleep Current during<br>Autonomous Mode | —   | 0.55 |     | μA   |
|                                             |         | V <sub>DD</sub> = 1.8 V                 |     |      |     |      |
|                                             | lsb,rtc | Sleep Current during<br>Autonomous Mode | —   | 1.8  | _   | μA   |
|                                             |         | V <sub>DD</sub> = 3.3 V                 |     |      |     |      |

| Parameter                                                                          | Symbol               | Condition <sup>1</sup>                                                            | Min | Тур  | Max                   | Unit |
|------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------|-----|------|-----------------------|------|
| I <sub>DD</sub> Suspend Mode                                                       | Isus                 | ADC Conversion In<br>Progress                                                     | _   | 1.56 | —                     | mA   |
|                                                                                    |                      | V <sub>DD</sub> = 1.8 V                                                           |     |      |                       |      |
|                                                                                    | lsus                 | ADC Conversion In<br>Progress                                                     | _   | 1.6  | _                     | mA   |
|                                                                                    |                      | V <sub>DD</sub> = 3.3 V                                                           |     |      |                       |      |
| I active, but not measuring                                                        | l active             | Responding to com-<br>mands, Preparing and<br>calculating results of<br>readings. |     | 4.25 | _                     | mA   |
|                                                                                    |                      | V <sub>DD</sub> = 1.8 V                                                           |     |      |                       |      |
|                                                                                    | l active             | Responding to com-<br>mands, Preparing and<br>calculating results of<br>readings. |     | 4.5  | _                     | mA   |
|                                                                                    |                      | V <sub>DD</sub> = 3.3 V                                                           |     |      |                       |      |
| INT, SCL, SDA                                                                      |                      | V <sub>DD</sub> = 3.3 V                                                           | -1  | _    | 1                     | μA   |
| Leakage Current                                                                    |                      |                                                                                   |     |      |                       |      |
| Processing Time per Measurement<br>(During this time the current is I Ac-<br>tive) | t <sub>process</sub> | ALS or Proximity                                                                  |     | 155  |                       | μs   |
| A/D startup time (During this time the current is I Suspend)                       | t <sub>adstart</sub> | ADC startup time prior<br>to measurement                                          | _   | 48.8 | _                     | μs   |
| Ratio of readings with HSIG=0 and                                                  |                      | 525 nm light,                                                                     | _   | 15.2 | —                     |      |
| HSIG=1 for the visible photodiode.                                                 |                      | ADCMUX=0x11                                                                       |     |      |                       |      |
| Ratio of readings with HSIG=0 and HSIG=1 for the IR photodiode.                    |                      | 940 nm light                                                                      | _   | 15.2 |                       |      |
|                                                                                    |                      | ADCMUX=0x0                                                                        |     |      |                       |      |
| SCL, SDA VOL                                                                       |                      |                                                                                   | _   |      | V <sub>DD</sub> * 0.2 | V    |
| INT VOL                                                                            |                      |                                                                                   | _   | _    | 0.4                   | V    |

1. Unless specifically stated in the Condition column, electrical data assumes ambient light levels < 1 klx.

2. Guaranteed by design and characterization.

# Test Conditions: DECIM=0, HW\_GAIN=0, SW\_GAIN=0, HSIG=0

| Table 8.3. | <b>Optical Performance</b> | <b>Characteristics:</b> | Si115x-AB00 |
|------------|----------------------------|-------------------------|-------------|
|------------|----------------------------|-------------------------|-------------|

| Parameter                          | Symbol | Condition      | Min | Тур  | Мах | Unit                        |
|------------------------------------|--------|----------------|-----|------|-----|-----------------------------|
| Small Visible Photodiode Response  |        | 460 nm (blue)  | _   | 190  | —   | ADC                         |
| ADCMUX=0x11                        |        | 525 nm (green) | _   | 160  | —   | Counts /(W/m <sup>2</sup> ) |
|                                    |        | 625 nm (red)   | _   | 100  | _   |                             |
|                                    |        | 850 nm (IR)    | _   | 30   |     |                             |
|                                    |        | 940 nm (IR)    | _   | 10   | —   | _                           |
| Medium Visible Photodiode Re-      |        | 460 nm (blue)  | _   | 380  | _   | ADC                         |
| sponse                             |        | 525 nm (green) | _   | 320  | —   | Counts /(W/m <sup>2</sup> ) |
| ADCMUX=0x13                        |        | 625 nm (red)   | _   | 200  | —   |                             |
|                                    |        | 850 nm (IR)    | _   | 60   | —   | _                           |
|                                    |        | 940 nm (IR)    | _   | 20   | —   | _                           |
| Small Infrared Photodiode Response |        | 460 nm (blue)  | _   | 90   | —   | ADC                         |
| ADCMUX=0x0                         |        | 525 nm (green) | _   | 260  | —   | Counts /(W/m <sup>2</sup> ) |
|                                    |        | 625 nm (red)   | _   | 510  | —   |                             |
|                                    |        | 850 nm (IR)    | _   | 690  | _   | _                           |
|                                    |        | 940 nm (IR)    | _   | 490  | —   |                             |
| Medium Infrared Photodiode Re-     |        | 460 nm (blue)  | _   | 190  | —   | ADC                         |
| sponse<br>Photodiode Response      |        | 525 nm (green) | _   | 520  | _   | Counts /(W/m <sup>2</sup> ) |
|                                    |        | 625 nm (red)   | _   | 1000 | —   |                             |
| ADCMUX=0x1                         |        | 850 nm (IR)    | _   | 1280 | —   |                             |
|                                    |        | 940 nm (IR)    | -   | 860  | _   |                             |

# Test Conditions: DECIM=0, HW\_GAIN=0, SW\_GAIN=0, HSIG=0

# Table 8.4. Optical Performance Characteristics: Si115x-AB09 with IR optical bandpass filter

| Parameter                          | Symbol | Condition      | Min | Тур | Max | Unit                        |
|------------------------------------|--------|----------------|-----|-----|-----|-----------------------------|
| Small Visible Photodiode Response  |        | 460 nm (blue)  |     | 0   | _   | ADC                         |
| ADCMUX=0x11                        |        | 525 nm (green) |     | 0   |     | Counts /(W/m <sup>2</sup> ) |
|                                    |        | 625 nm (red)   | _   | 0   | _   |                             |
|                                    |        | 850 nm (IR)    | _   | 0   |     |                             |
|                                    |        | 940 nm (IR)    | _   | 10  | _   |                             |
| Medium Visible Photodiode Re-      |        | 460 nm (blue)  | _   | 0   | _   | ADC                         |
| sponse                             |        | 525 nm (green) |     | 0   | _   | Counts /(W/m <sup>2</sup> ) |
| ADCMUX=0x13                        |        | 625 nm (red)   | _   | 10  | _   |                             |
|                                    |        | 850 nm (IR)    | _   | 0   | _   |                             |
|                                    |        | 940 nm (IR)    |     | 20  |     |                             |
| Small Infrared Photodiode Response |        | 460 nm (blue)  | _   | 0   | _   | ADC                         |
| ADCMUX=0x0                         |        | 525 nm (green) | _   | 0   | _   | Counts /(W/m <sup>2</sup> ) |
|                                    |        | 625 nm (red)   | _   | 10  | _   |                             |
|                                    |        | 850 nm (IR)    | _   | 40  | _   |                             |
|                                    |        | 940 nm (IR)    |     | 410 |     |                             |
| Medium Infrared Photodiode Re-     |        | 460 nm (blue)  | _   | 0   | _   | ADC                         |
| sponse                             |        | 525 nm (green) | _   | 0   |     | Counts /(W/m <sup>2</sup> ) |
| Photodiode Response                |        | 625 nm (red)   | _   | 10  |     |                             |
| ADCMUX=0x1                         |        | 850 nm (IR)    | _   | 80  |     |                             |
|                                    |        | 940 nm (IR)    | _   | 710 |     |                             |

| Parameter                  | Symbol              | Min                     | Тур | Max | Unit |
|----------------------------|---------------------|-------------------------|-----|-----|------|
| Clock Frequency            | f <sub>SCL</sub>    | _                       | _   | 400 | kHz  |
| Clock Pulse Width Low      | t <sub>LOW</sub>    | 1.3                     |     | _   | μs   |
| Clock Pulse Width High     | t <sub>HIGH</sub>   | 0.6                     | _   | _   | μs   |
| Rise Time                  | t <sub>R</sub>      | 20                      | _   | 300 | ns   |
| Fall Time                  | t <sub>F</sub>      | 20 *                    | _   | 300 | ns   |
|                            |                     | (V <sub>DD</sub> / 5.5) |     |     |      |
| Start Condition Hold Time  | t <sub>HD:STA</sub> | 0.6                     | _   | _   | μs   |
| Start Condition Setup Time | t <sub>SU:STA</sub> | 0.6                     | _   | _   | μs   |
| Input Data Setup Time      | t <sub>SU:DAT</sub> | 100                     | _   | _   | ns   |
| Data Hold Time             | t <sub>HD:DAT</sub> | 0                       | _   | _   | ns   |
| Output Data Valid Time     | t <sub>VD:DAT</sub> | _                       | _   | 0.9 | μs   |
| Stop Setup Time            | t <sub>SU:STO</sub> | 0.6                     | _   | _   | μs   |
| Bus Free Time              | t <sub>BUF</sub>    | 1.3                     | _   | _   | μs   |
| Suppressed Pulse Width     | t <sub>SP</sub>     | _                       | _   | 40  | ns   |
| Bus Capacitance            | Cb                  | _                       | _   | 400 | pF   |

# Table 8.5. I2C Timing Specifications

| Parameter                                         | Symbol | Test Condition | Min | Тур | Max | Unit  |
|---------------------------------------------------|--------|----------------|-----|-----|-----|-------|
| Forward voltage                                   | Vf1    | lf = 10 μA     | 0.8 | _   | _   | V     |
| Forward voltage                                   | Vf2    | lf = 50 mA     | _   | 1.4 | 1.8 | V     |
| Reverse current                                   | lr     | Vr = 10 V      | _   | _   | 5.0 | μA    |
| Peak wavelength                                   | λр     | lf = 50 mA     | 925 | 940 | 955 | nm    |
| Spectral half-width                               | Δλ     | lf = 50 mA     | _   | 30  | _   | nm    |
| Radiant flux                                      | Po     | lf = 50 mA     | 10  |     | _   | mW    |
| Radiant Intensity                                 | le     | lf = 50 mA     | 17  | 23  | 30  | mW/sr |
| Half Angle                                        | φ      |                | _   | 25  | _   | 0     |
| Note:<br>1. All specifications measured at 25 °C. |        |                |     |     |     |       |

# Table 8.6. LED Optical Characteristics

#### Table 8.7. Absolute Maximum Ratings

| Parameter                      | Condition                                        | Min  | Тур | Max | Unit |
|--------------------------------|--------------------------------------------------|------|-----|-----|------|
| V <sub>DD</sub> Supply Voltage |                                                  | -0.3 | _   | 4   | V    |
| Operating Temperature          |                                                  | -40  | —   | 85  | °C   |
| Storage Temperature            |                                                  | -65  | —   | 85  | °C   |
| INT, SCL, SDA Voltage          | at V <sub>DD</sub> = 0 V, T <sub>A</sub> < 85 °C | -0.5 | _   | 3.6 | V    |
| ESD Rating                     | Human Body Model                                 | _    | _   | 2   | kV   |
|                                | Machine Model                                    | _    | —   | 225 | V    |
|                                | Charged-Device Model                             | _    | _   | 2   | kV   |

| Order No. | LED Code | Current |
|-----------|----------|---------|
| 0         | 0x00     | 5.5     |
| 1         | 0x08     | 11      |
| 2         | 0x10     | 17      |
| 3         | 0x18     | 22      |
| 4         | 0x20     | 28      |
| 5         | 0x28     | 33      |
| 6         | 0x30     | 39      |
| 7         | 0x38     | 44      |
| 8         | 0x12     | 50      |
| 9         | 0x21     | 55      |
| 10        | 0x29     | 66      |
| 11        | 0x31     | 77      |
| 12        | 0x22     | 83      |
| 13        | 0x39     | 88      |
| 14        | 0x2A     | 100     |
| 15        | 0x23     | 111     |
| 16        | 0x32     | 116     |
| 17        | 0x3A     | 133     |
| 18        | 0x24     | 138     |
| 19        | 0x33     | 155     |
| 20        | 0x2C     | 166     |
| 21        | 0x3B     | 177     |
| 22        | 0x34     | 194     |
| 23        | 0x2D     | 199     |
| 24        | 0x3C     | 221     |
| 25        | 0x35     | 232     |
| 26        | 0x3D     | 265     |
| 27        | 0x36     | 271     |
| 28        | 0x3E     | 310     |
| 29        | 0x3F     | 354     |

#### Table 8.8. Typical LED Current vs. LED Code

#### Note:

1. At trim bit = 0.

2. The LED current is not monotonic in the LED code. This list is sorted



Figure 8.1. Typical LED Currents as a Function of LED Code

**Note:** In the figure above, the LED configuration happens in the Global Area registers, LED[1,2,3]\_[A,B], and in the MEASCONFIGx register of the channel-specific registers.



Figure 8.2. ADC Out as a Function of Distance

**Note:** The above graph is created under the following conditions: (LED1 = 16.6 mA, t = 24.4  $\mu$ s, HSIG =0). Grey 18% reflector target. Medium IR photodiode. LED beam ½ power is ±30 °C. Output is 5 mW total.



Figure 8.3. Si115x-AB9X LED Radiant Intensity vs. Angle (Indicative)



Figure 8.4. Si115x-AB9X LED Radiant Intensity vs. Forward Current (Indicative)



Figure 8.5. Photodiode Spectral Response Normalized to IR Maximum Response



Figure 8.6. Typical Angular Sensitivity of the Photodiodes (%)

# 9. Pin Descriptions

# 9.1 DFN Pin Description



Figure 9.1. 10-Pin DFN

## Table 9.1. Pin Descriptions

| Pin | Name      | Туре          | Description                                                                                                                                                                                                                                                     |
|-----|-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SDA       | Bidirectional | I <sup>2</sup> C Data.                                                                                                                                                                                                                                          |
| 2   | SCL       | Input         | I <sup>2</sup> C Clock.                                                                                                                                                                                                                                         |
| 3   | VDD       | Power         | Power Supply.                                                                                                                                                                                                                                                   |
|     |           |               | Voltage source.                                                                                                                                                                                                                                                 |
| 4   | INT       | Bidirectional | Interrupt Output.                                                                                                                                                                                                                                               |
|     |           |               | Open-drain interrupt output pin.                                                                                                                                                                                                                                |
| 5   | DNC       |               | Do Not Connect.                                                                                                                                                                                                                                                 |
|     |           |               | This pin is electrically connected to an internal Si115x node. It should remain un-<br>connected.                                                                                                                                                               |
| 6   | AD / LED2 | Bidirectional | LED2 output.                                                                                                                                                                                                                                                    |
|     |           |               | It is sensed during startup. Pull up to VDD with 47 k $\Omega$ resistor for default I <sup>2</sup> C address (0x53). Pull down with 47 k $\Omega$ resistor to select alternate I <sup>2</sup> C address (0x52) and do not use it as an LED driver in that case. |
| 7   | PU / LED3 | Bidirectional | LED3 output (Si1153 only)                                                                                                                                                                                                                                       |
|     |           |               | Connect to $V_{DD}$ through pull up resistor (mandatory for Si1151 and Si1152, mandatory for Si1153 if no LED is used)                                                                                                                                          |
| 8   | GND       | Power         | Ground.                                                                                                                                                                                                                                                         |
| 9   | LED1      | Output        | LED1 output.                                                                                                                                                                                                                                                    |
|     |           |               | Connect to $V_{DD}$ through a pull-up resistor when not in use.                                                                                                                                                                                                 |
| 10  | DNC       |               | Do Not Connect.                                                                                                                                                                                                                                                 |
|     |           |               | This pin is electrically connected to an internal Si115x node. It should remain un-<br>connected.                                                                                                                                                               |

#### 9.2 LGA Module Pin Description



Figure 9.2. 2.85 x 4.9 mm LGA Module

Table 9.2. Pin Descriptions

| Pin | Name      | Туре          | Description                                                                                                                                                                              |
|-----|-----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | DNC       |               | Do Not Connect.                                                                                                                                                                          |
|     |           |               | This pin is electrically connected to an internal Si115x node. It should remain un-<br>connected.                                                                                        |
| 2   | SDA       | Bidirectional | I <sup>2</sup> C Data.                                                                                                                                                                   |
| 3   | SCL       | Input         | I <sup>2</sup> C Clock.                                                                                                                                                                  |
| 4   | VDD       | Power         | Power Supply.                                                                                                                                                                            |
|     |           |               | Voltage source.                                                                                                                                                                          |
| 5   | INT       | Bidirectional | Interrupt Output.                                                                                                                                                                        |
|     |           |               | Open-drain interrupt output pin.                                                                                                                                                         |
| 6   | AD / LED2 | Bidirectional | LED2 output.                                                                                                                                                                             |
|     |           |               | Connect to $V_{\text{DD}}$ through pull up resistor (mandatory for Si1151 and Si1152, mandatory for Si1153 if no LED is used)                                                            |
| 7   | PU / LED3 | Bidirectional | LED3 output.                                                                                                                                                                             |
|     |           |               | Always connect to $V_{DD}$ through a pull-up resistor. Connect to an LED cathode if that output is used. Must be at logic level high during power-up sequence to allow normal operation. |
| 8   | GND       | Power         | Ground.                                                                                                                                                                                  |
| 9   | LED1      | Output        | LED1 output.                                                                                                                                                                             |
|     |           |               | Connect to $V_{DD}$ through a pull-up resistor when not in use.                                                                                                                          |
| 10  | LEDA      | Power         | LED Anode Supply. Connect to VLED.                                                                                                                                                       |

# 10. Package Outline

#### 10.1 10-Pin 2x2 mm DFN

DFN Package Diagram Dimensions illustrates the package details for the Si115x DFN package lists the values for the dimensions shown in the illustration.



Figure 10.1. DFN Package Diagram Dimensions

| Table 10.1. | Package | Diagram | Dimensions |
|-------------|---------|---------|------------|
|-------------|---------|---------|------------|

| Dimension | Min       | Nom  | Мах  |
|-----------|-----------|------|------|
| A         | 0.55      | 0.65 | 0.75 |
| b         | 0.20      | 0.25 | 0.30 |
| D         | 2.00 BSC. |      |      |
| e         | 0.50 BSC. |      |      |
| E         | 2.00 BSC. |      |      |
| L         | 0.30      | 0.35 | 0.40 |
| ааа       |           | 0.10 |      |
| bbb       | 0.10      |      |      |
| ccc       | 0.08      |      |      |
| ddd       | 0.10      |      |      |

1. All dimensions shown are in millimeters (mm).

2. Dimensioning and Tolerance per ANSI Y14.5M-1994.

#### 10.2 10-Pin LGA Module

The figure below illustrates the package details for the Si115x LGA package while the table lists the values for the dimensions shown in the illustration.



Figure 10.2. LGA Package Diagram Dimensions

| Dimension | Min      | Nom  | Мах  |
|-----------|----------|------|------|
| A         | 1.10     | 1.20 | 1.30 |
| A1        | 0.28     | 0.30 | 0.32 |
| b         | 0.55     | 0.60 | 0.65 |
| D         | 4.90 BSC |      |      |
| D1        | 4.00 BSC |      |      |
| e         | 1.00 BSC |      |      |
| E         | 2.85 BSC |      |      |
| E1        | 1.95 BSC |      |      |
| f         | 1.56 BSC |      |      |
| g         | 1.44 BSC |      |      |
| H1        | 0.98     | 1.03 | 1.08 |
| H2        | 1.19     | 1.24 | 1.29 |
| L         | 0.55     | 0.60 | 0.65 |
| У         | 3° REF   |      | -    |
| aaa       | 0.10     |      |      |
| bbb       | 0.10     |      |      |
| ссс       | 0.08     |      |      |
| ddd       | 0.10     |      |      |
| eee       | 0.10     |      |      |
| fff       | 0.10     |      |      |
| Notes:    |          |      |      |

# Table 10.2. 10-Pin LGA Module Package Diagram Dimensions

#### Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and tolerancing per ANSI Y14.5M-1994.

3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 11. Land Patterns

#### 11.1 2x2 mm DFN Land Pattern

See the figure and table below for the suggested 2 x 2 mm DFN PCB land pattern.



Figure 11.1. 2 x 2 mm DFN PCB Land Pattern

#### Table 11.1. Land Pattern Dimensions

| Dimension | mm   |
|-----------|------|
| C1        | 1.90 |
| C2        | 1.90 |
| E         | 0.50 |
| X         | 0.30 |
| Y         | 0.80 |

# Notes:

## General

- 1. All dimensions shown are in millimeters (mm).
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design

4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 mm minimum, all the way around the pad.

#### Stencil Design

- 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1 for all pads.

#### Card Assembly

- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020D specification for Small Body Components.

## 11.2 10-Pin LGA Module





#### Table 11.2. Land Pattern Dimensions

| Dimension | mm   |
|-----------|------|
| С         | 2.20 |
| E         | 1.00 |
| X         | 1.15 |
| Y         | 0.65 |

#### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm).
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design

4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 mm minimum, all the way around the pad.

#### **Stencil Design**

- 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1 for all pads.

#### **Card Assembly**

- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020D specification for Small Body Components.

# 12. Revision History

# Revision 1.4

August, 2022

- Updated Ordering Guide.
- Fixed MEASRATE field from 16-bit to 12-bit.
- Added restrictions on MEASCOUNT field.
- Removed the LED\_TRIM field and marked as reserved.
- Fixed I\_suspend electrical specification to include the ADC on current.
- Added I\_sleep,rtc specification for IDD calculations during autonomous mode in sleep.
- Added detailed register descriptions for global parameter table.
- · Clarified theory of operation throughout document.

# **Revision 1.3**

January, 2019

Updated data sheet to include content for Si1151 and Si1152.

# Revision 1.2

September, 2018

- Added interrupt modes to use threshold window.
- Updated the parameter table to the latest firmware.

#### **Revision 1.1**

October 5, 2017

Added OPN Si1153-AA09-AMR.

## **Revision 1.0**

September 29, 2016

- Updated Register in Table 8.2 Electrical Performance Characteristics on page 47 from Reset to IRQENABLE.
- Swapped position on LED2\_EN and LED\_3 EN.
- Added Max VLED voltage to 5.5 V.

## **Revision 0.9**

December 4, 2015

· Initial release.

# Smart. Connected. Energy-Friendly.



www.silabs.com/products



Quality www.silabs.com/quality



Support & Community www.silabs.com/community

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs product shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Lab

#### **Trademark Information**

Silicon Laboratories Inc.<sup>®</sup>, Silicon Laboratories<sup>®</sup>, Silicon Labs<sup>®</sup>, SiLabs<sup>®</sup> and the Silicon Labs logo<sup>®</sup>, Bluegiga<sup>®</sup>, Bluegiga Logo<sup>®</sup>, EFM<sup>®</sup>, EFM32<sup>®</sup>, EFR, Ember<sup>®</sup>, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals<sup>®</sup>, WiSeConnect, n-Link, ThreadArch<sup>®</sup>, EZLink<sup>®</sup>, EZRadio<sup>®</sup>, EZRadio<sup>®</sup>, Gecko<sup>®</sup>, Gecko OS, Gecko OS Studio, Precision32<sup>®</sup>, Simplicity Studio<sup>®</sup>, Telegesis, the Telegesis Logo<sup>®</sup>, USBXpress<sup>®</sup>, Zentri, the Zentri logo and Zentri DMS, Z-Wave<sup>®</sup>, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# www.silabs.com