# FEMTOCLOCK™ CRYSTAL-TO-LVDS/LVCMOS CLOCK GENERATOR ICS8402010I # GENERAL DESCRIPTION ICS8402010I is a low phase noise Clock Generator and is a member of the HiperClockS<sup>™</sup> family of high performance clock solutions from IDT. The device provides three banks of outputs and a reference clock. Each bank can be independently enabled by using output enable pins. A 25MHz, 18pF parallel resonant crystal is used to generate the 16.66MHz, 62.5MHz and 25MHz frequencies. The typical RMS phase jitter for this device is less than 1ps. # **FEATURES** - Three banks of outputs: - Bank A/B: three single-ended LVCMOS outputs at 16.66MHz Bank C: three differential LVDS outputs at 62.5MHz One single-ended reference clock output at 25MHz - Crystal input frequency: 25MHz - Maximum output frequency: 62.5MHz - RMS phase jitter @ 62.5MHz, using a 25MHz crystal, Integration Range (1.875MHz - 20MHz): 0.375ps (typical) - · Full 3.3V operating supply - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS6) packages # **BLOCK DIAGRAM** TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | |-------------------------|------------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{\mathtt{DDO\_REF}}$ | Power | | Output power supply pin for REF_OUT output. | | 2 | REF_OUT | Output | | Single-ended reference clock output. LVCMOS/LVTTL interface levels. | | 3, 4, 13,<br>16, 25, 32 | GND | Power | | Power supply ground. | | 5, 6, 7 | QA0, QA1, QA2 | Output | | Single-ended Bank A clock outputs. LVCMOS/LVTTL interface levels. | | 8 | $V_{DDO_A}$ | Power | | Output power supply pin for Bank A LVCMOS outputs. | | 9 | $V_{\mathtt{DDO}_{B}}$ | Power | | Output power supply pin for Bank B LVCMOS outputs. | | 10, 11, 12 | QB0, QB1, QB2 | Output | | Single-ended Bank B clock outputs. LVCMOS/LVTTL interface levels. | | 14 | MR | Input | Pulldown | Master reset, resets the internal dividers. During reset, LVCMOS outputs are pulled LOW and LVDS outputs are pulled LOW and HIGH, (QCx pulled LOW, nQCx pulled HIGH). LVCMOS/LVTTL interface levels. | | 15 | $V_{\scriptscriptstyleDD}$ | Power | | Core supply pin. | | 17, 24 | $V_{\mathtt{DDO}_{C}}$ | Power | | Output power supply pin for Bank C LVDS outputs. | | 18, 19 | QC0, nQC0 | Output | | Differential Bank C clock outputs. LVDS interface levels. | | 20, 21 | QC1, nQC1 | Output | | Differential Bank C clock outputs. LVDS interface levels. | | 22, 23 | QC2, nQC2 | Output | | Differential Bank C clock outputs. LVDS interface levels. | | 26 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 27, 28, 29 | OE0, OE1, OE2 | Input | Pullup | Output enable pins. See Table 3. LVCMOS/LVTTL interface levels. | | 30,<br>31 | XTAL_IN,<br>XTAL_OUT | Input | | Crystal oscillator interface. XTAL_OUT is the output. XTAL_IN is the input. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-----------------------------------------------|---------------------------------|--------------------------------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (per output) | QA[0:2],<br>QB[0:2],<br>REF_OUT | $V_{DD}$ , $V_{DDO\_A} = V_{DDO\_B} = V_{DDO\_BEF} = 3.465V$ | | 15 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | | 51 | | kΩ | | R <sub>out</sub> | Output Impedance | QA[0:2],<br>QB[0:2],<br>REF_OUT | | | 20 | | Ω | TABLE 3. OE FUNCTION TABLE | | Inputs | | | |-----|--------|-----|------------------------| | OE2 | OE1 | OE0 | Output States | | Х | Х | 0 | QA0, QB0, QC0 disabled | | Х | Х | 1 | QA0, QB0, QC0 enabled | | Х | 0 | X | QA1, QB1, QC1 disabled | | Х | 1 | Х | QA1, QB1, QC1 enabled | | 0 | Х | X | QA2, QB2, QC2 disabled | | 1 | Х | Х | QA2, QB2, QC2 enabled | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{DD} + 0.5V$ Outputs, $I_O$ (LVCMOS) -0.5V to $V_{DDO\ A,\ B}$ + 0.5V Outputs, I<sub>O</sub> (LVDS, V<sub>DDO C</sub>) Continuous Current 10mA Surge Current 15mA Operating Temperature Range, Ta $-40^{\circ}$ C to $+85^{\circ}$ C Storage Temperature, T<sub>STG</sub> $-65^{\circ}$ C to $150^{\circ}$ C Package Thermal Impedance, $\theta_{JA}$ 37.0°C/W (0 mps) Junction-to-Ambient JA 37.0 Package Thermal Impedance, $\theta_{\mbox{\tiny JB}}$ 0.5°C/W Junction-to-Board 29.6°C/W Package Thermal Impedance, $\theta_{\text{JC}}$ Junction-to-Case I periods may affect product reliability. **NOTE:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------------------------------------------------------------------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | V <sub>DD</sub> - 0.15 | 3.3 | V <sub>DD</sub> | V | | V <sub>DDO_A</sub> ,<br>V <sub>DDO_B</sub> ,<br>V <sub>DDO_C</sub> ,<br>V <sub>DDO_REF</sub> | Output Supply Voltage | | 3.135 | 3.3V | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 25 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 15 | mA | | I <sub>DDO_A</sub> + I <sub>DDO_B</sub> + I <sub>DDO_C</sub> + I <sub>DDO_REF</sub> | | | | | 30 | mA | Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO\_A} = V_{DDO\_B} = V_{DDO\_REF} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------|------------------------------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | | Input | OE0, OE1, OE2 | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μA | | 'ін | High Current | MR | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | ļ. | Input | OE0, OE1, OE2 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | ¹IL | Low Current | MR | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | V <sub>OH</sub> | Output<br>High Voltage; NOTE 1 | REF_OUT,<br>QA[0:2], QB[0:2] | $V_{DDO_X} = 3.465V$ | 2.6 | | | V | | V <sub>OL</sub> | Output<br>Low Voltage; NOTE 1 | REF_OUT,<br>QA[0:2], QB[0:2] | $V_{DDO_{-}X} = 3.465V$ | | | 0.5 | V | NOTE: $V_{DDO\_X}$ denotes $V_{DDO\_A}$ , $V_{DDO\_B}$ and $V_{DDO\_REF}$ . NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDO\_A,\_B,\_REF}/2$ . See Parameter Measurement Information, Output Load Test Circuit diagram. Table 3C. LVDS DC Characteristics, $V_{DD} = V_{DDO\_C} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 300 | 450 | 550 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | | 1.325 | 1.450 | 1.575 | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | | 50 | mV | #### TABLE 4. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|---------|-----------|---------|-------| | Mode of Oscillation | | Fu | undamenta | ıl | | | Frequency | | | 25 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | NOTE: Characterized using an 18pF parallel resonant crystal. Table 5. AC Characteristics, $V_{DD} = V_{DDO,A} = V_{DDO,B} = V_{DDO,BEF} = V_{DDO,C} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------|----------------------|-------------------------------------------------|---------|---------|---------|-------| | | | QC[0:2]/<br>nQC[0:2] | | | 62.5 | | MHz | | f <sub>out</sub> | Output Frequency | REF_OUT | | | 25 | | MHz | | 001 | | QA[0:2],<br>QB[0:2] | | | 16.66 | | MHz | | tsk(o) | Output Skew;<br>NOTE 1, 2 | QA[0:2],<br>QB[0:2] | | | | 125 | ps | | | Bank Skew;<br>NOTE 2, 3 | QC[0:2]/<br>nQC[0:2] | | | | 60 | ps | | tsk(b) | | QA[0:2] | | | | 100 | ps | | | | QB[0:2] | | | | 125 | ps | | <i>t</i> jit(Ø) | RMS Phase Jitter (Random); NOTE 4 | QC[0:2]/<br>nQC[0:2] | 62.5MHz, Integration Range:<br>1.875MHz – 20MHz | | 0.375 | | ps | | + /+ | Output | QC[0:2]/<br>nQC[0:2] | 20% to 80% | 165 | | 450 | ps | | t <sub>R</sub> / t <sub>F</sub> | Rise/Fall Time | QA[0:2],<br>QB[0:2] | 20% to 80% | 450 | | 1000 | ps | | | Output Duty Cycle | QC[0:2]/<br>nQC[0:2] | | 47 | | 53 | % | | odc | Output Duty Cycle | QA[0:2],<br>QB[0:2] | | 45 | | 55 | % | NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{\text{DDO\_x}}/2$ . NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew within a bank of outputs at the same voltage and with equal load conditions. NOTE 4: Please refer to the Phase Noise Plot. # TYPICAL PHASE NOISE AT 62.5MHz (LVDS) # PARAMETER MEASUREMENT INFORMATION # 3.3V LVDS OUTPUT LOAD AC TEST CIRCUIT # 3.3V LVCMOS OUTPUT LOAD AC TEST CIRCUIT ### **RMS PHASE JITTER** # LVCMOS OUTPUT SKEW LVDS BANK SKEW LVCMOS BANK SKEW # PARAMETER MEASUREMENT INFORMATION, CONTINUED nQC[0:2] $$dt_{PW} = t_{PERIOD}$$ $$dc = \frac{t_{PW}}{t_{PERIOD}} \times 100\%$$ # LVCMOS OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD # LVDS OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD # LVDS OUTPUT RISE/FALL TIME # LVCMOS OUTPUT RISE/FALL TIME DIFFERENTIAL OUTPUT VOLTAGE SETUP **OFFSET VOLTAGE SETUP** # APPLICATION INFORMATION ### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS8402010I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm DD}, V_{\rm DDA}$ and $V_{\rm DDO_X}$ should be individually connected to the power supply plane through vias, and $0.01\mu F$ bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{\rm CC}$ pin and also shows that $V_{\rm DDA}$ requires that an additional $10\Omega$ resistor along with a $10\mu F$ bypass capacitor be connected to the $V_{\rm DDA}$ pin. FIGURE 1. POWER SUPPLY FILTERING # RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS # INPUTS: #### LVCMOS CONTROL PINS Control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. # **OUTPUTS:** #### **LVCMOS OUTPUTS** All unused LVCMOS output can be left floating. There should be no trace attached. #### LVDS OUTPUTS All unused LVDS outputs should be terminated with 100 $\!\Omega$ resistor between the differential pair. # **CRYSTAL INPUT INTERFACE** The ICS8402010I has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. FIGURE 2. CRYSTAL INPUT INTERFACE # LVCMOS TO XTAL INTERFACE The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC couple capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and making R2 $50\Omega$ . FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE # LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 4. In a $100\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of $100\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 4. TYPICAL LVDS DRIVER TERMINATION #### VFQFN EPAD THERMAL RELEASE PATH In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/ slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadfame Base Package, Amkor Technology. FIGURE 5. P.C.ASSEMBLY FOR EXPOSED PAD THERMAL RELEASE PATH -SIDE VIEW (DRAWING NOT TO SCALE) # POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS8402010I. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS8402010I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{pp} = 3.3V + 5\% = 3.465V$ , which gives worst case results. ### **Core and Output Power Dissipation** • Power (core, output) = $V_{DD,MAX}^*$ ( $I_{DD}^* + I_{DDD,X}^* + I_{DDD,X}^*$ ) = 3.465V \* (25mA + 30mA + 15mA) = **242.6mW** # **LVCMOS Output Power Dissipation** - Output Impedance R<sub>OUT</sub> Power Dissipation due to Loading 50Ω to V<sub>DDO</sub>/2 Output Current I<sub>OUT</sub> = V<sub>DDO MAX</sub> / [2 \* (50Ω + R<sub>OUT</sub>)] = 3.465V / [2 \* (50Ω + 20Ω)] = 24.7mA - Power Dissipation on the R<sub>OUT</sub> per LVCMOS output Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \* (I<sub>OUT</sub>)<sup>2</sup> = $20\Omega$ \* (24.7mA)<sup>2</sup> = **12.25mW per output** - Total Power Dissipation on the R<sub>OUT</sub> Total Power (R<sub>OUT</sub>) = 12.25mW \* 6 = 73.5mW #### **Total Power Dissipation** - Total Power - = Power (core, output) + Power Dissipation (R<sub>OUT</sub>) - = 242.6 mW + 73.5 mW - = 316.1mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{\text{\tiny LA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is $37^{\circ}$ C/W per Table 6. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.316\text{W} * 37^{\circ}\text{C/W} = 96.7^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board. Table 6. Thermal Resistance $\theta_{_{\mathrm{JA}}}$ for 32-Lead VFQFN, Forced Convection # $\theta_{14}$ vs. Air Flow (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 37.0°C/W 32.4°C/W 29.0°C/W # RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} vs.$ Air Flow Table for 32 Lead VFQFN $\theta_{M}$ vs. Air Flow (Meters per Second) 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 37.0°C/W 32.4°C/W 29.0°C/W # TRANSISTOR COUNT The transistor count for ICS8402010I is: 7782 #### PACKAGE OUTLINE - K SUFFIX FOR 32 LEAD VFQFN NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 8 below. TABLE 7. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS (VHHD -2/ -4) | | | | | | | |-------------------------------------------------------------|-----------|---------|--|--|--|--| | SYMBOL | Minimum | Maximum | | | | | | N | 3 | 2 | | | | | | Α | 0.80 1.0 | | | | | | | A1 | 0 0.05 | | | | | | | А3 | 0.25 Re | ference | | | | | | b | 0.18 | 0.30 | | | | | | е | 0.50 E | BASIC | | | | | | N <sub>D</sub> | 8 | 3 | | | | | | N <sub>E</sub> | 8 | 3 | | | | | | D, E | 5.0 BASIC | | | | | | | D2, E2 | 3.0 3.3 | | | | | | | L | 0.30 | 0.50 | | | | | Reference Document: JEDEC Publication 95, MO-220 15 TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|-------------|---------------------------|--------------------|---------------| | 8402010AKI | ICS402010AI | 32 Lead VFQFN | Tray | -40°C to 85°C | | 8402010AKIT | ICS402010AI | 32 Lead VFQFN | 1000 Tape & Reel | -40°C to 85°C | | 8402010AKILF | ICS02010AIL | 32 Lead "Lead-Free" VFQFN | Tray | -40°C to 85°C | | 8402010AKILFT | ICS02010AIL | 32 Lead "Lead-Free" VFQFN | 1000 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com # For Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT # For Tech Support netcom@idt.com +480-763-2056 # **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)