

# Piezoelectric MEMS Voice Accelerometer with Adaptive ZeroPower Sensing<sup>™</sup>

# VA1210 DATASHEET

# **GENERAL DESCRIPTION**

The VA1210 is a high performance, low noise differential analog MEMS voice accelerometer (a.k.a bone sensor). It features Vesper's Adaptive ZeroPower Sensing<sup>TM</sup> that dramatically extends the battery life of always-on systems. Adaptive ZeroPower Sensing<sup>TM</sup> constantly monitors the background acceleration level to activate the system when pre-configured acceleration threshold (such as the user's voice) is detected. The entire signal chain of the ZeroPower Sensing<sup>TM</sup> system is in hibernate mode while sensing for voice. When voice is detected, the accelerometer can be switched to a Normal Mode where it will operate as any standard analog low noise accelerometer. The ZeroPower Sensing signal chain can also be used for hardware-based Voice Activity Detect.

The VA1210 has an ultra-small 2.9 x 2.76 x 0.9mm package. The accelerometer is solder reflow compatible with no sensitivity degradation. Vesper's Piezoelectric MEMS construction also enables operation in environmentally harsh surroundings due to immunity to dust and moisture ingress protection. It is ideal for applications requiring high quality voice call in battery powered consumer devices.

#### **FEATURES**

- Adaptive ZeroPower Sensing<sup>™</sup> (ZPS) Voice Accelerometer
- Built-in ultra-low power VAD (voice activity detection)
- Dust resistant and moisture resistant
- Differential Analog Output
- Mode selection using Mode pin
- Adaptive ZPL mode configurable through I<sup>2</sup>C
- Ultra-fast startup in all modes (<200 µSec)</li>
- Soft-start function to prevent pop & click noises
- BIST (Built-In-Self-Test) function
- RFI and EMI robust
- Wide Temperature Range: -40C to 85C
- Small Footprint 2.9 x 2.76mm LGA package footprint

### **APPLICATIONS**

- Truly Wireless Stereo (TWS) Earbuds and Headphones
- Background Noise and Wind Noise Suppression
- Hearables
- Wearables
- AutoMute
- Voice Activity Detection and Tap Detection
- Surface Microphone

# **ORDERING INFORMATION**

| Product  | Package<br>Description | Quantity |
|----------|------------------------|----------|
| VA1210AA | 13" Tape and Reel      | 5,000    |

See Lid Marking Section for actual product marking

Document Name: VA1210\_Datasheet Revision: R0.0.0



# **BLOCK DIAGRAM**



#### **TYPICAL APPLICATION CIRCUIT**



Vesper reserves the right to alter the datasheet specifications without notification. Vesper assumes no liability for the use of engineering samples and offers no warranty for this product.

info@vespermems.com

Page 1 of 22



# Piezoelectric MEMS Voice Accelerometer with Adaptive ZeroPower Sensing<sup>TM</sup>



# TABLE OF CONTENTS

| FEATURES                                                           |     |
|--------------------------------------------------------------------|-----|
| APPLICATIONS                                                       |     |
| ORDERING INFORMATION                                               |     |
| BLOCK DIAGRAM                                                      |     |
| SPECIFICATIONS                                                     | .3  |
| DEVICE MODES                                                       |     |
| ABSOLUTE MAXIMUM RATINGS                                           |     |
| RELIABILITY SPECIFICATIONS                                         |     |
| ACCELEROMETER OPERATION                                            |     |
|                                                                    |     |
| ADAPTIVE ZEROPOWER SENSING <sup>™</sup> MODE                       | .4  |
| SOFT START                                                         | . 5 |
| VA1210 STATE DIAGRAM                                               | .7  |
| POWER UP SEQUENCE                                                  | .7  |
| ELECTRICAL SPECIFICATION FOR I/O STAGES AND BUS LINES              | . 8 |
| I2C TRANSACTIONS                                                   |     |
| EXTENDED I2C TRANSACTION                                           | 11  |
| 12C ADDRESS                                                        |     |
| <b>I2C REGISTERS</b>                                               | 12  |
| I2C USER PROGRAMMABLE REGISTERS IN VA1210                          | 12  |
| BIST FUNCTION                                                      |     |
| TYPICAL PERFORMANCE CHARACTERISTICS                                |     |
| SOLDER REFLOW PROFILE                                              |     |
| SENSITIVE AXIS                                                     |     |
| DIMENSIONS AND PIN LAYOUT (Bottom View / Terminal Side Up)         |     |
| PCB DESIGN AND LAND PATTERN LAYOUT (Top View / Terminal Side Down) |     |
| LID MARKING                                                        |     |
| HANDLING INSTRUCTIONS                                              | 20  |
| TAPE AND REEL SPECIFICATIONS                                       |     |
| SUPPORTING DOCUMENTS                                               | 21  |
| COMPLIANCE INFORMATION                                             | 21  |
| CONTACT DETAILS                                                    |     |
| LEGAL INFORMATION                                                  |     |
| REVISION HISTORY                                                   | 22  |
|                                                                    |     |

Page 2 of 22

info@vespermems.com



# Piezoelectric MEMS Voice Accelerometer with Adaptive ZeroPower Sensing<sup>™</sup>

# **VA1210 DATASHEET**

### **SPECIFICATIONS**

All specifications are at 25°C, VDD = 1.8 V, unless otherwise noted.

| Parameter                   | Symbol | Conditions                                                                | Min. | Тур. | Max.   | Units                |
|-----------------------------|--------|---------------------------------------------------------------------------|------|------|--------|----------------------|
| Supply Voltage              | VDD    |                                                                           | 1.6  | 1.8  | 3.6    | V                    |
| Resonance Frequency         | Fr     | Frequency                                                                 |      | 4    |        | KHz                  |
| Polarity                    |        | Acceleration in +Z direction                                              |      |      | Increa | se in output voltage |
| Startup Time in ZPL<br>Mode |        | MODE = HIGH                                                               |      | 10   |        | mS                   |
| Startup Time Normal<br>Mode |        | MODE = LOW                                                                |      | 2.5  |        | mS                   |
| Mode-Transition Time        |        | Transition between ZPS and Normal mode within ±0.5dB of final sensitivity |      | 200  |        | μS                   |
| Acoustic Rejection          |        | 94dB SPL @ 250Hz, Inverse of<br>acoustic sensitivity                      |      | 85   |        | dBV/Pa               |
| Sensitive Axis              |        |                                                                           |      | Z    |        | Axis                 |

 The table below shows specifications for ZeroPower Sensing Mode (MODE HIGH) at 25°C, VDD = 1.8 V, unless otherwise noted.

 Parameter
 Symbol
 Conditions
 Min.
 Typ.
 Max.
 Units

| Falameter                                                                                                                                 | Symbol | Conditions        |  | I YPI | riax. | Units |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|--|-------|-------|-------|--|--|
| Supply Current- ZPS Mode (1)                                                                                                              |        | VDD On, MODE HIGH |  | 10    | 11    | μA    |  |  |
| Note 1. In very quiet environments where acceleration is $< 44$ mg, the current consumption in ZPS mode will increase from 10 UA to 15 UA |        |                   |  |       |       |       |  |  |

Note 1: In very quiet environments where acceleration is < 44mg, the current consumption in ZPS mode will increase from 10  $\mu$ A to 15  $\mu$ A

#### Table below shows specifications for Normal Mode (MODE LOW) at 25°C, VDD = 1.8 V, unless otherwise noted.

| Parameter                       | Symbol | Conditions                                                                      | Min. | Тур.        | Max. | Units     |
|---------------------------------|--------|---------------------------------------------------------------------------------|------|-------------|------|-----------|
| Output DC                       |        | DC Bias on pins OUTP and OUTM                                                   |      | 0.75        |      | V         |
| Output Offset                   |        | Voltage offset between OUTP and OUTM                                            |      | ±10         |      | mV        |
| Output Noise                    |        | 100Hz-2.4kHz, A-weighted Noise                                                  |      | <b>-</b> 87 |      | dBV(A)    |
| Equivalent Input<br>Noise       | EIN    | 100Hz to 2.4kHz, A-weighted, Input Referred                                     |      | 0.85        |      | mg<br>rms |
| Sensitivity                     | SENS   | 250Hz, Differential                                                             | -29  | -28         | -27  | dBV/g     |
| Signal-to-Noise<br>Ratio        | SNR    | 1grms @ 250Hz 100Hz-2.4kHz, A-weighted Noise                                    |      | 59          |      | dB(A)     |
| Total Harmonic<br>Distortion    | THD    | 1g, 250Hz                                                                       |      | 0.1         |      | %         |
| Max Input Level                 | VOP    | 10.0% THD                                                                       |      | 8.5         |      | g         |
| Power Supply<br>Rejection Ratio | PSRR   | VDD = 1.8V, 250Hz, 100mV <sub>PP</sub> Sine Wave                                |      | -75         |      | dB        |
| Power Supply<br>Rejection       | PSR    | VDD = 1.8V, 217Hz, 100mV <sub>PP</sub> square wave, 100 Hz – 2.4kHz, A-weighted |      | -85         |      | dB(A)     |
| Supply Current-<br>Normal Mode  |        | VDD On, MODE LOW                                                                |      | 105         | 115  | μA        |
| Output Impedance                | ZOUT   | Single-Ended output                                                             |      | 400         |      | Ω         |

### **DEVICE MODES**

| MODE               | Conditions        | OUTP/OUTM<br>Differential Output | DOUT Output | Mode<br>Transition<br>Time | Supply<br>Current   |
|--------------------|-------------------|----------------------------------|-------------|----------------------------|---------------------|
| OFF                | VDD OFF           | NA                               | NA          | NA                         | NA                  |
| ZPS <sup>(1)</sup> | VDD ON, MODE HIGH | Bias only                        | ZPS FLAG    | 200µS                      | 10µA <sup>(2)</sup> |
| Normal Mode        | VDD ON, MODE LOW  | Audio Output                     | ZPS FLAG    | 200µS                      | 105µA               |

Note: 1) The first time VDD is applied, it will take 1sec for the ZPS mode to adapt to the environment and be ready to trigger on vibrations.

2) In very quiet environments where acceleration is < 44mg, the current consumption in ZPS mode will increase from 10µA to 15µA.

Page 3 of 22

info@vespermems.com

# Piezoelectric MEMS Voice Accelerometer with Adaptive ZeroPower Sensing<sup>TM</sup>

# **VA1210 DATASHEET**

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                   | Rating                        | Units |
|-----------------------------|-------------------------------|-------|
| Supply Voltage              | -0.3 to +3.6                  | V     |
| Operating Temperature Range | -40 to +85                    | °C    |
| Storage Temperature Range   | -55 to +150                   | °C    |
| Mechanical Shock            | 10,000g per MIL-STD-883 M2002 |       |

#### **RELIABILITY SPECIFICATIONS**

| Stress Test                     | Method                | Description                                     |  |  |
|---------------------------------|-----------------------|-------------------------------------------------|--|--|
| Temperature Cycling Test        | JESD22-A104 (G)       | -40°C to +125°C, 850 cycles                     |  |  |
| High Temperature Operating Life | JESD22-A108           | +125°C, 1000 hours, biased                      |  |  |
| High Temperature Storage        | JESD22-A103           | +150C, 1000 hours, unbiased                     |  |  |
| Temperature Humidity Bias       | JESD22-A101           | +85°C, 85% RH, 1000 hours, biased               |  |  |
| Reflow                          | J-STD-020 - Level 1   | 3 reflow cycles with peak temperature of +260°C |  |  |
| ESD-HBM                         | JS-001                | 3 discharge, all pins, ± 2kV                    |  |  |
| ESD-CDM                         | JS-002                | 3 discharges, all pins, ± 750V                  |  |  |
| Mechanical Shock                | MIL-STD-883 M2002 (E) | 10,000g , 0.2ms                                 |  |  |
| Moisture Sensitivity Level      | J-STD-020 - Level 1   | Class 1                                         |  |  |

### **ACCELEROMETER OPERATION**

#### NORMAL MODE

In Normal Mode, when MODE is LOW, the VA1210 accelerometer will act as a normal analog output accelerometer. The VA1210 senses acceleration and provides a differential output on the OUTP and OUTN pins.

#### ADAPTIVE ZEROPOWER SENSING<sup>TM</sup> MODE

When MODE is HIGH, the device enters ZPS mode. In ZPS mode, DOUT goes high to indicate that the acceleration input has exceeded the set threshold. The typical application circuit for the VA1210 is shown below. Usage of the OUTP/OUTN pins and the DOUT pin for ZPS digital trigger is shown below.

The ZPS threshold automatically adapts to the background acceleration level in the environment. In situations with high background vibration, the threshold increases, so that the accelerometer does not trigger too often. Conversely, in quiet environments with low background vibration, the threshold automatically decreases to trigger on 'quieter' acceleration events. When the incoming vibration (acceleration) exceeds the ZPS threshold, the VA1210 sends an interrupt signal to the external codec or voice processor using a digital output pin (DOUT). The processor then pulls MODE LOW to switch to Normal Mode.

By default, ZPS is configured for TWS applications. The ZPS threshold is set to its lowest setting to trigger DOUT when a user starts talking. To ensure DOUT triggers when a user starts talking, the ZPS adaptive loop is turned off. The threshold acceleration level of a user talking is a static level. The ZPS threshold and ZPS adaptive loop together will ensure DOUT will trigger when a user starts speaking and stay low when they stop.

Page 4 of 22

info@vespermems.com



#### SOFT START

In order to prevent any pop or click noise, the VA1210 will maintain its outputs at common mode (VCM) while in ZPS mode. This will eliminate large turn-on transients at the VA1210 outputs when transitioning from ZPS to Normal Mode.



Switching between modes, when DOUT is High, the application processor can switch the VA1210 into Normal Mode. In Normal Mode, the VA1210 will output the analog audio signal.

Page 5 of 22

info@vespermems.com



The VA1210 block diagram with user-programmable blocks is shown below. Blocks shown in purple indicate I2C R/W programmable registers. By default, the feedback loop is turned off. This can be turned on by setting the PGA\_GAIN to different values.



Block Diagram of VA1210 with I2C programmable blocks shown in purple

Adaptive Mode automatically senses the average acceleration level of the environment, and adjusts the gain parameter, PGA\_GAIN of the programmable gain amplifier (PGA) over time. This is accomplished using a rectifier, low-pass filter (LPF), and window comparator in the feedback path of the ZPS loop. This feedback path tries to keep the input of the DOUT comparator near a fixed amplitude by rectifying the signal and filtering it with a very low corner low-pass filter (1Hz or 2Hz). Filtering with a 1Hz or 2Hz filter gives a slow-moving, long term average representation of the input acceleration level. The adaptive loop converges to the average acceleration input level within 1sec after power up and then slows back down to either 1 Hz to 2 Hz depending on how WOV\_RMS bit is set. A visual description of the VA1210 Adaptive ZPA mode is shown below:



VA1210 Functional Description

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 6 of 22

info@vespermems.com



### VA1210 STATE DIAGRAM

The state diagram below shows the different modes and the associated current consumption. In order to change modes, the MODE pin needs to be pulled HIGH or LOW.



VA1210 State Diagram



# POWER UP SEQUENCE

Power Sequence in Normal Mode

Power Sequence in ZPS Mode

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 7 of 22

info@vespermems.com



VA1210 DATASHEET

The power-up sequence of VA1210 is shown in graphs above. Upon power-up, the part will enter ZPS mode if MODE is HIGH. For the first one second after power-up, the DOUT output will be blanked to allow the ZPS circuitry to power up correctly and settle. After this initial second, the DOUT pin will be free to trigger.

When MODE is applied LOW, the accelerometer will enter Normal Mode. The ZPS lineup will continue to function during Normal Mode and track the acceleration.

A DOUT pin event is not required to enter one of the accelerometer modes, anytime the MODE pin is toggled the part will transition into the required mode.

When the acceleration exceeds the ZPS threshold, the VA1210 will pull the DOUT pin HIGH, and the voice processor will have to pull the MODE pin LOW so that the VA1210 enters Normal Mode. The analog output will reach +/- 0.5 dB sensitivity within 200µs.

Note: during ZPL mode the outputs will be held at common mode to ensure that no big DC shift will take place when transitioning to Normal Mode. This should prevent any pop or click noise.

| Devenueter                                                           | Cumbel           | Conditions                                                                                      | Standa              | rd mode             | Fas                                              | t mode              | Fast mo                                          | ode plus            | 11 million |
|----------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------|---------------------|---------------------|--------------------------------------------------|---------------------|--------------------------------------------------|---------------------|------------|
| Parameter                                                            | Symbol           | Conditions                                                                                      | Min                 | Max                 | Min                                              | Max                 | Min                                              | Max                 | Units      |
| LOW-level input voltage <sup>[1]</sup>                               | VIL              |                                                                                                 | -0.5                | 0.3 V <sub>DD</sub> | -0.5                                             | 0.3 V <sub>DD</sub> | -0.5                                             | 0.3 V <sub>DD</sub> | V          |
| LOW-level input voltage [1]                                          | VIH              |                                                                                                 | 0.7 V <sub>DD</sub> | [2]                 | 0.7 V <sub>DD</sub>                              | [2]                 | 0.7 V <sub>DD</sub> <sup>[1]</sup>               | [2]                 | V          |
| Hysteresis of Schmitt trigger inputs                                 | V <sub>hys</sub> |                                                                                                 |                     |                     | 0.05 V <sub>DD</sub>                             |                     | 0.05 V <sub>DD</sub>                             |                     | V          |
| LOW-level output voltage 1                                           | VOL1             | (open-drain or open-<br>collector) at 3mA sink<br>current; V <sub>DD</sub> >2V                  | 0                   | 0.4                 | 0                                                | 0.4                 | 0                                                | 0.4                 | v          |
| LOW-level output voltage 2                                           | V <sub>OL2</sub> | (open-drain or open-<br>collector) at 2mA sink<br>current <sup>[3]</sup> ; V <sub>DD</sub> <=2V |                     |                     | 0                                                | 0.2 V <sub>DD</sub> | 0                                                | 0.2 V <sub>DD</sub> | v          |
| LOW-level output current                                             | I <sub>OL</sub>  | $V_{OL} = 0.4 V$                                                                                | 3                   |                     | 3                                                |                     | 20                                               |                     | mA         |
|                                                                      |                  | V <sub>OL</sub> = 0.6 V <sup>[4]</sup>                                                          |                     |                     | 6                                                |                     |                                                  |                     | mA         |
| Output fall time from $V_{\text{IHmin}}$ to $V_{\text{ILmax}}$       | t <sub>Of</sub>  |                                                                                                 |                     | 250 [5]             | 20 x (V <sub>DD</sub> /<br>5.5 V) <sup>[6]</sup> | 250 [5]             | 20 x (V <sub>DD</sub><br>/ 5.5 V) <sup>[6]</sup> | 120 [7]             | ns         |
| Pulse width of spikes that must be<br>suppressed by the input filter | t <sub>SP</sub>  |                                                                                                 |                     |                     | 0                                                | 50 [8]              | 0                                                | 50 <sup>[8]</sup>   | ns         |
| Input current each I/O pin                                           | li               | $0.1V_{DD} < V_{I} < 0.9V_{DDmax}$                                                              | -10                 | +10                 | -10 <sup>[9]</sup>                               | +10 [9]             | -10 <sup>[9]</sup>                               | +10 [9]             | μA         |
| Capacitance for each I/O pin [10]                                    | Ci               |                                                                                                 |                     | 10                  |                                                  | 10                  |                                                  | 10                  | pF         |

# **ELECTRICAL SPECIFICATION FOR I2C**

Characteristics of the SDA and SCL I/O Stages

[1] Some legacy Standard-mode devices had fixed input levels of  $V_{IL} = 1.5$  V and  $V_{IH} = 3.0$  V. Refer to component datasheets.

[2] Maximum  $V_{IH} = V_{DD(max)} + 0.5 V$  or 5.5 V, whichever is lower. See component datasheets.

- [3] The same resistor value to drive 3 mA at 3.0 V  $V_{DD}$  provides the same RC time constant when using <2 V  $V_{DD}$  with a smaller current draw.
- [4] To drive a full bus load at 400 kHz, 6 mA  $I_{OL}$  is required at 0.6 V V<sub>OL</sub>. Parts not meeting this specification can still function, but not at 400 kHz and 400 pF.
- [5] The maximum  $t_{of}$  for the SDA and SCL bus lines quoted in the table below (300 ns) is longer than the specified maximum  $t_{of}$  for the output stages (250 ns). This allows series protection resistors (R<sub>s</sub>) to be connected between the SDA/SCL pins and the SDA/SCL bus lines without exceeding the maximum specified  $t_{of}$ .
- [6] Necessary to be backward compatible with fast mode.
- [7] In fast-mode plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] Input filters on the SDA and SCL inputs suppress noise spikes of less than 50 ns.
- [9] If VDD is switched off, I/O pins of fast-mode and fast-mode plus devices must not obstruct the SDA and SCL lines.
- [10] Special purpose devices such as multiplexers and switches may exceed this capacitance because they connect multiple paths together.

Page 8 of 22

info@vespermems.com

# Piezoelectric MEMS Voice Accelerometer with Adaptive ZeroPower Sensing<sup>™</sup>

# **VA1210 DATASHEET**

| Devenuetor                                            | Complete                | O and this was                                              | Standar             | d mode   | Fast mode                     |         | Fast mode                                       | plus     | 1 Inclusion |
|-------------------------------------------------------|-------------------------|-------------------------------------------------------------|---------------------|----------|-------------------------------|---------|-------------------------------------------------|----------|-------------|
| Parameter                                             | Symbol                  | Conditions                                                  | Min                 | Max      | Min                           | Max     | Min                                             | Max      | Units       |
| SCL clock frequency                                   | <b>f</b> <sub>SCL</sub> |                                                             | 0 <sup>[1]</sup>    | 100      | 0                             | 400     | 0                                               | 1000     | kHz         |
| hold time (repeated) START condition                  | t <sub>hd;sta</sub>     | After this period, the<br>first clock pulse is<br>generated | 4.0                 |          | 0.6                           |         | 0.26                                            |          | μS          |
| LOW period of the SCL clock                           | t <sub>LOW</sub>        |                                                             | 4.7                 |          | 1.3                           |         | 0.5                                             |          | μS          |
| HIGH period of the SCL clock                          | thigh                   |                                                             | 4.0                 |          | 0.6                           |         | 0.26                                            |          | μS          |
| Set-up time for a repeated START                      | t <sub>su;sta</sub>     |                                                             | 4.7                 |          | 0.6                           |         | 0.26                                            |          | μS          |
| Data hold time <sup>[2]</sup>                         | t <sub>HD;DAT</sub>     | CBUS compatible<br>masters                                  | 5.0                 |          |                               |         |                                                 |          | μS          |
|                                                       | 410,011                 | I2C bus devices                                             | 0 [3]               | [4]      | 0 [3]                         | [4]     | 0                                               |          | μS          |
| Data set-up time                                      | t <sub>su;dat</sub>     |                                                             | 250                 |          | 100 [5]                       |         | 50                                              |          | ns          |
| Rise time of both SDA and SCL signals                 | tr                      |                                                             |                     | 1000     | 20                            | 300     |                                                 | 120      | ns          |
| Fall time of both SDA and SCL<br>Signals [3][6][7][8] | t <sub>f</sub>          |                                                             |                     | 300      | 20 x (V <sub>DD</sub> / 5.5V) | 300     | 20 x (V <sub>DD</sub><br>/ 5.5V) <sup>[9]</sup> | 120 [8]  | ns          |
| Set-up time for STOP condition                        | tsu;sto                 |                                                             | 4.0                 |          | 0.6                           |         | 0.26                                            |          | μS          |
| Bus free time between a STOP and START condition      | t <sub>BUF</sub>        |                                                             | 4.7                 |          | 1.3                           |         | 0.5                                             |          | μS          |
| Capacitive load for each bus line [10]                | Cb                      |                                                             |                     | 400      |                               | 400     |                                                 | 550      | pF          |
| Data valid time [11]                                  | tvd:dat                 |                                                             |                     | 3.45 [4] |                               | 0.9 [4] |                                                 | 0.45 [4] | μS          |
| Data valid acknowledge time [12]                      | t <sub>VD;ACK</sub>     |                                                             |                     | 3.45 [4] |                               | 0.9 [4] |                                                 | 0.45 [4] | μS          |
| Noise margin at the LOW level                         | V <sub>nL</sub>         | For each connected device (including hysteresis)            | 0.1 V <sub>DD</sub> |          | 0.1 V <sub>DD</sub>           |         | 0.1 $V_{DD}$                                    |          | v           |
| Noise margin at the HIGH level                        | V <sub>nH</sub>         | For each connected device (including hysteresis)            | 0.2 V <sub>DD</sub> |          | 0.2 V <sub>DD</sub>           |         | 0.2 V <sub>DD</sub>                             |          | v           |

Characteristics of the SDA and SCL bus lines for Standard, Fast, Fast mode plus I2C bus devices

- [1]  $f_{SCL} = Min$  frequency of SCL of 0 assumes the WDT is disabled
- [2] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL, applies to data in transmission, and the acknowledge.
- [3] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH(min)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [4] The maximum  $t_{HD;DAT}$  could be 3.45 µs and 0.9 µs for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;ACK}$  by a transition time. This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [5] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement  $t_{SU;DAT}$  250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also, the acknowledge timing must meet this set-up time.
- [6] If mixed with Hs-mode devices, faster fall times according to the table are allowed.
- [7] The maximum  $t_f$  for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage  $t_f$  is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified  $t_f$ .
- [8] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [9] Necessary to be backward compatible to Fast mode.
- [10] The maximum bus capacitance allowable may vary from this value depending on the actual operating voltage and frequency of the application.
- [11] tvb;bAT = time for data signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse).
- [12] tvD;ACK = time for Acknowledgement signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse)

Page 9 of 22

info@vespermems.com



### **I2C TRANSACTIONS**

The I2C write transaction is show below. The device address is transmitted first followed by the Read/Write (R/W) bit, to determine whether the transaction is a read or write transaction followed by the register address and the write data. The 7 bit device address is made up of 7 hard coded bits, A6 thru A0, that are hard coded to 61 hex. In the case of the I2C write transaction the R/W bit is low. The ACK is transmitted by the VA1210's I2C interface by pulling the SDA pin low.



#### I<sup>2</sup>C Write Transaction

The I2C read transaction starts out the same as the write transaction with device address followed by R/W bit low followed by the register address. The difference is after the register address a repeated start condition is issued following by the device address again. After the device address the R/W bit is transmitted high. Once the I2C slave sees the R/W bit high, the I2C slave will start transmitting the 8 bit data from the register selected by the register address. To end the read transaction the I2C master will issue a NACK followed by a STOP.



I<sup>2</sup>C Read Transaction

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 10 of 22

info@vespermems.com



### **EXTENDED I2C TRANSACTION**

The I2C Interface supports extended read and write transactions of the registers. The write burst transaction shown below starts out as a normal I2C write except instead of issuing a Stop at the end of the transaction, the transaction continues. As each byte is written the register address is incremented to write the next byte. The burst is finally ended by issuing a Stop following the last written byte.



I<sup>2</sup>C Write Burst

The read burst starts out with a I2C Read transaction as shown below. At the end of the first byte read by the I2C Master the I2C Master issues an ACK instead of a NAK. As each byte is read back by the I2C Master, the register address is incremented to the next register to be read. The read burst transaction is finally ended by a NACK followed by a STOP.



Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 11 of 22

info@vespermems.com



### **I2C ADDRESS**

The VA1210 has one I2C address; 0x61.

### **I2C REGISTERS**

The I2C Registers below are user-programmable by setting the appropriate register settings.

# Values in parenthesis indicate the default settings for I2C registers shipped with the device. These default values can be read back from the device using I2C readback.

| Feature         | Address | B7 | <b>B6</b> | B5                | <b>B</b> 4          | <b>B</b> 3                     | B2                | B1               | BO                  | Read/Write |
|-----------------|---------|----|-----------|-------------------|---------------------|--------------------------------|-------------------|------------------|---------------------|------------|
| I2C_Cntrl       | 0x0     |    |           | MODE<br>(0x0)     | DOUT_CLEAR<br>(0x0) | DOUT_RAW<br>(0x0)              | WDT<br>(0)        | _DLY<br><0)      | WDT_ENABLE<br>(0x0) | R/W        |
| WOV_PGA_GAIN    | 0x1     |    |           |                   | WOS_PGA_GAIN        |                                |                   |                  | R                   |            |
| WOV Filter      | 0x2     |    |           |                   | -                   | WOV_HPF WOV_LFP<br>(0x0) (0x0) |                   |                  |                     | R/W        |
| WOV PGA MIN THR | 0x3     |    | -         | MODE_CNT<br>(0x0) |                     |                                |                   |                  |                     | R/W        |
| WOV PGA MAX THR | 0x4     |    |           | WOV_RMS<br>(0x0)  |                     |                                | GA_MAX_T<br>0x1B) | THR              |                     | R/W        |
| WOV THRESH      | 0x5     |    |           |                   | WOV_THRESH<br>(0x0) |                                |                   | R/W              |                     |            |
| BIST Cntrl      | 0x6     |    |           |                   |                     |                                |                   | BIST_PO<br>(0x0) | L BIST_EN<br>(0x0)  | R/W        |

User Programmable I2C Registers

# **I2C USER PROGRAMMABLE REGISTERS IN VA1210**

**MODE**: this bit will act like the MODE pin if the MODE pin is kept LOW. When this bit is set at 0 the VA1210 will be in Normal Mode. When this bit is set at 1 the VA1210 will be in ZPS mode.

**DOUT\_CLEAR**: when set to 1, DOUT pin will be reset to LOW. This is another way to reset the ZPS mode to look for acceleration trigger without toggling the MODE pin.

**DOUT\_RAW**: when set to 1, DOUT pin will be set as a raw mode which will give access to the DOUT comparator output. When DOUT\_RAW is set at 0 the output will be latched until the MODE pin is pulled high again. When set to 1 the DOUT pin can be used to determine when voice is detected and goes above a preset threshold. This function can be used as a Hardware VAD function.

<u>Note</u>: based on Vesper's internal analysis the Hardware VAD function will perform best if WOV\_PGA\_MIN\_THR and WOV\_PGA\_MAX\_THR are set to the same value at 0x1B. This will ensure that the ZPS loop stops adapting. The WOV\_THRESH is programmed at 0x0 by default but a value of 0x1 can also be used. It is recommended to try the VAD function on multiple users before choosing the final parameters of the ZPS lineup.

Page 12 of 22

info@vespermems.com

Document Name: VA1210\_Datasheet Revision: R0.0.0



**WDT\_Delay:** In the rare case when the host stops toggling the SCL clock in the middle of an I2C transaction, I2C interface has a Watch Dog Timer to reset the I2C logic. By default, the timer is reset and disabled upon detection of either SCL or SDA transaction. If the timer exceeds the time controlled by the WDT\_DLY bits, then the entire I2C logic is reset (the registers and all other logic on VA1210 are not affected). **WDT\_Delay** register Sets the watchdog time delay.

| WDT_DLY | Watchdog Timer Delay (ms) |
|---------|---------------------------|
| 00      | 8                         |
| 01      | 16                        |
| 10      | 32                        |
| 11      | 64                        |

WDT\_Enable: The Watchdog Timer can be disabled by setting the WDT\_ENABLE bit low.

**Programmable gain amplifier gain (WOV\_PGA\_GAIN)** is automatically adjusted by the feedback loop, as described above. The gain value can be read back using I2C register to monitor the ambient acceleration level while in adaptive ZPS mode. The table below shows the translation between acceleration levels and PGA gain. The ZPS engine enables background acceleration level detection in applications such as TWS earbuds, hearables, etc. where the vibration noise must be monitored constantly to identify a new user case (anti-rattling in headphone for example). The device can get the PGA\_GAIN register value from I2C and use the lookup table below to measure the background acceleration level. The accelerometer can still operate in ZPS mode during this readback process.

Note: these values have been determined with a WOV\_THRESH set a 0x0

| WOV_PGA_GAIN[4:0] | Acceleration (g RMS) | WOV_PGA_GAIN[4:0] | Acceleration (g RMS) |
|-------------------|----------------------|-------------------|----------------------|
| 00000             | 1.337                | 10000             | 0.084                |
| 00001             | 1.125                | 10001             | 0.071                |
| 00010             | 0.947                | 10010             | 0.060                |
| 00011             | 0.797                | 10011             | 0.050                |
| 00100             | 0.670                | 10100             | 0.042                |
| 00101             | 0.564                | 10101             | 0.036                |
| 00110             | 0.474                | 10110             | 0.030                |
| 00111             | 0.399                | 10111             | 0.025                |
| 01000             | 0.336                | 11000             | 0.021                |
| 01001             | 0.283                | 11001             | 0.018                |
| 01010             | 0.238                | 11010             | 0.015                |
| 01011             | 0.200                | 11011             | 0.013                |
| 01100             | 0.168                | 11100             | 0.011                |
| 01101             | 0.142                | 11101             | 0.009                |
| 01110             | 0.119                | 11110             | 0.008                |
| 01111             | 0.100                | 11111             | 0.006                |

RMS background acceleration level / Gain Correlation (Address 0x0, Bitfield: [4:0]); WOV\_THRESH=0x0

**Band Pass Filter (BPF)** can be programmed via I2C to adjust the lower and upper frequency between which the device will wake up. The corner frequency settings supported by WOV\_LPF and WOV\_HPF register bits are below:

| WOV_LPF | Corner Frequency (kHz)                                 |
|---------|--------------------------------------------------------|
| 000     | 1                                                      |
| 100     | 2                                                      |
| 101     | 4                                                      |
| 110     | 6                                                      |
| 111     | 8                                                      |
|         | Low-pass Filter Corners (Address 0x2, Bitfield: [2:0]) |

| WOV_HPF | Corner Frequency (Hz) |  |
|---------|-----------------------|--|
| 00      | 200                   |  |
| 01      | 300                   |  |
| 10      | 400                   |  |
| 11      | 800                   |  |

High-pass Filter Corners (Address 0x2, Bitfield: [4:3])

Page 13 of 22

info@vespermems.com



**FAST\_MODE\_COUNT** can be programmed to increase the speed at which the ZPS feedback loop adapts to a large change in background noise. The FAST MODE is triggered according to the FAST\_MODE\_CNT setting described in the table below. For example, when FAST\_MODE\_CNT[1:0]=01, if the PGA Gain is incremented two times in a row or decremented two times in a row, the FAST MODE will engage.

| ode disabled                                                                       |
|------------------------------------------------------------------------------------|
|                                                                                    |
| window comparator trips in a row in the same direction, the clocks are sped up 16x |
| window comparator trips in a row in the same direction, the clocks are sped up 16x |
| indow comparator trips in a row in the same direction, the clocks are sped up 16x  |
| ١                                                                                  |

**WOV\_RMS** can be set to Low/High to switch the sampling interval of the comparator signal between 1 seconds and 0.5 seconds. This effectively changes the low pass corner frequency from 1Hz to 2Hz.

| WOV_RMS | Comparator Sampling Interval (seconds)                      |
|---------|-------------------------------------------------------------|
| Low     | 1                                                           |
| High    | 0.5                                                         |
|         | Adaptive Loop Update Frequency (Address 0x4, Bitfield: [5]) |

**WOV\_PGA\_MAX** and **WOV\_PGA\_MIN** limits are the maximum and minimum allowable gains of the WOV PGA, which define the boundary for the control loop. The PGA Gain would not go higher or lower than the values set in the registers when the ZPS adaptive threshold is being tracked. The bitfields on these registers can be set to any value between '0000' and '11111' corresponding to threshold range between 22mg and 1.5g as per the Table given in WOV\_PGA\_GAIN register above.

**WOV\_THRESH** can be used to program the threshold level from 0 dB to 18 dB. The table below outlines the different WOV\_THRESH values available. Essentially, this programs the amount of margin above the RMS background acceleration level that is needed to trip the DOUT comparator. For example, a code of 100 for WOV\_THRESH will program the accelerometer to trigger at a level 5x above the RMS background acceleration level.

| WOV_THRESH | Trigger input level relative to average acceleration noise level |
|------------|------------------------------------------------------------------|
| 000        | 1x (Default)                                                     |
| 001        | 2x                                                               |
| 010        | 3х                                                               |
| 011        | 4x                                                               |
| 100        | 5x                                                               |
| 101        | бх                                                               |
| 110        | 7x                                                               |
| 111        | 8x                                                               |

Dout Comparator Threshold Programmable Values

<u>Note:</u> WOV\_THRESH value of 000 is not normally recommended for VA1210. This setting corresponds to the RMS level of the background acceleration noise. Therefore, DOUT will trip often just from fluctuations in input acceleration amplitude, and the accelerometer will trigger consistently. However, in some special use cases WOV\_THRESH value of 000 can be used. For example, in a TWS earbud where the wearer's voice is the primary acceleration signal and the device's self-noise is the primary background noise, a fixed (non-adaptive) PGA\_GAIN setting (WOV\_PGA\_MAX and WOV\_PGA\_MIN both at 0x1B) and WOV\_THRESH at 000 will give good voice detection and no false trigger on background noise.

**BIST\_EN** and **BIST\_POL**: the VA1210 has a BIST function to help customer test the VA1210 during manufacturing. To enable this function the BIST\_EN bit needs to be set to 1. The **BIST\_POL** controls the polarity of the test.

Page 14 of 22

info@vespermems.com



### **BIST FUNCTION**

The BIST (Built In Self Test) function is designed to provide a basic product integrity test. The diagram below shows what the output of the VA1210 will look like when the device behaves as expected:



BIST expected test waveform. See "BIST expected value table" for OUT threshold.

When the MODE pin is LOW and the BIST\_EN bit is set to 1 the VA1210 enters the BIST mode. If the BIST\_POL bit is set to 0 the analog outputs should stay at VCM. When the BIST\_POL is set to 1 the analog outputs will start switching at a 1000Hz frequency. Any deviations from this expected behavior (table below) will indicate an internal failure from the VA1210.

| BIST_EN | BIST_POL | Expected OutP-OutM switching amplitude |
|---------|----------|----------------------------------------|
| High    | High     | > 50 mV <sub>PP</sub>                  |
| High    | Low      | < 50 mV <sub>PP</sub>                  |

BIST expected values table

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 15 of 22

info@vespermems.com



### **TYPICAL PERFORMANCE CHARACTERISTICS**





Page 16 of 22

info@vespermems.com



### SOLDER REFLOW PROFILE



Figure 6: Solder Reflow Profile

# SENSITIVE AXIS



Note: Sensitive Axis (Z), Direction Shown (Z-)

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 17 of 22

info@vespermems.com



# DIMENSIONS AND PIN LAYOUT (Bottom View / Terminal Side Up)









(All dimensions are in mm)

| Pin Number | Pin Name | Functionality                               |
|------------|----------|---------------------------------------------|
| 1          | OUTP     | Positive Analog Output                      |
| 2          | OUTN     | Negative Analog Output                      |
| 3          | GND      | Ground                                      |
| 4          | SDA      | I2C Data                                    |
| 5          | SCL      | I2C Clock                                   |
| 6          | GND      | Ground                                      |
| 7          | GND      | Ground                                      |
| 8          | GND      | Ground                                      |
| 9          | GND      | Ground                                      |
| 10         | MODE     | Mode pin to change VA1210 mode of operation |
| 11         | DOUT     | DOUT interrupt                              |
| 12         | VDD      | Power                                       |

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 18 of 22

info@vespermems.com



### PCB DESIGN AND LAND PATTERN LAYOUT (Top View / Terminal Side Down)





PCB and Solder Stencil Pattern – All dimensions are in mm

# **LID MARKING**



Note: Parts marked "VE" in the product name are Engineering samples. Final samples will be marked "VA"

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 19 of 22

info@vespermems.com



### HANDLING INSTRUCTIONS

Vesper's piezoelectric MEMS devices are very resistant to harsh environments such as dust and moisture. However, to avoid mechanical damage to the MEMS structure, we recommend using appropriate handling procedures when manually handling the parts or when using pick and place equipment. The following guidelines will avoid damage:

- Do not board wash or clean after the reflow process.
- Use a placement force of <1,000g when using a pick and place machine.
- Recommended device pick location is given below

0.30±0.05

1.20±0.10



Available Pick Area

Recommended device pick location

# **TAPE AND REEL SPECIFICATIONS**





Tape & Reel specification

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 20 of 22

info@vespermems.com





Part Orientation in Reel (dimension not to scale)

# **SUPPORTING DOCUMENTS**

AN10 – Vesper Piezoelectric MEMS Voice accelerometers Assembly and Handling Guideline AN12 – Vesper Piezoelectric MEMS Voice Accelerometers DESIGN GUIDELINES Technical Paper - VA1200 - Signal Validation Procedures Flex-Board VA1210 – User Guideline

### **COMPLIANCE INFORMATION**



### **CONTACT DETAILS**

Vesper Technologies 77 Summer St Floor 8 Boston, MA 02110 Email: <u>info@vespermems.com</u>

# **LEGAL INFORMATION**

For any questions or comments on the datasheet email: erratum@vespermems.com

Information furnished by Vesper is believed to be accurate and reliable. However, no responsibility is assumed by Vesper for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Vesper. Trademarks and registered trademarks are the property of their respective owners.

Document Name: VA1210\_Datasheet Revision: R0.0.0

Page 21 of 22

info@vespermems.com





# **REVISION HISTORY**

| Revision | Date       | Description      |
|----------|------------|------------------|
| 0.0.0    | 03/07/2022 | Initial Revision |

info@vespermems.com