# 1.8V / 2.5V Differential D Flip-Flop w/ Reset and CML Outputs

# Multi-Level Inputs w/ Internal Termination

### Description

The NB7V52M is a 10 GHz differential D flip–flop with a differential asynchronous Reset. The differential D/ $\overline{D}$ , CLK/ $\overline{CLK}$  and R/ $\overline{R}$  inputs incorporate dual internal 50  $\Omega$  termination resistors and will accept LVPECL, CML, LVDS logic levels.

When Clock transitions from logic Low to High, Data will be transferred to the differential CML outputs. The differential Clock inputs allow the NB7V52M to also be used as a negative edge triggered device.

The 16 mA differential CML outputs provide matching internal 50  $\Omega$  termination and produce 400 mV output swings when externally receiver terminated with a 50  $\Omega$  resistor to  $V_{CC}$ .

The NB7V52M is offered in a low profile 3 mm x 3 mm 16-pin QFN package. The NB7V52M is a member of the GigaComm<sup>™</sup> family of high performance clock products. Application notes, models, and support documentation are available at www.onsemi.com.

#### **Features**

- Maximum Input Clock Frequency > 10 GHz
- Maximum Input Data Rate > 10 Gb/s
- Random Clock Jitter < 0.8 ps RMS, Max
- 200 ps Typical Propagation Delay
- 35 ps Typical Rise and Fall Times
- Differential CML Outputs, 400 mV Peak-to-Peak, Typical
- Operating Range:  $V_{CC} = 1.71 \text{ V}$  to 2.625 V with  $V_{EE} = 0 \text{ V}$
- Internal 50 Ω Input Termination Resistors
- QFN-16 Package, 3mm x 3mm
- -40°C to +85°C Ambient Operating Temperature
- These are Pb-Free Devices



## ON Semiconductor®

http://onsemi.com

# MARKING DIAGRAM\*



QFN-16 MN SUFFIX CASE 485G



A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



Figure 1. Logic Diagram

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.



Table 1. INPUT/OUTPUT SELECT TRUTH TABLE

| R | D | CLK | Q |
|---|---|-----|---|
| Н | Х | Х   | L |
| L | L | Z   | L |
| L | Н | Z   | Н |

Z = LOW to HIGH Transition

x = Don't care

Figure 2. Pin Configuration (Top View)

**Table 1. Pin Description** 

| Pin | Name  | 1/0                        | Description                                                                                                                                                                                                                                                                                                       |  |
|-----|-------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | VTD   | _                          | Internal 50 $\Omega$ Termination Pin for D                                                                                                                                                                                                                                                                        |  |
| 2   | D     | LVPECL, CML,<br>LVDS Input | Noninverted Differential Data Input. (Note 1)                                                                                                                                                                                                                                                                     |  |
| 3   | D     | LVPECL, CML,<br>LVDS Input | Inverted Differential Data Input. (Note 1)                                                                                                                                                                                                                                                                        |  |
| 4   | VTD   | -                          | Internal 50 $\Omega$ Termination Pin for $\overline{\mathbb{D}}$                                                                                                                                                                                                                                                  |  |
| 5   | VTCLK | -                          | Internal 50 $\Omega$ Termination Pin for CLK                                                                                                                                                                                                                                                                      |  |
| 6   | CLK   | LVPECL, CML,<br>LVDS Input | Noninverted Differential Clock Input. (Note 1)                                                                                                                                                                                                                                                                    |  |
| 7   | CLK   | LVPECL, CML,<br>LVDS Input | Inverted Differential Clock Input. (Note 1)                                                                                                                                                                                                                                                                       |  |
| 8   | VTCLK | -                          | Internal 50 Ω Termination Pin for CLK                                                                                                                                                                                                                                                                             |  |
| 9   | VEE   | -                          | Negative Supply Voltage. (Note 2)                                                                                                                                                                                                                                                                                 |  |
| 10  | Q     | CML Output                 | Inverted Differential Output                                                                                                                                                                                                                                                                                      |  |
| 11  | Q     | CML Output                 | Noninverted Differential Output                                                                                                                                                                                                                                                                                   |  |
| 12  | VCC   | -                          | Positive Supply Voltage. (Note 2)                                                                                                                                                                                                                                                                                 |  |
| 13  | VTR   | -                          | Internal 50 $\Omega$ Termination Pin for R                                                                                                                                                                                                                                                                        |  |
| 14  | R     | LVPECL, CML,<br>LVDS Input | Noninverted Asynchronous Differential Reset Input. (Note 1)                                                                                                                                                                                                                                                       |  |
| 15  | R     | LVPECL, CML,<br>LVDS Input | Inverted Asynchronous Differential Reset Input. (Note 1)                                                                                                                                                                                                                                                          |  |
| 16  | VTR   | -                          | Internal 50 $\Omega$ Termination Pin for $\overline{R}$                                                                                                                                                                                                                                                           |  |
| -   | EP    | -                          | The Exposed Pad (EP) on the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to the die, and must be electrically and thermally connected to VEE on the PC board. |  |

In the differential configuration when the input termination pins (VTx, VTx) are connected to a common termination voltage or left open, and if no signal is applied on CLK/CLK input, then the device will be susceptible to self–oscillation.

2. All VCC and VEE pins must be externally connected to a power supply for proper operation.

**Table 2. ATTRIBUTES** 

| Char                                                   | Value                             |                      |  |  |
|--------------------------------------------------------|-----------------------------------|----------------------|--|--|
| ESD Protection                                         | Human Body Model<br>Machine Model | > 2 kV<br>> 200 V    |  |  |
| Moisture Sensitivity                                   | 16-QFN                            | Level 1              |  |  |
| Flammability Rating                                    | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |  |  |
| Transistor Count                                       | 173                               |                      |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |                      |  |  |

For additional information, see Application Note AND8003/D.

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                                                                                             | Condition 1           | Condition 2            | Rating                       | Unit |
|-------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|------------------------------|------|
| V <sub>CC</sub>   | Positive Power Supply                                                                                                 | V <sub>EE</sub> = 0 V |                        | 3.0                          | V    |
| V <sub>IO</sub>   | Positive Input/Output Voltage                                                                                         | V <sub>EE</sub> = 0 V | -0.5 ≤ VIO ≤ VCC + 0.5 | -0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>INPP</sub> | Differential Input Voltage  CLK – $\overline{\text{CLK}}$  ,  D – $\overline{\text{D}}$  ,  R – $\overline{\text{R}}$ |                       |                        | 1.89                         | V    |
| l <sub>OUT</sub>  | Output Current Through R <sub>TOUT</sub> (50 Ω Resistor)                                                              | Continuous<br>Surge   |                        | 34<br>40                     | mA   |
| I <sub>IN</sub>   | Input Current Through R <sub>TIN</sub> (50 Ω Resistor)                                                                |                       |                        | ±40                          | mA   |
| T <sub>A</sub>    | Operating Temperature Range                                                                                           |                       |                        | -40 to +85                   | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                                                                                             |                       |                        | -65 to +150                  | °C   |
| θJΑ               | Thermal Resistance (Junction–to–Ambient) (Note 3)                                                                     | 0 lfpm<br>500 lfpm    | QFN-16<br>QFN-16       | 42<br>35                     | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) (Note 3)                                                                        |                       | QFN-16                 | 4                            | °C/W |
| T <sub>sol</sub>  | Wave Solder Pb-Free                                                                                                   |                       |                        | 265                          | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

3. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 4. DC CHARACTERISTICS, Multi-Level Inputs  $V_{CC} = 1.71 \text{ V}$  to 2.625 V,  $V_{EE} = 0 \text{ V}$ ,  $T_A = -40 ^{\circ}\text{C}$  to  $+85 ^{\circ}\text{C}$  (Note 4)

| Symbol            | Characteristic                                                    |                                                                   | Min                                  | Тур                                  | Max                             | Unit |
|-------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------|--------------------------------------|---------------------------------|------|
| POWER             | SUPPLY CURRENT                                                    |                                                                   |                                      | •                                    | •                               | •    |
| I <sub>CC</sub>   | Power Supply Current (Inputs and Outputs Open)                    | $V_{CC} = 2.5 \text{ V}$<br>$V_{CC} = 1.8 \text{ V}$              |                                      | 90<br>70                             | 110<br>90                       | mA   |
| CML OU            | TPUTS                                                             |                                                                   |                                      | •                                    | •                               | •    |
| V <sub>OH</sub>   | Output HIGH Voltage (Note 5)                                      | V <sub>CC</sub> = 2.5 V<br>V <sub>CC</sub> = 1.8 V                | V <sub>CC</sub> - 30<br>2470<br>1770 | V <sub>CC</sub> – 10<br>2490<br>1790 | V <sub>CC</sub><br>2500<br>1800 | mV   |
| V <sub>OL</sub>   | Output LOW Voltage (Note 5)                                       | V <sub>CC</sub> = 2.5 V                                           | V <sub>CC</sub> – 650<br>1850        | V <sub>CC</sub> - 500<br>2000        | V <sub>CC</sub> – 400<br>2100   | mV   |
|                   |                                                                   | V <sub>CC</sub> = 1.8 V                                           | V <sub>CC</sub> – 600<br>1200        | V <sub>CC</sub> – 450<br>1350        | V <sub>CC</sub> – 350<br>1450   |      |
| DIFFER            | ENTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED                           | (Note 6) (Figure                                                  | es 5 and 7)                          |                                      |                                 |      |
| $V_{th}$          | Input Threshold Reference Voltage Range (Note 7)                  |                                                                   | 1000                                 |                                      | V <sub>CC</sub> – 100           | mV   |
| $V_{IH}$          | Single-Ended Input HIGH Voltage                                   |                                                                   | V <sub>th</sub> + 100                |                                      | V <sub>CC</sub>                 | mV   |
| $V_{IL}$          | Single-Ended Input LOW Voltage                                    |                                                                   | V <sub>EE</sub>                      |                                      | V <sub>th</sub> – 100           | mV   |
| $V_{ISE}$         | Single-Ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> )   |                                                                   | 200                                  |                                      | 1200                            | mV   |
| DIFFER            | ENTIAL D/D, CLK/CLK, R/R INPUTS DRIVEN DIFFE                      | RENTIALLY (F                                                      | igures 6 and 8) (                    | (Note 8)                             |                                 |      |
| $V_{IHD}$         | Differential Input HIGH Voltage                                   |                                                                   | 1100                                 |                                      | V <sub>CC</sub>                 | mV   |
| $V_{ILD}$         | Differential Input LOW Voltage                                    |                                                                   | V <sub>EE</sub>                      |                                      | V <sub>CC</sub> – 100           | mV   |
| $V_{\text{ID}}$   | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> ) | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> ) |                                      |                                      | 1200                            | mV   |
| V <sub>CMR</sub>  | Input Common Mode Range (Differential Configurat<br>(Figure 10)   | tion, Note 9)                                                     | 1050                                 |                                      | V <sub>CC</sub> – 50            | mV   |
| I <sub>IH</sub>   | Input HIGH Current (VT <sub>x</sub> /VT <sub>x</sub> Open)        |                                                                   | -250                                 |                                      | 250                             | μΑ   |
| I <sub>IL</sub>   | Input LOW Current (VT <sub>X</sub> /VT <sub>X</sub> Open)         |                                                                   | -250                                 |                                      | 250                             | μΑ   |
| TERMIN            | ATION RESISTORS                                                   |                                                                   |                                      |                                      |                                 |      |
| R <sub>TIN</sub>  | Internal Input Termination Resistor                               |                                                                   | 45                                   | 50                                   | 55                              | Ω    |
| R <sub>TOUT</sub> | Internal Output Termination Resistor                              |                                                                   | 45                                   | 50                                   | 55                              | Ω    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 4. Input and output parameters vary 1:1 with V<sub>CC</sub>.
- 5. CML outputs loaded with 50  $\Omega$  to  $V_{CC}$  for proper operation.
- 6. V<sub>th</sub>, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously.
   7. V<sub>th</sub> is applied to the complementary input when operating in single-ended mode.
- V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously.
   V<sub>CMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input

Table 5. AC CHARACTERISTICS  $V_{CC} = 1.71 \text{ V}$  to 2.625 V;  $V_{EE} = 0 \text{ V}$ ;  $T_{A} = -40 ^{\circ}\text{C}$  to  $85 ^{\circ}\text{C}$  (Note 10)

| Symbol                                 | Characteristic                                                                                                 |                              |            | Тур        | Max        | Unit   |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------|------------|------------|------------|--------|
| f <sub>MAX</sub>                       | Maximum Input Clock Frequency                                                                                  |                              |            | 12         |            | GHz    |
| f <sub>DATA MAX</sub>                  | Maximum Input Data Rate (PRBS23)                                                                               |                              | 10         | 12         |            | Gbps   |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude (@ $V_{INPPmin}$ ) fin $\leq$ 7 GHz (See Figures 3 and 10, Note 11) fin $\leq$ 10 GHz |                              | 300<br>250 | 400<br>400 |            | mV     |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs, @ 1 GHz, Measured at Differential Cross-point                       | CLK/CLK to Q/Q<br>R/R to Q/Q |            | 200<br>300 | 350<br>600 | ps     |
| t <sub>S</sub>                         | Setup Time (D to CLK)                                                                                          |                              |            | 15         |            | ps     |
| t <sub>H</sub>                         | Hold Time (D to CLK)                                                                                           |                              | 50         | 20         |            | ps     |
| t <sub>RR</sub>                        | Reset Recovery                                                                                                 |                              | 275        | 200        |            | ps     |
| t <sub>PW</sub>                        | Minimum Pulse Width                                                                                            | R/R                          | 1          |            |            | ns     |
| t <sub>JITTER</sub>                    | RJ – Output Random Jitter (Note 12) $f_{in} \le 10 \text{ GHz}$                                                |                              |            | 0.2        | 0.8        | ps RMS |
| V <sub>INPP</sub>                      | Input Voltage Swing (Differential Configuration) (Note 13)                                                     |                              | 100        |            | 1200       | mV     |
| t <sub>r,</sub> , t <sub>f</sub>       | Output Rise/Fall Times @ 1 GHz (20% – 80%), Q, Q                                                               |                              | 20         | 35         | 50         | ps     |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 11. Output voltage swing is a single-ended measurement operating in differential mode.
- 12. Additive RMS jitter with 50% duty cycle clock signal.
- 13. Input voltage swing is a single-ended measurement operating in differential mode.



Figure 3. Clock Output Voltage Amplitude (V<sub>OUTPP</sub>) vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (Typ)



**Figure 4. Simplified Input Structure** 

<sup>10.</sup> Measured using a 400 mV V<sub>INPP</sub> source, 50% duty cycle clock source. All output loading with external 50  $\Omega$  to V<sub>CC</sub>. Input edge rates  $\geq$  40 ps (20% - 80%).



Figure 5. Differential Input Driven Single-Ended



Figure 6. Differential Inputs Driven Differentially



Figure 7. V<sub>th</sub> Diagram



Figure 8. Differential Inputs Driven Differentially



Figure 9. V<sub>CMR</sub> Diagram



Figure 10. AC Reference Measurement



Figure 11. Typical CML Output Structure and Termination



Figure 12. Typical Termination for CML Output Driver and Device Evaluation





Figure 15. Standard 50  $\Omega$  Load CML Interface



Figure 16. Capacitor–Coupled Differential Interface  $(V_T/V_T$  Connected to External  $V_{REFAC}$ ;  $V_{REFAC}$  Bypassed to Ground with 0.1  $\mu$ F Capacitor)



Figure 17. Capacitor–Coupled Single–Ended Interface ( $V_T/V_T$  Connected to External  $V_{REFAC}$ ;  $V_{REFAC}$  Bypassed to Ground with 0.1  $\mu F$  Capacitor)

# **ORDERING INFORMATION**

| Device        | Package             | Shipping <sup>†</sup> |
|---------------|---------------------|-----------------------|
| NB7V52MMNG    | QFN-16<br>(Pb-free) | 123 Units / Rail      |
| NB7V52MMNHTBG | QFN-16<br>(Pb-free) | 100 / Tape & Reel     |
| NB7V52MMNTXG  | QFN-16<br>(Pb-free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

GigaComm is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free LISA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.