# LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-HSTL FANOUT BUFFER ICS85231 # GENERAL DESCRIPTION The ICS8523I is a low skew, high performance 1-to-4 Differential-to-HSTL fanout buffer and a member of the HiPerClockS™family of High Performance Clock Solutions from ICS. The ICS8523I has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The PCLK, nPCLK pair can accept LVPECL, CML, or SSTL input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Guaranteed output and part-to-part skew characteristics make the ICS8523I ideal for those applications demanding well defined performance and repeatability. # **F**EATURES - 4 differential HSTL compatible outputs - · Selectable diffferential CLK, nCLK or LVPECL clock inputs - CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, HSTL, SSTL, HCSL - PCLK, nPCLK supports the following input types: LVPECL, CML, SSTL - Maximum output frequency: 650MHz - Translates any single-ended input signal to HSTL levels with resistor bias on nCLK input - Output skew: 50ps (maximum) - Part-to-part skew: 250ps (maximum) - Propagation delay: 1.6ns (maximum) - 3.3V core, 1.8V output operating supply - Lead-Free package available - -40°C to 85°C ambient operating temperature # **BLOCK DIAGRAM** # PIN ASSIGNMENT ICS8523I 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm body package G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /ре | Description | |--------|------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | Power | | Power supply ground. | | 2 | CLK_EN | Input | Pullup | Synchronizing clock enable. When HIGH, clock outputs follow clock input. When LOW, Q outputs are forced low, nQ outputs are forced high. LVCMOS / LVTTL interface levels. | | 3 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects differential PCLK, nPCLK inputs. When LOW, selects CLK, nCLK inputs. LVCMOS / LVTTL interface levels. | | 4 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 5 | nCLK | Input | Pullup | Inverting differential clock input. | | 6 | PCLK | Input | Pulldown | Non-inverting differential LVPECL clock input. | | 7 | nPCLK | Input | Pullup | Inverting differential LVPECL clock input. | | 8, 9 | nc | Unused | | No connect. | | 10 | V <sub>DD</sub> | Power | | Core supply pin. | | 11, 12 | nQ3, Q3 | Output | | Differential output pair. HSTL interface levels. | | 13, 18 | V <sub>DDO</sub> | Power | | Output supply pins. | | 14, 15 | nQ2, Q2 | Output | | Differential output pair. HSTL interface levels. | | 16, 17 | nQ1, Q1 | Output | | Differential output pair. HSTL interface levels. | | 19, 20 | nQ0, Q0 | Output | | Differential output pair. HSTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | Inputs | | | Outputs | | | |--------|---------|-----------------|---------------|----------------|--| | CLK_EN | CLK_SEL | Selected Source | Q0:Q3 | nQ0:nQ3 | | | 0 | 0 | CLK, nCLK | Disabled; LOW | Disabled; HIGH | | | 0 | 1 | PCLK, nPCLK | Disabled; LOW | Disabled; HIGH | | | 1 | 0 | CLK, nCLK | Enabled | Enabled | | | 1 | 1 | PCLK, nPCLK | Enabled | Enabled | | After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLK, nCLK and PCLK, nPCLK inputs as described in Table 3B. FIGURE 1. CLK\_EN TIMING DIAGRAM TABLE 3B. CLOCK INPUT FUNCTION TABLE | In | puts | Out | puts | Innut to Output Made | Delevity | |----------------|----------------|-------|---------|------------------------------|---------------| | CLK or PCLK | nCLK or nPCLK | Q0:Q3 | nQ0:nQ3 | Input to Output Mode | Polarity | | 0 | 0 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 1 | HIGH | LOW | Differential to Differential | Non Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single Ended to Differential | Non Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels". #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{ID}$ -0.5V to $V_{DD}$ + 0.5V Outputs, I<sub>O</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 73.2°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Power Supply Voltage | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Power Supply Current | | | | 55 | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-----------------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | CLK_EN, CLK_SEL | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | CLK_EN, CLK_SEL | | -0.3 | | 0.8 | V | | | Input High Current | CLK_EN | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I 'IH | Input High Current | CLK_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | Input Low Current | CLK_EN | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | I <sub>IL</sub> | Input Low Current | CLK_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|-------------|--------------------------------------|---------|---------|------------------------|-------| | | Input High Current | nCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I'IH | Imput High Current | CLK | $V_{_{DD}} = V_{_{IN}} = 3.465V$ | | | 150 | μΑ | | | Input Low Current | nCLK | $V_{_{DD}} = 3.465V, V_{_{IN}} = 0V$ | -150 | | | μΑ | | ' <sub>IL</sub> | Imput Low Current | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input | Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu<br>NOTE 1, 2 | ut Voltage; | | 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications the maximum input voltage for CLK and nCLK is V<sub>pp</sub> + 0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm in}$ . Table 4D. LVPECL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------|--------------------------------|---------|---------|-----------------|-------| | | Input High Current | PCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I IH | Imput High Current | nPCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input Low Current | PCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Input Low Current | nPCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.3 | | 1 | V | | V <sub>CMR</sub> | Common Mode Inpu | ut Voltage; NOTE 1, 2 | | 1.5 | | V <sub>DD</sub> | V | NOTE 1: Common mode voltage is defined as V<sub>II</sub>. NOTE 2: For single ended applications the maximum input voltage for PCLK and nPCLK is $V_{nn}$ + 0.3V. Table 4D. HSTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|--------------------------------------|-----------------|------------------------------------------|---------|------------------------------------------|-------| | V <sub>OH</sub> | Output High Voltage;<br>NOTE 1 | | 0.9 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage;<br>NOTE 1 | | 0 | | 0.4 | V | | V <sub>ox</sub> | Output Crossover Voltage | | $40\% \times (V_{OH} - V_{OL}) + V_{OL}$ | | $60\% \times (V_{OH} - V_{OL}) + V_{OL}$ | V | | V <sub>SWING</sub> | Peak-to-Peak<br>Output Voltage Swing | | 0.6 | | 1.3 | V | NOTE 1: Outputs terminated with $50\Omega$ to ground. **Table 5. AC Characteristics,** $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|------------------------------|--------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 650 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | <i>f</i> ≤ 650MHz | 1.0 | | 1.6 | ns | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 50 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | 250 | ps | | t <sub>R</sub> | Output Rise Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | t <sub>F</sub> | Output Fall Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | odc | Output Duty Cycle | | 45 | | 55 | % | All parameters measured at 500MHz unless noted otherwise. The cycle to cycle jitter on the input will equal the jitter on the output. The part does not add jitter. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. # PARAMETER MEASUREMENT INFORMATION 3.3V/1.8V OUTPUT LOAD AC TEST CIRCUIT # **OUTPUT SKEW** PART-TO-PART SKEW ### **OUTPUT RISE/FALL TIME** # PROPAGATION DELAY # **APPLICATION INFORMATION** # WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{DD} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, HSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for ICS HiPerClockS HSTL drivers. If you are using an HSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS HSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. *Figures 4A to 4F* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 4A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN OPEN COLLECTOR CML DRIVER FIGURE 4B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A BUILT-IN PULLUP CML DRIVER FIGURE 4C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE FIGURE 4E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 4F. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER ### SCHEMATIC EXAMPLE Figure 5 shows a schematic example of the ICS8523I. In this example, the input is driven by an ICS HiPerClockS HSTL driver. The decoupling capacitors should be physically located near the power pin. For ICS8523I, the unused clock outputs can be left floating. FIGURE 5. ICS8523I HSTL BUFFER SCHEMATIC EXAMPLE # POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS8523I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8523I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = $V_{DD\_MAX} * I_{DD\_MAX} = 3.465 V * 55 mA = 190.6 mW$ - Power (outputs)<sub>MAX</sub> = 32.6mW/Loaded Output pair If all outputs are loaded, the total power is 4 \* 32.6mW = 130.4mW Total Power MAX (3.465V, with all outputs switching) = 190.6mW + 130.4mW = 321mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A =$ Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is $66.6^{\circ}$ C/W per Table 6 below. Therefore, Tj for an ambient temperature of $85^{\circ}$ C with all outputs switching is: $85^{\circ}\text{C} + 0.321\text{W} * 66.6^{\circ}\text{C/W} = 106.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{\rm JA}$ for 20-pin TSSOP, Forced Convection | $\theta_{_{ m JA}}$ by Velocity (L | inear Feet per M | linute) | | |----------------------------------------------|------------------|----------|----------| | | 0 | 200 | 500 | | Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. HSTL output driver circuit and termination are shown in Figure 6. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$\begin{split} & Pd\_H = (V_{OH\_MIN}/R_{L}) * (V_{DDO\_MAX} - V_{OH\_MIN}) \\ & Pd\_L = (V_{OL\_MAX}/R_{L}) * (V_{DDO\_MAX} - V_{OL\_MAX}) \end{split}$$ $$Pd_H = (0.9V/50\Omega) * (2V - 0.9V) = 19.8mW$$ $Pd_L = (0.4V/50\Omega) * (2V - 0.4V) = 12.8mW$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32.6mW # RELIABILITY INFORMATION Table 7. $\theta_{\text{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ # $\theta_{JA}$ by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 114.5°C/W 98.0°C/W 88.0°C/W Multi-Layer PCB, JEDEC Standard Test Boards 73.2°C/W 66.6°C/W 63.5°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8523I is: 472 ### PACKAGE OUTLINE - G SUFFIX FOR 20 LEADP TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | Minimum | Maximum | | N | 2 | 0 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 6.40 | 6.60 | | E | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MS-153 # LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-HSTL FANOUT BUFFER TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|--------------|-----------------------------------------------|-------------|---------------| | ICS8523BGI | ICS8523BGI | 20 lead TSSOP | 72 per tube | -40°C to 85°C | | ICS8523BGIT | ICS8523BGI | 20 lead TSSOP on Tape and Reel | 2500 | -40°C to 85°C | | ICS8523BGILF | ICS8523BGILF | 20 lead "Lead-Free" TSSOP | 72 per tube | -40°C to 85°C | | ICS8523BGILFT | ICS8523BGILF | 20 lead "Lead-Free" TSSOP on<br>Tape and Reel | 2500 | -40°C to 85°C | The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications and applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-HSTL FANOUT BUFFER | REVISION HISTORY SHEET | | | | | | |------------------------|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Rev | Table | Page | Description of Change | | | | В | T5 | 5 | AC Characteristics table. t <sub>PD</sub> row, changed Min. from 1.2ns to 1.0ns. | | | | В | | 1 | Revised Features section, Bullet 1,6 - took out 1.8V | | | | В | | 8 - 10 | In the Application Information section, added Schematic Examples | 10/28/02 | | | | T2 | 2 | Pin Characteristics Table - changed C <sub>IN</sub> 4pF max. to 4pF typical. | | | | | | 4 | Absolute Maximum Ratings - changed Output rating. | | | | С | T4D | 5<br>11 - 12 | HSTL DC Characteristics Table - changed V <sub>OH</sub> 1V min. to 0.9V min. Power Considerations - changed Total Power Dissipation to reflect V <sub>OH</sub> change. Calculations changed due to new Total Power Dissipation. | 6/23/03 | | | | | | Changed LVHSTL to HSTL throughout data sheet. | | | | | | 1 | Added Lead-Free bullet to Features section. | | | | С | | 9 | Updated LVPECL Clock Input Interface section. | 9/16/04 | | | | T9 | 15 | Added Lead-Free Part Number to Ordering Information TAble. | | | # Innovate with IDT and accelerate your future networks. Contact: # www.IDT.com ## For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 # For Tech Support clockhelp@idt.com 408-284-8200 ### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) ## Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 ## Europe IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339