## **Freescale Semiconductor** Data Sheet: Technical Data Document Number: MCF54418 Rev. 8, 06/2012 ## MCF5441x # MCF5441*x* ColdFire Microprocessor Data Sheet - Version 4 ColdFire Core with EMAC and MMU - Up to 385 Dhrystone 2.1 MIPS @ 250 MHz - 8 KB instruction cache and 8 KB data cache - 64 KB internal SRAM dual-ported to processor local bus and other crossbar switch masters - System boot from NOR, NAND, SPI flash, EEPROM, or FRAM - Crossbar switch technology (XBS) for concurrent access to peripherals or RAM from multiple bus masters - 64-channel DMA controller - SDRAM controller supporting full-speed operation from a single x8 DDR2 component up to 250 MHz - 32-bit FlexBus external memory interface for RAM, ROM, MRAM, and programmable logic - USB 2 0 host controller - USB 2.0 host/device/On-the-Go controller - 8-bit single data rate ULPI port usable by the dedicated USB host module or the USB host/device/OTG module - Dual 10/100 Ethernet MACs with hardware CRC checking/generation, IEEE 1588-2002 support, and optional Ethernet switch - CPU direct-attached hardware accelerator for DES, 3DES, AES, MD5, SHA-1, and SHA-256 algorithms - Random number generator - Enhanced Secure Digital host controller for SD, SDHC, SDIO, MMC, and MMCplus cards - Two ISO7816 smart card interfaces - Two FlexCAN modules - Six I<sup>2</sup>C bus interfaces with DMA support in master mode - Two synchronous serial interfaces - Four 32-bit timers with DMA support - Four programmable interrupt timers - 8-channel, 16-bit motor control PWM timer - Dual 12-bit ADCs with shared input channels and multiple conversion trigger sources - Dual 12-bit DACs with DMA support - 1-wire module with DMA support - NAND flash controller - Real-time clock with 32-kHz oscillator, 2 KB standby SRAM, and battery backup supply input - Up to four DMA-supported serial peripheral interfaces (DSPI) - Up to ten UARTs with single-wire mode support - Up to five external IRQ interrupts and 2 external DMA request/acknowledge pairs - Up to 16 processor local bus Rapid GPIO pins - Up to 87 standard GPIO pins This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2011-2012. All rights reserved. ## **Table of Contents** | 1 | MCF: | 5441x family comparison4 | | | 4.15.2 eSDHC electrical DC characteristics | 38 | |---|-------|------------------------------------------------------|---|-------|-------------------------------------------------|----| | | 1.1 | Ordering information | | 4.16 | SIM timing specifications | 38 | | 2 | Hard | ware design considerations5 | | | 4.16.1 General timing requirements | 39 | | | 2.1 | Power filtering | | | 4.16.2 Reset sequence | 39 | | | 2.2 | Supply voltage sequencing7 | | | 4.16.3 Power-down sequence | | | | | 2.2.1 Power-up sequence8 | | 4.17 | SSI timing specifications | 41 | | | | 2.2.2 Power-down sequence8 | | 4.18 | 12-bit ADC specifications | | | | 2.3 | Power consumption specifications | | | 12-bit DAC timing specifications | | | 3 | Pin a | ssignments and reset states9 | | | mcPWM timing specifications | | | | 3.1 | Signal multiplexing9 | | 4.21 | I <sup>2</sup> C timing specifications | 45 | | | 3.2 | Pinout—196 MAPBGA | | | Ethernet assembly timing specifications | | | | 3.3 | Pinout—256 MAPBGA | | | 4.22.1 Receive signal timing specifications | 47 | | 4 | Elect | rical characteristics21 | | | 4.22.2 Transmit signal timing specifications | 47 | | | 4.1 | Absolute maximum ratings | | | 4.22.3 Asynchronous input signal timing | | | | 4.2 | Thermal characteristics22 | | | specifications | 48 | | | 4.3 | ESD protection | | | 4.22.4 MDIO serial management timing | | | | 4.4 | Static latch-up (LU) | | | specifications | 48 | | | 4.5 | DC electrical specifications23 | | 4.23 | 32-bit timer module timing specifications | 49 | | | 4.6 | Output pad loading and slew rate | | 4.24 | DSPI timing specifications | 49 | | | 4.7 | DDR pad drive strengths26 | | 4.25 | | | | | 4.8 | Oscillator and PLL electrical characteristics | | 4.26 | 1-Wire timing specifications | 53 | | | 4.9 | Reset timing specifications | | 4.27 | General purpose I/O timing specifications | 53 | | | 4.10 | FlexBus timing specifications | | 4.28 | Rapid general purpose I/O timing specifications | 53 | | | 4.11 | NAND flash controller (NFC) timing specifications 30 | | 4.29 | JTAG and boundary scan timing specifications | 54 | | | 4.12 | DDR SDRAM controller timing specifications | | 4.30 | Debug AC timing specifications | 56 | | | 4.13 | USB transceiver timing specifications | 5 | Pack | age information | 57 | | | | ULPI timing specifications35 | 6 | Prod | uct documentation | 57 | | | 4.15 | eSDHC timing specifications36 | 7 | Revis | sion history | 58 | | | | 4.15.1 eSDHC timing specifications | | | | | ## 1 MCF5441*x* family comparison Table 1. MCF5441x family configurations | Module | MCF54410 | MCF54415 | MCF54416 | MCF54417 | MCF54418 | |--------------------------------------------------------------------------------------------------------|----------|-----------|---------------|-----------|-----------| | Version 4 ColdFire core with EMAC (enhanced multiply-accumulate unit) and MMU (memory management unit) | • | • | • | • | • | | Cryptography acceleration unit (CAU) | _ | _ | • | _ | • | | Core (system) and SDRAM clock | | | up to 250 MHz | Z | • | | Peripheral clock<br>(Core clock ÷ 2) | | ı | up to 125 MHz | Z | | | External bus (FlexBus) clock | | ĺ | up to 100 MHz | Z | | | Performance (Dhrystone 2.1 MIPS) | | | up to 385 | | | | Static RAM (SRAM) | | | 64 KB | | | | Independent data/instruction cache | | | 8 KB each | | | | USB 2.0 Host controller | _ | • | • | • | • | | USB 2.0 Host/Device/On-the-Go controller | • | • | • | • | • | | UTMI+ Low Pin Interface (ULPI) for external high-speed USB PHY | _ | • | • | • | • | | 10/100 Mbps Ethernet controller with IEEE 1588 support | 1 | 2 | 2 | 2 | 2 | | Level 2 IEEE 1588-compliant 3-port Ethernet switch | _ | _ | _ | • | • | | Enhanced Secure Digital host controller (eSDHC) | • | • | • | • | • | | Smart card/Subscriber Identity Module (SIM) | _ | 2 ports | 2 ports | 2 ports | 2 ports | | UARTs | 6 | 10 | 10 | 10 | 10 | | DSPI | 3 | 4 | 4 | 4 | 4 | | CAN 2.0B controllers | 1 | 2 | 2 | 2 | 2 | | I <sup>2</sup> C | 4 | 6 | 6 | 6 | 6 | | Synchronous serial interface (SSI) | 1 | 2 | 2 | 2 | 2 | | 12-bit ADC | _ | • | • | • | • | | 12-bit DAC | _ | 2 | 2 | 2 | 2 | | 32-bit DMA timers | 4 | 4 | 4 | 4 | 4 | | Periodic interrupt timers (PIT) | 4 | 4 | 4 | 4 | 4 | | Motor control PWM timer (mcPWM) | _ | 8 channel | 8 channel | 8 channel | 8 channel | | 64-channel DMA controller | • | • | • | • | • | | Real-time clock with 2 KB standby RAM and battery back-up input | • | • | • | • | • | | DDR2 SDRAM controller | • | • | • | • | • | | FlexBus external memory controller | • | • | • | • | • | Table 1. MCF5441x family configurations (continued) | Module | MCF54410 | MCF54415 | MCF54416 | MCF54417 | MCF54418 | | | |--------------------------------------------------|---------------|----------|---------------|----------|----------|--|--| | NAND flash controller | • | • | • | • | • | | | | 1-Wire <sup>®</sup> interface | • | • | • | • | • | | | | Serial boot facility | • | • | • | • | • | | | | Watchdog timer | • | • | • | • | • | | | | Interrupt controllers (INTC) | 3 | 3 | 3 | 3 | 3 | | | | Edge port module (EPORT) | 3 IRQs | 5 IRQs | 5 IRQs | 5 IRQs | 5 IRQs | | | | Rapid GPIO pins | 9 | 16 | 16 | 16 | 16 | | | | General-purpose I/O (GPIO) pins | 48 | 87 | 87 | 87 | 87 | | | | JTAG - IEEE <sup>®</sup> 1149.1 Test Access Port | • | • | • | • | • | | | | Package | 196<br>MAPBGA | | 256<br>MAPBGA | | | | | ## 1.1 Ordering information Table 2. Orderable part numbers | Freescale Part<br>Number | Description | Package | Speed | Temperature | |--------------------------|-------------------------|-------------|---------|--------------| | MCF54410CMF250 | MCF54410 Microprocessor | 196 MAPBGA | | | | MCF54415CMJ250 | MCF54415 Microprocessor | | 250 MHz | | | MCF54416CMJ250 | MCF54416 Microprocessor | 256 MAPBGA | | –40 to +85°C | | MCF54417CMJ250 | MCF54417 Microprocessor | 230 MAI BOA | | | | MCF54418CMJ250 | MCF54418 Microprocessor | | | | ## 2 Hardware design considerations ## 2.1 Power filtering To further enhance noise isolation, an external filter is strongly recommended for the analog $V_{DD}$ pins (VDDA\_PLL and VDDA\_DAC\_ADC). The filter shown in Figure 1 should be connected between the board 3.3 V (nominal) supply and the analog pins. The resistor and capacitors should be placed as close to the dedicated analog $V_{DD}$ pin as possible. The 10 $\Omega$ resistor in the given filter is required. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 #### Hardware design considerations Figure 1. Oscillator/PLL/DAC power filter Figure 2 shows an example for isolating the ADC power supply from the I/O supply (EVDD) and ground. Note that in this power supply the $10~\Omega$ resistor is replaced by a $0~\Omega$ resistor. This will reduce the IR drop into the ADC, limiting additional gain error. Figure 2. ADC power filter Figure 3 shows an example for bypassing the internal core digital power supply for the MPU. This bypass should be applied to as many IVDD signals as routing allows. Each one should be placed as close to the ball as possible. Figure 3. IVDD power filter Figure 4 shows an example for bypassing the external pad ring digital power supply for the MPU. This bypass should be applied to as many EVDD signals as routing allows. Each one should be placed as close to the ball as possible. Figure 4. EVDD power filter MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Figure 5 shows an example for bypassing the FlexBus power supply for the MPU. This bypass should be applied to as many FB VDD signals as routing allows. Each one should be placed as close to the ball as possible. Figure 5. FB\_VDD power filter ## 2.2 Supply voltage sequencing Figure 6 shows requirements in the sequencing of the I/O $V_{DD}$ (EV $_{DD}$ ), FlexBus $V_{DD}$ (FBV $_{DD}$ ), SDRAM $V_{DD}$ (SDV $_{DD}$ ), PLL $V_{DD}$ (VDD\_OSC\_A\_PLL), and internal logic/core $V_{DD}$ (IV $_{DD}$ ). Notes: ### Figure 6. Supply voltage sequencing and separation cautions The relationships between FBV<sub>DD</sub>, SDV<sub>DD</sub> and EV<sub>DD</sub> are non-critical during power-up and power-down sequences. FBV<sub>DD</sub> (1.8 - 3.3 V), SDV<sub>DD</sub> (2.5 V or 1.8 V) and EV<sub>DD</sub> are specified relative to IV<sub>DD</sub>. #### NOTE All I/O VDD pins must be powered on when the device is functioning, except when in standby mode. In standby mode, all I/O VDD pins, except VSTBY RTC (battery), can be switched off. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Input voltage must not be greater than the supply voltage (EV<sub>DD</sub>, FBV<sub>DD</sub>, SDV<sub>DD</sub>, IV<sub>DD</sub>, or PV<sub>DD</sub>) by more than 0.5V at any time, including during power-up. <sup>&</sup>lt;sup>2</sup> Use 25 V/millisecond or slower rise time for all supplies. #### Hardware design considerations ## 2.2.1 Power-up sequence If $EV_{DD}/FBV_{DD}/SDV_{DD}$ are powered up with the $IV_{DD}$ at 0 V, the sense circuits in the I/O pads cause all pad output drivers connected to the $EV_{DD}/FBV_{DD}/SDV_{DD}$ to be in a high impedance state. There is no limit on how long after $EV_{DD}/FBV_{DD}/SDV_{DD}$ powers up before $IV_{DD}$ must power up. $IV_{DD}$ should not lead the $EV_{DD}$ , $FBV_{DD}$ , or $SDV_{DD}$ by more than 0.4 V during power ramp-up, or there will be high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 25 V/millisecond to avoid turning on the internal ESD protection clamp diodes. ## 2.2.2 Power-down sequence If $IV_{DD}/PV_{DD}$ are powered down first, sense circuits in the I/O pads cause all output drivers to be in a high impedance state. There is no limit on how long after $IV_{DD}$ and $PV_{DD}$ power down before $EV_{DD}$ , $FBV_{DD}$ , or $SDV_{DD}$ must power down. $IV_{DD}$ should not lag $EV_{DD}$ , $FBV_{DD}$ , or $SDV_{DD}$ going low by more than 0.4 V during power down or there will be undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies. The recommended power down sequence is as follows: - 1. Drop IV<sub>DD</sub>/PV<sub>DD</sub> to 0 V. - 2. Drop $EV_{DD}/FBV_{DD}/SDV_{DD}$ supplies. ## 2.3 Power consumption specifications Table 3. Estimated power consumption specifications | Characteristic | Symbol | Typical | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------|------| | Core operating supply current (nominal 1.2 V) <sup>1</sup> Run mode Wait mode Doze mode Stop00 mode Stop01 mode Stop02 mode Stop03 mode | IVDD | 127<br>33<br>32<br>9.3<br>9.2<br>3.6<br>3.4 | mA | | FlexBus operating supply current Run mode (application dependent) Wait mode Doze mode Stop00 mode Stop01, Stop02, Stop03 mode | FBVDD | 80<br>49<br>42<br>40<br>28 | mA | | SDRAM operating supply current (DDR2 at 1.8 V) Isys(DQ) [×8, 2×DQS] Isys(WR) [×8, 2×DQS] Isys(RD) [×8, 2×DQS] SDRAM input reference current Isys(REF) SDRAM termination current Isys(termRD) Total SDIDD MPU side <sup>2</sup> | SDVDD<br>SDVREF<br>SDVTT | 3<br>15<br>15<br>1.3<br>41<br>75 | mA | | Oscillator/PLL operating supply current (nominal 3.3 V) Run, Wait, Doze, Stop00, Stop01 mode Stop02 mode Stop03 mode | VDD_OSC_A_PLL | 10<br>6<br>1 | mA | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 9 Table 3. Estimated power consumption specifications (continued) | Characteristic | Symbol | Typical | Unit | |--------------------------------------------------------------------------|-----------------------|----------|------| | External I/O pad operating supply current (nominal 3.3 V) | EVDD | 3 | mA | | USB operating supply current (nominal 3.3 V) | VDD_USBO,<br>VDD_USBH | 30 | mA | | ADC operating supply current (nominal 3.3 V) Speed mode 00 Speed mode 01 | VDDA_ADC | 14<br>22 | mA | | DAC operating supply current (nominal 3.3 V) | VDDA_DAC_ADC | 11 | mA | | RTC standby supply current ISTBY | VSTBY_RTC | 17 | μА | Current measured at maximum system clock frequency, all modules active, and default drive strength with matching load. ## 3 Pin assignments and reset states ## 3.1 Signal multiplexing The following table lists all the MCF5441x pins grouped by function. The Dir column is the direction for the primary function of the pin only. Refer to the following sections for package diagrams. For a more detailed discussion of the MCF5441x signals, consult the MCF5441x Reference Manual (MCF54418RM). #### NOTE In this table and throughout this document a single signal within a group is designated without square brackets (i.e., FB\_AD23), while designations for multiple signals within a group use brackets (i.e., FB\_AD[23:21]) and is meant to include all signals within the two bracketed numbers when these numbers are separated by a colon. #### NOTE The primary functionality of a pin is not necessarily its default functionality. Most pins that are muxed with GPIO default to their GPIO functionality. See the following table for a list of the exceptions. DDR2 interface power is estimated from the Micron DDR2 data sheet. The numbers given in this table do not include the actual power consumption of the memory itself. The current drawn by the memory needs to be added to the values in this table and may be several hundred mA. <sup>&</sup>lt;sup>3</sup> EVDD values depend on the application, with the restrictions that any single pin cannot exceed 25 mA and that the total power does not exceed the thermal characteristics. Table 4. Special-case default signal functionality | Pin | Default signal | |---------------------------------------------------|------------------------------------------------------| | FB_CLK, FB_OE, FB_R/W, FB_BE/BWE[1:0], FB_CS[5:4] | FB_CLK, FB_OE, FB_R/W,<br>FB_BE/BWE[1:0], FB_CS[5:4] | | FB_ALE | FB_ALE or FB_TS<br>(depending on RCON[3]) | | FB_BE/BWE3 | Boot from NFC, NF_ALE. Otherwise, FB_BE/BWE3. | | FB_BE/BWE2 | Boot from NFC, NF_CLE. Otherwise, FB_BE/BWE2. | | FB_CS1 | Boot from NFC, NFC_CE. Otherwise, GPIO. | | FB_CS0 | Boot from FlexBus, FB_CS0.<br>Otherwise, GPIO. | | FB_TA | Boot from NFC, NFC_R/B. Otherwise, FB_TA. | | ALLPST, PST[3:0],<br>DDATA[3:0] | ALLPST, PST[3:0], DDATA[3:0] | #### **NOTE** While most modules and functionalities between the 196 and 256 MAPBGA package are the same, the following modules have been removed from 196 MAPBGA for pin space: UART2, UART6, UART9, PWM, SSI1, SIM1, USB HOST, IRQ6, IRQ3, IRQ2, FLEXCAN1, I2C1, ADC, DAC. Other modifications to the 196 MAPBGA package are: - SDRAMC One address line, SD\_A14, is removed. - SDHC Number of data lines for eSDHC have been reduced to 4 instead of 8. - MAC Only MAC0\_RMII mode is implemented. Table 5. MCF5441x Signal information and muxing | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | | |------------------------|-------|-------------|-------------|-----------------------------------------|------------------------|----------------|-----------------------|------------|------------|--| | | Reset | | | | | | | | | | | RESET | _ | _ | _ | U | I | EVDD | ssr | K14 | K15 | | | RSTOUT | _ | _ | _ | _ | 0 | EVDD | msr | P12 | L16 | | | | Clock | | | | | | | | | | | EXTAL/<br>RMII_REF_CLK | _ | _ | _ | _ | l <sup>4</sup> | EVDD | ae | G14 | G16 | | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Table 5. MCF5441x Signal information and muxing (continued) | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | | | |--------------------------------------------|---------|--------------------|---------------------------------|-----------------------------------------|------------------------|----------------|-----------------------|---------------------------------------|--------------------------------------|--|--| | XTAL | _ | _ | _ | _ | 0 | EVDD | ae | H14 | H16 | | | | Mode selection | | | | | | | | | | | | | BOOTMOD[1:0] | _ | _ | _ | _ | I | EVDD | msr | G5,H5 | K5, L5 | | | | | FlexBus | | | | | | | | | | | | FB_AD[31:24]/<br>NFC_IO[15:8] <sup>5</sup> | _ | _ | _ | _ | I/O | FBVDD | fsr | A10, A9,<br>B9, C9, A8,<br>B8, C8, A7 | B9, C8, A9,<br>B8, D8, A8,<br>D7, B7 | | | | FB_AD[23:16]/<br>NFC_IO[7:0] <sup>5</sup> | _ | _ | _ | _ | I/O | FBVDD | fsr | B7, C7, C6,<br>B6, A6, A5,<br>B5, A4 | C7, A7, D6,<br>A6, B6, D5,<br>C6, A5 | | | | FB_AD[15:10] | _ | _ | _ | 6 | I/O | FBVDD | fsr | C5, A3, B4,<br>C4, B3, A2 | B5, A4, A3,<br>D4, B4, C5 | | | | FB_AD[9:8] | _ | _ | _ | U <sup>7</sup> | I/O | FBVDD | fsr | B2, C3 | C4, B3 | | | | FB_AD[7:0] | _ | _ | _ | _ | I/O | FBVDD | fsr | D4, B1, C2,<br>D3, C1, D2,<br>E3, D1 | C3, E4, D3,<br>E3, A2, B2,<br>C2, F3 | | | | FB_ALE | PA7 | FB_TS | _ | _ | 0 | FBVDD | fsr | E2 | D2 | | | | FB_OE/<br>NFC_RE | PA6 | FB_TBST/<br>NFC_RE | _ | _ | 0 | FBVDD | fsr | H1 | F1 | | | | FB_R/W/<br>NFC_WE | PA5 | _ | _ | _ | 0 | FBVDD | fsr | H2 | G2 | | | | FB_TA | PA4 | _ | NFC_R/B | U <sup>8</sup> | 0 | FBVDD | fsr | НЗ | Н3 | | | | FB_BE/BWE3 | PA3 | FB_CS3 | FB_A1/<br>NFC_ALE <sup>9</sup> | _ | 0 | FBVDD | fsr | F3 | C1 | | | | FB_BE/BWE2 | PA2 | FB_CS2 | FB_A0/<br>NFC_CLE <sup>10</sup> | _ | 0 | FBVDD | fsr | E1 | E2 | | | | FB_BE/BWE[1:0] | PA[1:0] | FB_TSIZ[1:0] | _ | _ | 0 | FBVDD | fsr | F2, F1 | D1, F4 | | | | FB_CLK | PB7 | _ | _ | _ | 0 | FBVDD | fsr | G1 | G1 | | | | FB_CS5 | PB6 | DACK1 | _ | T — | 0 | FBVDD | fsr | _ | F2 | | | | FB_CS4 | PB5 | DREQ1 | _ | - | 0 | FBVDD | fsr | _ | B1 | | | | FB_CS1 | PB4 | _ | NFC_CE | _ | 0 | FBVDD | fsr | G3 | E1 | | | | FB_CS0 | PB3 | _ | _ | _ | 0 | FBVDD | fsr | G2 | G3 | | | | | | | I <sup>2</sup> C 0 | | | | | | | | | | I2C0_SCL | PB2 | UART8_TXD | CAN0_TX | _ | I/O | EVDD | ssr | H12 | G15 | | | | I2C0_SDA | PB1 | UART8_RXD | CAN0_RX | - | I/O | EVDD | ssr | G12 | G14 | | | Table 5. MCF5441x Signal information and muxing (continued) | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | | |------------------|------|-------------|-------------|-----------------------------------------|------------------------|----------------|-----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--| | FlexCAN 1 | | | | | | | | | | | | CAN1_TX | PB0 | UART9_TXD | I2C1_SCL | _ | I/O | EVDD | ssr | _ | D14 | | | CAN1_RX | PC7 | UART9_RXD | I2C1_SDA | _ | I/O | EVDD | ssr | _ | D15 | | | SDRAM controller | | | | | | | | | | | | SD_A14 | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | _ | P6 | | | SD_A[13:0] | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | P3, M1, M3,<br>L2, L1, N4,<br>M2, P2, L3,<br>L4, N1, N2,<br>K1, N3 | R4, R1, R3,<br>N4, P3, T4,<br>R2, T2, N3,<br>P5, P4, N5,<br>P2, T3 | | | SD_BA[2:0] | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | M6, J4, P4 | P7, N6, R5 | | | SD_CAS | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | K4 | N8 | | | SD_CKE | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | N6 | R7 | | | SD_CLK | _ | _ | _ | | 0 | SDVDD | st_ck | P6 | T5 | | | SD_CLK | _ | _ | _ | _ | 0 | SDVDD | st_ck | P7 | Т6 | | | SD_CS | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | M5 | N7 | | | SD_D[7:0] | _ | _ | _ | _ | I/O | SDVDD | st_odt | P11, M10,<br>N10, M9,<br>P10, M8,<br>N8, M7 | T12, R11,<br>T11, R10,<br>N9, T10,<br>P9, R9 | | | SD_DM | _ | _ | _ | | 0 | SDVDD | st_odt | N7 | T7 | | | SD_DQS | _ | _ | _ | _ | I/O | SDVDD | st_dqs | P8 | Т8 | | | SD_DQS | _ | _ | _ | _ | I/O | SDVDD | st_dqs | P9 | Т9 | | | SD_ODT | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | P5 | P8 | | | SD_RAS | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | M4 | R6 | | | SD_WE | _ | _ | _ | _ | 0 | SDVDD | st_dec<br>ap | N5 | R8 | | | SD_VREF | _ | | | _ | _ | SDVDD | st_vref | N9 | P10 | | | SD_VTT | _ | _ | _ | _ | — | SDVDD | st_vtt | L8 | N10 | | Table 5. MCF5441x Signal information and muxing (continued) | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | | |--------------------------|------|-------------|-------------------------|-----------------------------------------|------------------------|----------------------|-----------------------|------------|------------|--| | External interrupts port | | | | | | | | | | | | ĪRQ7 | PC6 | _ | _ | _ | I | EVDD | ssr | G10 | F12 | | | ĪRQ6 | PC5 | _ | USB_CLKIN <sup>11</sup> | _ | I | EVDD | ssr | _ | N1 | | | ĪRQ4 | PC4 | DREQ0 | _ | _ | I | EVDD | ssr | E11 | F14 | | | ĪRQ3 | PC3 | DSPI0_PCS3 | USBH_VBUS_EN | _ | I | EVDD | ssr | | M1 | | | ĪRQ2 | PC2 | DSPI0_PCS2 | USBH_VBUS_OC | _12 | I | EVDD | ssr | _ | M2 | | | ĪRQ1 | PC1 | _ | _ | _ | I | EVDD | ssr | E13 | F13 | | | | | US | B On-the-Go | | 1 | I | I | l | | | | USBO_DM | _ | _ | _ | _ | I/O | VDD_<br>USB0 | ae | B13 | A14 | | | USBO_DP | _ | _ | _ | _ | I/O | VDD_<br>USB0 | ae | A13 | B14 | | | | | | USB host | | | | | | | | | USBH_DM | _ | _ | _ | _ | I/O | VDD_<br>USBH | ae | _ | A15 | | | USBH_DP | _ | _ | _ | _ | I/O | VDD_<br>USBH | ae | _ | B15 | | | | • | | ADC | • | | | I. | | • | | | ADC_IN7/<br>DAC1_OUT | _ | _ | _ | _ | I | VDDA_<br>DAC_<br>ADC | ae | _ | К3 | | | ADC_IN[6:4] | _ | _ | _ | _ | I | VDDA_<br>ADC | ae | _ | H2, J3, G4 | | | ADC_IN3/<br>DAC0_OUT | _ | _ | _ | _ | I | VDDA_<br>DAC_<br>ADC | ae | _ | K4 | | | ADC_IN[2:0] | _ | _ | _ | _ | I | VDDA_<br>ADC | ae | _ | J2, J1, H1 | | | | | Re | al time clock | • | • | • | | | • | | | RTC_EXTAL | _ | _ | _ | _ | l <sup>4</sup> | VSTBY | ae | B14 | B16 | | | RTC_XTAL | _ | _ | _ | _ | 0 | VSTBY | ae | C14 | C16 | | | | L | D | SPI0/SBF <sup>13</sup> | 1 | 1 | ı | ı | 1 | | | | DSPI0_PCS1/<br>SBF_CS | PC0 | _ | _ | _ | I/O | EVDD | msr | К3 | L1 | | Table 5. MCF5441x Signal information and muxing (continued) | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | |-----------------------|-------------|-------------|-----------------------------------------|-----------------------------------------|------------------------|----------------|-----------------------|------------|------------| | DSPI0_PCS0/SS | PD7 | I2C3_SDA | SDHC_DAT3 | _ | I/O | EVDD | msr | J1 | K2 | | DSPI0_SCK/<br>SBF_CK | PD6 | I2C3_SCL | SDHC_CLK | _ | I/O | EVDD | msr | J3 | L2 | | DSPI0_SIN/<br>SBF_DI | PD5 | UART3_RXD | SDHC_CMD | U <sup>14</sup> | ı | EVDD | msr | K2 | L3 | | DSPI0_SOUT/<br>SBF_DO | PD4 | UART3_TXD | SDHC_DAT0 | _ | 0 | EVDD | msr | J2 | K1 | | | | | One wire | | | | | | | | OW_DAT | RGPIO0/PD3 | DACK0 | _ | _ | I/O | EVDD | ssr | M11 | N11 | | | | Г | DMA timers | | | | • | | | | T3IN/PWM_EXTA3 | RGPIO1/PD2 | T3OUT | USBO_VBUS_EN/<br>ULPI_DIR <sup>15</sup> | _ | I | EVDD | msr | G13 | G13 | | T2IN/PWM_EXTA2 | RGPIO2/PD1 | T2OUT | SDHC_DAT2 | _ | I | EVDD | msr | J12 | H14 | | T1IN/PWM_EXTA1 | RGPIO3/PD0 | T1OUT | SDHC_DAT1 | _ | I | EVDD | msr | H13 | H13 | | TOIN/PWM_EXTA0 | RGPIO4/PE7 | T0OUT | USBO_VBUS_OC/<br>ULPI_NXT <sup>16</sup> | 17 | I | EVDD | msr | J13 | H15 | | | | | UART 2 | | | | • | | • | | UART2_CTS | RGPIO14/PE6 | UART6_TXD | SSI1_BCLK | _ | I | EVDD | msr | _ | M4 | | UART2_RTS | RGPIO15/PE5 | UART6_RXD | SSI1_FS | _ | 0 | EVDD | msr | _ | МЗ | | UART2_RXD | PE4 | PWM_A3 | SSI1_RXD | _ | I | EVDD | msr | _ | P1 | | UART2_TXD | PE3 | PWM_B3 | SSI1_TXD | | I/O <sup>18</sup> | EVDD | msr | _ | N2 | | | | | UART 1 | | | | | | | | UART1_CTS | RGPIO7/PE2 | UART5_TXD | DSPI3_SCK | _ | I | EVDD | msr | D12 | C10 | | UART1_RTS | RGPIO8/PE1 | UART5_RXD | DSPI3_PCS0 | _ | 0 | EVDD | msr | D11 | D10 | | UART1_RXD | PE0 | I2C5_SDA | DSPI3_SIN | _ | I | EVDD | msr | B10 | C9 | | UART1_TXD | PF7 | I2C5_SCL | DSPI3_SOUT | | I/O <sup>18</sup> | EVDD | msr | C10 | D9 | | | | | UART 0 | | | | | | | | UART0_CTS | RGPIO5/PF6 | UART4_TXD | DSPI2_SCK | _ | I | EVDD | msr | E12 | E13 | | UART0_RTS | RGPIO6/PF5 | UART4_RXD | DSPI2_PCS0 | _ | 0 | EVDD | msr | C12 | B11 | | UART0_RXD | PF4 | I2C4_SDA | DSPI2_SIN | _ | I | EVDD | msr | C11 | B10 | | UART0_TXD | PF3 | I2C4_SCL | DSPI2_SOUT | _ | I/O <sup>18</sup> | EVDD | msr | B11 | D11 | Table 5. MCF5441x Signal information and muxing (continued) | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | |---------------|-------------|------------------------------|-----------------------------------|-----------------------------------------|------------------------|----------------|-----------------------|------------|------------| | | I | Enhanced secur | e digital host contr | oller | | | I | | | | SDHC_DAT3 | PF2 | PWM_A1 | DSPI1_PCS0 | _ | I/O | EVDD | msr | _ | B13 | | SDHC_DAT2 | PF1 | PWM_B1 | DSPI1_PCS2 | _ | I/O | EVDD | msr | _ | E14 | | SDHC_DAT1 | PF0 | PWM_A2 | DSPI1_PCS1 | _ | I/O | EVDD | msr | _ | D12 | | SDHC_DAT0 | PG7 | PWM_B2 | DSPI1_SOUT | _ | I/O | EVDD | msr | _ | B12 | | SDHC_CMD | PG6 | PWM_B0 | DSPI1_SIN | _ | I/O | EVDD | msr | _ | C11 | | SDHC_CLK | PG5 | PWM_A0 | DSPI1_SCK | _ | 0 | EVDD | msr | _ | A10 | | | I | Smart o | ard interface 0 | | | | | ľ | | | SIM0_DATA | RGPIO13/PG4 | PWM_FAULT2 | SDHC_DAT7 | _ | I/O | EVDD | msr | _ | E12 | | SIM0_VEN | RGPIO12/PG3 | PWM_FAULT0 | _ | _ | 0 | EVDD | msr | _ | D13 | | SIM0_RST | RGPIO11/PG2 | PWM_FORCE | SDHC_DAT6 | _ | 0 | EVDD | msr | _ | C15 | | SIM0_PD | RGPIO10/PG1 | PWM_SYNC | SDHC_DAT5 | _ | I | EVDD | msr | _ | C14 | | SIM0_CLK | RGPIO9/PG0 | PWM_FAULT1 | SDHC_DAT4 | _ | 0 | EVDD | msr | _ | A11 | | | | Synchronou | s serial interface 0 <sup>1</sup> | 9 | | | ı | l | | | SSI0_RXD | PH7 | I2C2_SDA | SIM1_VEN | _ | ı | EVDD | msr | B12 | C12 | | SSI0_TXD | PH6 | I2C2_SCL | SIM1_DATA | _ | 0 | EVDD | msr | A11 | C13 | | SSI0_FS | PH5 | UART7_TXD | SIM1_RST | _ | I/O | EVDD | msr | C13 | E15 | | SSI0_MCLK | PH4 | SSI_CLKIN | SIM1_CLK | _ | 0 | EVDD | msr | A12 | A12 | | SSI0_BCLK | PH3 | UART7_RXD | SIM1_PD | _ | I/O | EVDD | msr | D13 | A13 | | | | Ethern | et subsystem | l | | | ı | l | | | MII0_MDC | PI1 | RMII0_MDC <sup>20</sup> | _ | _ | 0 | EVDD | fsr | N14 | P16 | | MII0_MDIO | PI0 | RMII0_MDIO <sup>20</sup> | _ | _ | I/O | EVDD | fsr | M14 | N16 | | MII0_RXDV | PJ7 | RMII0_CRS_DV <sup>20</sup> | _ | _ | I | EVDD | fsr | M13 | P14 | | MII0_RXD[1:0] | PJ[6:5] | RMII0_RXD[1:0] <sup>20</sup> | _ | _ | I | EVDD | fsr | P13, N13 | R15, T15 | | MII0_RXER | PJ4 | RMII0_RXER <sup>20</sup> | _ | _ | ı | EVDD | fsr | M12 | N14 | | MII0_TXD[1:0] | PJ[3:2] | RMII0_TXD[1:0] <sup>20</sup> | _ | _ | 0 | EVDD | fsr | L12, L11 | R13, P13 | | MII0_TXEN | PJ1 | RMII0_TXEN <sup>20</sup> | _ | D <sup>21</sup> | 0 | EVDD | fsr | N12 | P12 | | MII0_COL | PJ0 | RMII1_MDC | ULPI_STP | _ | ı | EVDD | fsr | _ | R12 | | MII0_TXER | PK7 | RMII1_MDIO | ULPI_DATA4 | _ | 0 | EVDD | fsr | _ | R14 | | MII0_CRS | PK6 | RMII1_CRS_DV | ULPI_DATA5 | _ | ı | EVDD | fsr | _ | P11 | | MII0_RXD[3:2] | PK[5:4] | RMII1_RXD[1:0] | ULPI_DATA[1:0] | _ | I | EVDD | fsr | _ | P15, N13 | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Table 5. MCF5441x Signal information and muxing (continued) | | | _ | | | | | | | | |----------------------|---------|--------------------|---------------------------|-----------------------------------------|------------------------|----------------|-----------------------|--------------------------------------|---------------------------| | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | | MII0_RXCLK | PK3 | RMII1_RXER | ULPI_DATA6 | _ | I | EVDD | fsr | _ | M14 | | MII0_TXD[3:2] | PK[2:1] | RMII1_TXD[1:0] | ULPI_DATA[3:2] | _ | 0 | EVDD | fsr | _ | T13, N12 | | MII0_TXCLK | PK0 | RMII1_TXEN | ULPI_DATA7 | D <sup>21</sup> | I | EVDD | fsr | _ | T14 | | | | В | DM/JTAG | I | ı | I | l | | | | ALLPST <sup>22</sup> | PH2 | _ | _ | _ | 0 | EVDD | fsr | K12 | _ | | DDATA[3:2] | PH[1:0] | _ | _ | _ | 0 | EVDD | fsr | _ | L15, M13 | | DDATA[1:0] | PI[7:6] | _ | _ | _ | 0 | EVDD | fsr | _ | M15, L14 | | PST[3:0] | PI[5:2] | _ | _ | _ | 0 | EVDD | fsr | _ | J13, J16,<br>J15, J14 | | JTAG_EN | _ | _ | _ | D | I | EVDD | msr | N11 | N15 | | PSTCLK | _ | TCLK <sup>23</sup> | _ | _ | I | EVDD | fsr | L14 | M16 | | DSI | _ | TDI <sup>23</sup> | _ | U | ı | EVDD | msr | L10 | L13 | | DSO | _ | TDO <sup>23</sup> | _ | _ | 0 | EVDD | msr | L13 | K14 | | BKPT | _ | TMS <sup>23</sup> | _ | U | ı | EVDD | msr | K13 | K16 | | DSCLK | _ | TRST <sup>23</sup> | _ | U | I | EVDD | msr | L9 | K13 | | | | (this signal | Test<br>must be grounded) | | ' | | • | | | | TEST | _ | _ | _ | D | I | EVDD | ssr | K10 | R16 | | | | Pov | ver supplies | 1 | ı | ı | | | | | IVDD | _ | _ | _ | _ | _ | _ | _ | D9, D10,<br>E9, E10, F9,<br>F10, F12 | E9-E11,<br>F9-F11 | | EVDD | _ | _ | _ | _ | _ | _ | _ | F4–F7, G6,<br>G7, H6, H7,<br>J5, J6 | H8, J7–J10,<br>K6–K11, L6 | | FB_VDD | _ | _ | _ | _ | _ | _ | _ | D5–D7,<br>E4–E7 | E5–E7, F5,<br>F6, G5 | | SD_VDD | _ | _ | _ | _ | _ | _ | _ | K7–K9,<br>L5–L7 | M7-M12 | | VDD_OSC_A_PLL | _ | _ | _ | _ | - | _ | vddint | F14 | F15 | | VSS_OSC_A_PLL | _ | _ | _ | _ | - | _ | vddint | F13 | F16 | | VDD_USBO | _ | _ | _ | _ | - | _ | vdde | F11 | G12 | | VDD_USBH | _ | _ | _ | _ | — | _ | vdde | _ | H12 | | VDDA_ADC | _ | _ | _ | _ | <u> </u> | _ | _ | _ | H4 | Table 5. MCF5441x Signal information and muxing (continued) | Signal name | GPIO | Alternate 1 | Alternate 2 | Pullup (U) <sup>1</sup><br>Pulldown (D) | Direction <sup>2</sup> | Voltage domain | Pad type <sup>3</sup> | 196 MAPBGA | 256 MAPBGA | |---------------------|------|-------------|-------------|-----------------------------------------|------------------------|----------------|-----------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | VSSA_ADC | _ | _ | _ | _ | _ | _ | vssint | _ | H5 | | VDDA_DAC_ADC | _ | _ | _ | _ | _ | _ | vddint | _ | J4 | | VSSA_DAC_ADC | _ | _ | _ | _ | _ | _ | vssint | _ | J5 | | VSTBY <sup>24</sup> | _ | _ | _ | _ | _ | | vddint | E14 | E16 | | VSS | | | _ | | | | _ | A1, A14,<br>D8, D14,<br>E8, F8, G4,<br>G8, G9,<br>G11, H4,<br>H8–11,<br>J7–11, J14,<br>K5, K6,<br>K11, P1,<br>P14 | A1, A16,<br>D16, E8,<br>F7, F8,<br>G6-G11,<br>H6, H7,<br>H9-H11,<br>J6, J11,<br>J12, K12,<br>L4, L7-L12,<br>M5, M6, T1,<br>T16 | All pins available with GPIO contain a configurable pull-up/down. This column indicates the pull devices that are enabled automatically at reset. Pull-ups are generally only enabled on pins with their primary function, except as noted. <sup>&</sup>lt;sup>2</sup> Refers to pin's primary function. <sup>&</sup>lt;sup>3</sup> For details on the available slew rates of the various pad types see section "Output Pad Loading and Slew Rate" of the *MCF5441x Data Sheet* or section "Slew Rate Control Registers (SRCR\_x)" in chapter "Pin-Multiplexing and Control" of the *MCF5441x Reference Manual*. <sup>&</sup>lt;sup>4</sup> Enabled as input only in oscillator bypass mode (internal crystal oscillator is disabled). <sup>&</sup>lt;sup>5</sup> These pins are time-division multiplexed between the FlexBus and NFC. An arbitration mechanism determines which module drives these pins at any point in time. <sup>&</sup>lt;sup>6</sup> An internal pulldown circuit is enabled during system reset for FB\_AD[10]. An internal pullup circuit is enabled when the system is in reset state. <sup>&</sup>lt;sup>8</sup> Configurable pull that is enabled and pulled up after reset. <sup>&</sup>lt;sup>9</sup> When configured for FB\_A1, this pin is time-division multiplexed between the FlexBus and NFC. An arbitration mechanism determines which module drives the pin at any point in time. When not configured as FB\_A1, NFC\_ALE cannot be used. <sup>&</sup>lt;sup>10</sup> When configured for FB\_A0, this pin is time-division multiplexed between the FlexBus and NFC. An arbitration mechanism determines which module drives the pin at any point in time. When not configured as FB\_A0, NFC\_CLE cannot be used. <sup>&</sup>lt;sup>11</sup> Since USB\_CLKIN is a clock signal, it must be dedicated to the USB system. Do not implement this pin as dual-use. <sup>&</sup>lt;sup>12</sup> When Alternate 2 is selected, then internal pullup/pulldown control will come from the MISCCR[3] register of CIM. <sup>&</sup>lt;sup>13</sup> When booting from serial boot flash, the SBF function is enabled automatically. After the SBF function completes its reset sequence, the signals are returned to GPIO functionality. <sup>&</sup>lt;sup>14</sup> Automatic pull-up when SBF controls the pin during reset only. Configurable pull when UART, DSPI, or SDHC control the pin. <sup>&</sup>lt;sup>15</sup> If ULPI is enabled, ULPI\_DIR is available as the Alternate 2 function. If ULPI is disabled, USBO\_VBUS\_EN is available. <sup>&</sup>lt;sup>16</sup> If ULPI is enabled, ULPI\_NXT is available as the Alternate 2 function. If ULPI is disabled, USBO\_VBUS\_OC is available. <sup>&</sup>lt;sup>17</sup> When Alternate 2 is selected, then internal pullup/pulldown control will come from the MISCCR[2] register of CIM. <sup>&</sup>lt;sup>18</sup> UARTx\_TXD pad can act as RXD(input) pad when UART One Wire mode is enabled. <sup>&</sup>lt;sup>19</sup> The SIM1 signals are available with 256 MAPBGA but are not available with 196 MAPBGA. <sup>&</sup>lt;sup>20</sup> These RMII functions are selected by the mode chosen by the MAC-NET, not by the pin-multiplexing and control (GPIO) module. - <sup>21</sup> Configurable pull that is enabled and pulled down after reset. - <sup>22</sup> The ALLPST signal is available only on the 196 MAPBGA package and allows limited debug trace functionality compared to the 256 MAPBGA package. - <sup>23</sup> If JTAG\_EN is asserted, these pins default to Alternate 1 (JTAG) functionality. The GPIO module is not responsible for assigning these pins. - <sup>24</sup> VSTBY is for optional standby lithium battery. If not used, connect to EVDD. ## 3.2 Pinout—196 MAPBGA The pinout for the MCF54410 package is shown below. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | |---|----------------|----------------|----------------|--------------|--------------|-------------|--------------|-------------|--------------|-------------|----------------|----------------|-----------------------|-----------------------|---| | A | GND | FB_<br>AD10 | FB_<br>AD14 | FB_<br>AD16 | FB_<br>AD18 | FB_<br>AD19 | FB_<br>AD24 | FB_<br>AD27 | FB_<br>AD30 | FB_<br>AD31 | SSI0_<br>TXD | SSI0_<br>MCLK | USB_<br>DPLS | GND | A | | В | FB_<br>AD6 | FB_<br>AD9 | FB_<br>AD11 | FB_<br>AD13 | FB_<br>AD17 | FB_<br>AD20 | FB_<br>AD23 | FB_<br>AD26 | FB_<br>AD29 | U1_<br>RXD | U0_<br>TXD | SSI0_<br>RXD | USB_<br>DMNS | RTC_<br>EXTAL | В | | С | FB_<br>AD3 | FB_<br>AD5 | FB_<br>AD8 | FB_<br>AD12 | FB_<br>AD15 | FB_<br>AD21 | FB_<br>AD22 | FB_<br>AD25 | FB_<br>AD28 | U1_<br>TXD | U0_<br>RXD | U0RTS_<br>B | SSI0_<br>FS | RTC_<br>XTAL | С | | D | FB_<br>AD0 | FB_<br>AD2 | FB_<br>AD4 | FB_<br>AD7 | FBVDD | FBVDD | FBVDD | GND | CVDD | CVDD | U1RTS_<br>B | U1CTS_<br>B | SSI0_<br>BCLK | GND | D | | E | FB_BE2<br>_B | FB_ALE | FB_<br>AD1 | FBVDD | | | | GND | CVDD | CVDD | IRQ4_B | U0CTS_<br>B | IRQ1_B | VSTBY | E | | F | FB_BE0<br>_B | FB_BE1<br>_B | FB_BE3<br>_B | EVDD | EVDD | EVDD | EVDD | GND | CVDD | CVDD | VDD_<br>USBO | CVDD | VSS_OS<br>C_A_PL<br>L | VDD_OS<br>C_A_PL<br>L | F | | G | FB_CLK | FB_CS0<br>_B | FB_CS1<br>_B | GND | BOOT<br>MOD1 | EVDD | EVDD | GND | GND | IRQ7_B | GND | I2C0_<br>SDA | T3IN | EXTAL | G | | н | FB_OE_<br>B | FB_RW_<br>B | FB_TA_<br>B | GND | BOOT<br>MOD0 | EVDD | EVDD | GND | GND | GND | GND | I2C0_<br>SCL | T1IN | XTAL | н | | J | DSPI0_<br>PCS0 | DSPI0_<br>SOUT | DSPI0_<br>SCK | SD_BA1 | EVDD | EVDD | GND | GND | GND | GND | GND | T2IN | TOIN | GND | J | | K | SD_A1 | DSPI0_<br>SIN | DSPI0_<br>PCS1 | SD_CAS<br>_B | GND | GND | SDVDD | SDVDD | SDVDD | TEST | GND | ALLPST | TMS | RSTIN_<br>B | ĸ | | L | SD_A9 | SD_A10 | SD_A5 | SD_A4 | SDVDD | SDVDD | SDVDD | SD_VTT | TRST_B | TDI | RM110_<br>TXD0 | RM110_<br>TXD1 | TDO | TCLK | L | | М | SD_A12 | SD_A7 | SD_A11 | SD_RAS<br>_B | SD_CS_<br>B | SD_BA2 | SD_D0 | SD_D2 | SD_D4 | SD_D6 | OWIO | RMII0_<br>RXER | RMII0_<br>CRS_DV | RMII0_<br>MDIO | М | | N | SD_A3 | SD_A2 | SD_A0 | SD_A8 | SD_WE_<br>B | SD_CKE | SD_DQM | SD_D1 | SD_VRE<br>F | SD_D5 | JTAG_E<br>N | RMII0_<br>TXEN | RMII0_<br>RXD0 | RMII0_<br>MDC | N | | Р | GND | SD_A6 | SD_A13 | SD_BA0 | SD_ODT | SD_CLK | SD_CLK_<br>B | SD_DQS | SD_DQS<br>_B | SD_D3 | SD_D7 | RSTOUT<br>_B | RMII0_<br>RXD1 | GND | Р | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | Figure 7. MCF54410 Pinout (196 MAPBGA) ## 3.3 Pinout—256 MAPBGA The pinout for the MCF54415, MCF54416, MCF54417, and MCF54418 packages are shown below. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |---|----------------|--------------------|---------------|----------------------|----------------------|-------------|-------------|-------------|---------------|---------------|---------------|---------------|---------------|----------------|-----------------------|-----------------------|---| | A | VSS | FB_<br>AD3 | FB_<br>AD13 | FB_<br>AD14 | FB_<br>AD16 | FB_<br>AD20 | FB_<br>AD22 | FB_<br>AD26 | FB_<br>AD29 | SDHC_<br>CLK | SIM0_<br>CLK | SSI0_<br>MCLK | SSI0_<br>BCLK | USBO_<br>DM | USBH_<br>DM | VSS | Α | | В | FB_<br>CS4 | FB_<br>AD2 | FB_<br>AD8 | FB_<br>AD11 | FB_<br>AD15 | FB_<br>AD19 | FB_<br>AD24 | FB_<br>AD28 | FB_<br>AD31 | UART0_<br>RXD | UARTO_<br>RTS | SDHC_<br>DAT0 | SDHC_<br>DAT3 | USBO_<br>DP | USBH_<br>DP | RTC_<br>EXTAL | В | | С | FB_BE/<br>BWE3 | FB_<br>AD1 | FB_<br>AD7 | FB_<br>AD9 | FB_<br>AD10 | FB_<br>AD17 | FB_<br>AD23 | FB_<br>AD30 | UART1_<br>RXD | UART1_<br>CTS | SDHC_<br>CMD | SSI0_<br>RXD | SSI0_<br>TXD | SIM0_<br>PD | SIM0_<br>RST | RTC_<br>XTAL | С | | D | FB_BE/<br>BWE1 | FB_<br>ALE | FB_<br>AD5 | FB_<br>AD12 | FB_<br>AD18 | FB_<br>AD21 | FB_<br>AD25 | FB_<br>AD27 | UART1_<br>TXD | UART1_<br>RTS | UART0_<br>TXD | SDHC_<br>DAT1 | SIM0_<br>VEN | CAN1_<br>TX | CAN1_<br>RX | VSS | D | | E | FB_<br>CS1 | FB_<br>BE/BW<br>E2 | FB_<br>AD4 | FB_<br>AD6 | | | | VSS | IVDD | IVDD | IVDD | SIM0_<br>XMT | UARTO<br>_CTS | SDHC_<br>DAT2 | SSI0_<br>FS | VSTBY_<br>RTC | E | | F | FB_<br>OE | FB_<br>CS5 | FB_<br>AD0 | FB_BE/<br>BWE0 | | | VSS | VSS | IVDD | IVDD | IVDD | ĪRQ7 | ĪRQ1 | ĪRQ4 | VDD_<br>OSC_A<br>_PLL | VSS_<br>OSC_A<br>_PLL | F | | G | FB_<br>CLK | FB_<br>R/W | FB_<br>CS0 | ADC_<br>IN4 | | VSS | VSS | VSS | VSS | VSS | VSS | VDD_<br>USBO | T3IN | I2C0_<br>SDA | I2C0_<br>SCL | EXTAL | G | | Н | ADC_<br>IN0 | ADC_<br>IN6 | FB_<br>TA | AVDD_<br>ADC | AVSS_<br>ADC | VSS | VSS | EVDD | VSS | VSS | VSS | VDD_<br>USBH | T1IN | T2IN | TOIN | XTAL | н | | J | ADC_<br>IN1 | ADC_<br>IN2 | ADC_<br>IN5 | VDDA_<br>DAC_<br>ADC | VSSA_<br>DAC_<br>ADC | VSS | EVDD | EVDD | EVDD | EVDD | VSS | VSS | PST3 | PST0 | PST1 | PST2 | J | | K | DSPI0_<br>SOUT | DSPI0_<br>PCS0 | ADC_<br>IN7 | ADC_<br>IN3 | BOOT<br>MOD1 | EVDD | EVDD | EVDD | EVDD | EVDD | EVDD | VSS | TRST | TDO | RESET | TMS | κ | | L | DSPI0_<br>PCS1 | DSPI0_<br>SCK | DSPI0_<br>SIN | VSS | BOOT<br>MOD0 | EVDD | VSS | VSS | VSS | VSS | VSS | VSS | TDI | DDATA0 | DDATA3 | RST<br>OUT | L | | М | ĪRQ3 | ĪRQ2 | UART2_<br>RTS | UART2_<br>CTS | VSS | VSS | SD_<br>VDD | SD_<br>VDD | SD_<br>VDD | SD_<br>VDD | SD_<br>VDD | SD_<br>VDD | DDATA2 | MII0_<br>RXCLK | DDATA1 | TCLK | М | | N | ĪRQ6 | UART2_<br>TXD | SD_A5 | SD_A10 | SD_A2 | SD_BA1 | SD_CS | SD_<br>CAS | SD_D3 | SD_VTT | OW_<br>IO | MII0_<br>TXD2 | MII0_<br>RXD2 | MIIO_<br>RXER | JTAG_<br>EN | MIIO_<br>MDIO | N | | Р | UART2_<br>RXD | SD_A1 | SD_A9 | SD_A3 | SD_A4 | SD_A14 | SD_BA2 | SD_<br>ODT | SD_D1 | SD_<br>VREF | MII0_<br>CRS | MIIO_<br>TXEN | MIIO_<br>TXD0 | MIIO_<br>RXDV | MII0_<br>RXD3 | MIIO_<br>MDC | Р | | R | SD_A12 | SD_A7 | SD_A11 | SD_A13 | SD_BA0 | SD_<br>RAS | SD_<br>CKE | SD_WE | SD_D0 | SD_D4 | SD_D6 | MII0_<br>COL | MII0_<br>TXD1 | MIIO_<br>TXER | MII0_<br>RXD1 | TEST | R | | т | VSS | SD_A6 | SD_A0 | SD_A8 | SD_<br>CLK | SD_<br>CLK | SD_<br>DM | SD_<br>DQS | SD_<br>DQS | SD_D2 | SD_D5 | SD_D7 | MIIO_<br>TXD3 | MIIO_<br>TXCLK | MIIO_<br>RXD0 | VSS | т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | Figure 8. MCF54415, MCF54416, MCF54417, and MCF54418 Pinout (256 MAPBGA) ## 4 Electrical characteristics This document contains electrical specification tables and reference timing diagrams for the MCF5441x microprocessor. This section contains detailed information on AC/DC electrical characteristics and AC timing specifications. #### NOTE The specifications for this device in any other document are superseded by the specifications in this document. ## 4.1 Absolute maximum ratings Table 6. Absolute maximum ratings 1, 2 | Rating | Symbol | Pin name | Value | Units | |--------------------------------------------------------------------------------------------|------------------------------------------------------|---------------|--------------|-------| | External I/O pad supply voltage | EV <sub>DD</sub> | EVDD | -0.3 to +4.0 | V | | Internal logic supply voltage | IV <sub>DD</sub> | IVDD | -0.5 to +2.0 | V | | FlexBus I/O pad supply voltage | FBV <sub>DD</sub> | FB_VDD | -0.3 to +4.0 | V | | SDRAM I/O pad supply voltage | SDV <sub>DD</sub> | SD_VDD | -0.3 to +4.0 | V | | PLL supply voltage | PV <sub>DD</sub> | VDD_OSC_A_PLL | -0.3 to +4.0 | V | | USB OTG supply voltage | USBV <sub>DD</sub> | VDD_USBO | -0.3 to +4.0 | V | | USB host supply voltage | USBV <sub>DD</sub> | VDD_USBH | -0.3 to +4.0 | V | | ADC supply voltage | $AV_DD$ | VDDA_ADC | -0.3 to +4.0 | V | | DAC and ADC supply voltage | _ | VDDA_DAC_ADC | -0.3 to +4.0 | V | | RTC standby supply voltage | RTCV <sub>STBY</sub> | VSTBY_RTC | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | _ | -0.3 to +3.6 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>3, 4, 5</sup> | I <sub>DD</sub> | _ | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> – T <sub>H</sub> ) | _ | -40 to +85 | °C | | Storage temperature range | T <sub>stg</sub> | _ | −55 to +150 | °C | Functional operating conditions are given in Table 11. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Continued operation at these levels may affect device reliability or cause permanent damage to the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields. However, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Immunity to static and electrical fields is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., V<sub>SS</sub> or EV<sub>DD</sub>). Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, and then use the larger of the two values. $<sup>^4</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $EV_{DD}$ . Power supply must maintain regulation within operating $EV_{DD}$ , $FBV_{DD}$ , and $SDV_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current $(V_{in} > EV_{DD}, FBV_{DD}, or SDV_{DD})$ is greater than $I_{DD}$ , the injection current may flow out of $EV_{DD}$ , $FBV_{DD}$ , or $SDV_{DD}$ and could result in external power supply going out of regulation. Ensure the external $EV_{DD}$ , $FBV_{DD}$ , or $SDV_{DD}$ load shunts current greater than maximum injection current. This is the greatest risk when the MPU is not consuming power (for example, no clock). #### 4.2 Thermal characteristics Table 7. Thermal characteristics | Characteristic | | Symbol | 196<br>MAPBGA | 256<br>MAPBGA | Unit | |------------------------------------------------------|-----------------------------------------|-------------------|---------------|---------------|------| | Junction to ambient, natural convection <sup>1</sup> | Single layer<br>board (1s) <sup>2</sup> | $\theta_{\sf JA}$ | 58 | _ | | | | Four layer board (2s2p) <sup>2,3</sup> | $\theta_{\sf JA}$ | 35 | 32 | °C/W | | Junction to ambient (@200 ft/min) <sup>1, 3</sup> | Single layer<br>board (1s) | $\theta_{JMA}$ | 48 | _ | | | | Four layer board (2s2p) | $\theta_{JMA}$ | 32 | 29 | °C/W | | Junction to board <sup>4</sup> | | $\theta_{\sf JB}$ | 22 | 22 | °C/W | | Junction to case <sup>5</sup> | | $\theta_{\sf JC}$ | 14 | 12 | °C/W | | Junction to top of package, natural conver | ction <sup>1, 6</sup> | $\Psi_{jt}$ | 3 | 2 | °C/W | | Maximum operating junction temperature | | Tj | 105 | 105 | °C | $<sup>^{1}</sup>$ $\theta_{JA}$ and $\Psi_{jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. The average chip-junction temperature (T<sub>I</sub>) in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$ Eqn. 1 Where: $T_{A}$ = Ambient Temperature, °C $Q_{JMA}$ = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_{D}$ = $P_{INT}$ + $P_{I/O}$ = $I_{DD}$ × $IV_{DD}$ , Watts - Chip Internal Power $P_{I/O}$ = Power Dissipation on Input and Output Pins - User Determined For most applications $P_{I/O} \le P_{INT}$ and can be ignored. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_{\rm D} = \frac{K}{(T_{\rm J} + 273^{\circ}C)}$$ Eqn. 2 MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. Solving equations 1 and 2 for K gives: $$K = P_D \times (T_A \times 273 \,^{\circ}C) + Q_{JMA} \times P_D^2$$ Eqn. 3 where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving Equation 1 and Equation 2 iteratively for any value of $T_A$ . ## 4.3 ESD protection Table 8. ESD protection characteristics<sup>1, 2</sup> | Characteristics | Symbol | Value | Units | |---------------------------------|--------|-------|-------| | ESD Target for Human Body Model | HBM | 2000 | V | <sup>&</sup>lt;sup>1</sup> All ESD testing is in conformity with JESD22 Stress Test Qualification. ## 4.4 Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply over voltage is applied to each power supply pin. - A current injection is applied to each input, output, and configurable I/O pin. These tests are compliant with the EIA/JESD 78 IC latch-up standard. Table 9. Latch-up results | No. | Symbol | | Parameter | Conditions | Class | |-----|--------|----|-----------------------|--------------------------------------|------------| | 1 | LU | СС | Static latch-up class | $T_A = 125$ °C conforming to JESD 78 | II level A | ## 4.5 DC electrical specifications Table 10. Power supply specifications | Characteristic | Symbol | Pin Name | Min | Max | Units | |---------------------------------------------------|--------------------|-------------------|---------------------------|---------------------------|-------| | Internal logic supply voltage, nominal 1.2 V | IV <sub>DD</sub> | IVDD | 1.14 | 1.32 | V | | FlexBus supply voltage<br>Nominal 1.8–3.3 V | FBV <sub>DD</sub> | FB_VDD | 1.71 | 3.63 | ٧ | | SDRAM supply voltage<br>DDR2 @ 1.8 V | SDV <sub>DD</sub> | SD_VDD | 1.71 | 1.98 | ٧ | | SDRAM input reference voltage | SDV <sub>REF</sub> | SD_VREF | 0.49 x SDV <sub>DD</sub> | 0.51 x SDV <sub>DD</sub> | V | | SDRAM termination supply voltage | SDV <sub>TT</sub> | SD_VTT | SDV <sub>REF</sub> - 0.04 | SDV <sub>REF</sub> + 0.04 | V | | PLL analog operation voltage range, nominal 3.3 V | $PV_{DD}$ | VDD_OSC_<br>A_PLL | 3.135 | 3.63 | V | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable specification at room temperature followed by hot temperature, unless specified otherwise in the device specifications provided in this document. #### **Electrical characteristics** Table 10. Power supply specifications (continued) | Characteristic | Symbol | Pin Name | Min | Max | Units | |------------------------------------------------|----------------------|----------------------|-------|-------------------------|-------| | External I/O pad supply voltage, nominal 3.3 V | EV <sub>DD</sub> | EVDD | 3.135 | 3.63 | V | | USB supply voltage, nominal 3.3 V | USBV <sub>DD</sub> | VDD_USBO<br>VDD_USBH | 3.135 | 3.63 | V | | ADC supply voltage | AV <sub>DD</sub> | VDDA_ADC | 3.135 | 3.63 | V | | DAC supply voltage | _ | VDDA_DAC_<br>ADC | 3.135 | 3.63 | V | | RTC standby supply voltage | RTCV <sub>STBY</sub> | VSTBY_RTC | 1.6 | EV <sub>DD</sub> – 0.2V | V | Table 11. I/O electrical specifications | Characteristic | Symbol | Min | Max | Units | |-----------------------------------------------------------------------------------|-------------------|-------------------------------------|--------------------------------------|-------| | CMOS input high voltage | EV <sub>IH</sub> | $0.65 \times \text{EV}_{\text{DD}}$ | EV <sub>DD</sub> + 0.3 | V | | CMOS input low voltage | EV <sub>IL</sub> | V <sub>SS</sub> - 0.3 | $0.35 \times \text{EV}_{\text{DD}}$ | V | | CMOS output high voltage I <sub>OH</sub> = -2.0 mA | EV <sub>OH</sub> | $0.8 \times \text{EV}_{\text{DD}}$ | _ | V | | CMOS output low voltage<br>I <sub>OL</sub> = 2.0 mA | EV <sub>OL</sub> | _ | 0.2 × EV <sub>DD</sub> | V | | SDRAM input high voltage<br>DDR2 @ 1.8V | SDV <sub>IH</sub> | SDV <sub>REF</sub> + 0.125 | SDV <sub>DD</sub> + 0.3 | V | | SDRAM input low voltage<br>DDR2 @ 1.8V | SDV <sub>IL</sub> | -0.3 | SDV <sub>REF</sub> - 0.125 | > | | SDRAM output high voltage<br>DDR2@ 1.8V I <sub>OH</sub> = -13.4 mA | SDV <sub>OH</sub> | SDV <sub>DD</sub> × 0.9 | _ | ٧ | | SDRAM output low voltage<br>DDR2@ 1.8V I <sub>OH</sub> = 13.4 mA | SDV <sub>OL</sub> | _ | SDV <sub>DD</sub> × 0.1 | V | | FlexBus input high voltage @ 1.8V-3.3V | FBV <sub>IH</sub> | 0.51 × FBV <sub>DD</sub> | FBV <sub>DD</sub> + 0.3 | V | | FlexBus input low voltage<br>@ 1.8V-3.3V | FBV <sub>IL</sub> | V <sub>SS</sub> – 0.3 | $0.42 \times \text{FBV}_{\text{DD}}$ | ٧ | | FlexBus output high voltage @ 1.8V-3.3V I <sub>OH</sub> = -5.0 mA for all modes | FBV <sub>OH</sub> | $0.8 \times \text{FBV}_{\text{DD}}$ | _ | V | | FlexBus output low voltage @ 1.8V-3.3V I <sub>OL</sub> = 5.0 mA for all modes | FBV <sub>OL</sub> | _ | 0.2 × FBV <sub>DD</sub> | V | | Input Leakage Current $V_{in} = V_{DD}$ or $V_{SS}$ , Input-only pins | I <sub>in</sub> | -2.5 | 2.5 | μА | 25 Table 11. I/O electrical specifications (continued) | Characteristic | Symbol | Min | Max | Units | |----------------------------------------------------------------------------------------------------------|------------------|-----|-----------|-------| | Weak internal pull-up/pull-down device current <sup>1</sup> | I <sub>APU</sub> | 10 | 315 | μА | | Selectable weak internal pull-up/pull-down device current <sup>1</sup> | I <sub>APU</sub> | 25 | 150 | μА | | Input capacitance <sup>2</sup> All input-only pins All input/output (three-state) pins | C <sub>in</sub> | | 7<br>7 | pF | | Output loading for CMOS pads (EV <sub>DD</sub> and FBV <sub>DD</sub> domains)<br>Low drive<br>High drive | C <sub>L</sub> | | 50<br>200 | pF | | Output loading for SDRAMC pads (SDV <sub>DD</sub> domain) Low drive High drive | C <sub>L</sub> | | 5<br>50 | pF | Refer to the signals section for pins having weak internal pull-up devices. #### 4.6 Output pad loading and slew rate The output pins on the MCF5441x devices have programmable slew rates. Table 12 lists the rise/fall time for pins based on the type of pad used for the signal, the value programmed into the appropriate field of the slew rate control registers, and capacitive loading. Refer to Table 5 for a list of the external signals to pad connections. #### **NOTE** To allow the I/O interfaces to run at their maximum frequency, set their respective slew rate select values to 11. Table 12. Output pad slew rates | Pad type <sup>1</sup> | Slew rate select field value | Drive load<br>(pF) | Rise/fall time<br>(ns) | |-----------------------|------------------------------|--------------------|------------------------| | ssr | 11 | 50 | 2.2 | | | 11 | 200 | 6 | | | 10 | 50 | 22 | | | 10 | 200 | 28 | | | 01 | 50 | | | | 01 | 200 | 50 | | | 00 | 50 | 210 | | | 00 | 200 | 220 | This parameter is characterized before qualification rather than 100% tested. Table 12. Output pad slew rates (continued) | Pad type <sup>1</sup> | Slew rate select field value | Drive load<br>(pF) | Rise/fall time<br>(ns) | |-----------------------|------------------------------|--------------------|------------------------| | msr | 11 | 50 | 1.2 | | | 11 | 200 | 6 | | | 10 50 | | 9 | | | 10 | 200 | 14 | | | 01 | 50 | 17 | | | O1 | 200 | 23 | | | 00 | 50 | 110 | | | 00 | 200 | 120 | | fsr | 11 | 50 | 1.1 | | | 11 | 200 | 2.6 | | | 10 | 50 | 2.4 | | | 10 | 200 | 5 | | | 01 | 50 | 5 | | | O1 | 200 | 8 | | | 00 | 50 | 16 | | | | 200 | 21 | The ae pads are used for USB communication and are governed by usb.org specifications. They are not included in this table. ## 4.7 DDR pad drive strengths The DDR pins on the MCF5441x devices have programmable drive strengths. Table 13 lists the drive strengths for pins based on the value programmed into the appropriate field of the drive strength control register. Refer to Table 5 for a list of the external signals to pad connections. #### NOTE For a single device drive, this setting should be 00 to enable Half Strength mode. High strength is intended for multiple device drives (DIMM). Table 13. DDR pad drive strengths | Pad type | Drive strength select field value | Drive strength | | |----------|-----------------------------------|-------------------------|--| | st | 00 | Half strength 1.8V DDR2 | | | | 01 | Full strength 1.8V DDR2 | | | | 10 | Reserved | | | | 11 | Reserved | | ### 4.8 Oscillator and PLL electrical characteristics Reference Figure 9 for crystal circuits. **Table 14. PLL electrical characteristics** | Num | Characteristic | Symbol | Min | Max | Unit | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------| | 1 | PLL Reference Frequency Range <sup>1</sup> Crystal reference External reference | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 14 <sup>1</sup><br>14 <sup>1</sup> | 50 <sup>1</sup><br>50 <sup>1</sup> | MHz<br>MHz | | 2 | Core frequency FB_CLK frequency <sup>2</sup> (MISCCR2[FBHALF] = 0) | f <sub>sys</sub><br>f <sub>sys/2</sub> | 120<br>60 | 250<br>100 | MHz<br>MHz | | 3 | VCO frequency | f <sub>vco</sub> | 240 | 500 | MHz | | 4 | DCC frequency <sup>3</sup> | f <sub>DCC</sub> | 300 | 500 | MHz | | 5 | Crystal start-up time <sup>4, 5</sup> | t <sub>cst</sub> | _ | 10 | ms | | 6 | EXTAL input high voltage<br>External and limp modes | V <sub>IHEXT</sub> | EV <sub>IH</sub> | EVDD | V | | 7 | EXTAL input low voltage<br>External and limp modes | V <sub>ILEXT</sub> | 0 | EV <sub>IL</sub> | V | | 8 | PLL lock time <sup>4, 6</sup> | t <sub>lpll</sub> | _ | 50 | ms | | 9 | Duty cycle of reference <sup>4</sup> | t <sub>dc</sub> | -45% | +45% | % | | 10 | Crystal capacitive load | C <sub>L</sub> | _ | From crystal spec | pF | | 11 | Feedback resistor | R <sub>F</sub> | 10 | _ | $M\Omega$ | | 12 | Series resistor | R <sub>S</sub> | 0 | 200 | Ω | | 13 | Discrete load capacitance for XTAL | C <sub>L_XTAL</sub> | _ | $\begin{array}{c} 2 \times C_L - \\ C_{S\_XTAL} - \\ C_{PCB\_XTAL}^7 \end{array}$ | pF | | 14 | Discrete load capacitance for EXTAL | C <sub>L_EXTAL</sub> | _ | 2 × C <sub>L</sub> -<br>C <sub>S_EXTAL</sub> -<br>C <sub>PCB_EXTAL</sub> <sup>7</sup> | pF | | 15 | FB_CLK period jitter, <sup>4, 5, 7, 8,</sup> Measured at f <sub>SYS</sub> Max<br>Peak-to-peak jitter (clock edge to clock edge)<br>Long term jitter | C <sub>jitter</sub> | _<br>_ | 10<br>0.1 | % f <sub>sys/3</sub><br>% f <sub>sys/3</sub> | These reference value ranges are for after a PLL predivider (PREDIV), which can be programmed to 1, 2, 4, 8, or 16. The PREDIV value can be set while booting from serial flash. In parallel reset configuration, the PREDIV value is set to one. In this mode, if the input frequency results in an out of range reference frequency, boot the processor in limp mode, set the proper PREDIV and multiplier settings, and switch to PLL mode. <sup>&</sup>lt;sup>2</sup> All internal registers retain data at 0 Hz. <sup>&</sup>lt;sup>3</sup> Required only for DDR2 memory. <sup>&</sup>lt;sup>4</sup> This parameter is guaranteed by characterization before qualification rather than 100% tested. <sup>&</sup>lt;sup>5</sup> Proper PC board layout procedures must be followed to achieve specifications. <sup>&</sup>lt;sup>6</sup> This specification is the PLL lock time only and does not include oscillator start-up time. $<sup>^7</sup>$ C<sub>PCB EXTAL</sub> and C<sub>PCB XTAL</sub> are the measured PCB stray capacitances on EXTAL and XTAL, respectively. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via PLL V<sub>DD</sub>, EV<sub>DD</sub>, and V<sub>SS</sub> and variation in crystal oscillator frequency increase the Cjitter percentage for a given interval. #### **Electrical characteristics** Figure 9. Typical crystal circuit ## 4.9 Reset timing specifications Table 15 lists specifications for the reset timing parameters shown in Figure 10. Table 15. Reset and configuration override timing | Num | Characteristic | Min | Max | Unit | |-----------------|-------------------------------------------------------------------|-----|-----|---------------| | R1 <sup>1</sup> | RESET valid to FB_CLK (setup) | 9 | _ | ns | | R2 | FB_CLK to RESET invalid (hold) | 1.5 | _ | ns | | R3 | RESET valid time <sup>2</sup> | 5 | _ | FB_CLK cycles | | R4 | FB_CLK to RSTOUT valid | _ | 10 | ns | | R5 | RSTOUT valid to Configuration Override inputs valid | 0 | _ | ns | | R6 | Configuration Override inputs valid to RSTOUT invalid (setup) | 20 | _ | FB_CLK cycles | | R7 | Configuration Override inputs invalid after RSTOUT invalid (hold) | 0 | _ | ns | | R8 | RSTOUT invalid to Configuration Override inputs High Impedance | _ | 1 | FB_CLK cycles | | R9 | Minimum RSTOUT pulse width | 512 | _ | FB_CLK cycles | RESET and configuration override data lines are synchronized internally. Setup and hold times must be met only if recognition on a particular clock is required. During low power STOP, the synchronizers for the RESET input are bypassed and RESET is asserted asynchronously to the system. Thus, RESET must be held a minimum of 100 ns. Figure 10. RESET and configuration override timing ## 4.10 FlexBus timing specifications All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency. The following timing numbers indicate when data is latched or driven onto the external bus, relative to the FlexBus output clock (FB\_CLK). All other timing relationships can be derived from these values. All FlexBus signals use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF.<sup>1</sup> | Num | Characteristic | Min | Max | Unit | Notes | |-----|------------------------|-----|------|------|-------| | | Frequency of operation | _ | 62.5 | MHz | | | FB1 | Clock period | 16 | _ | ns | | | FB2 | Output valid | _ | 6.0 | ns | 1 | | FB3 | Output hold | 0.5 | _ | ns | 1 | | FB4 | Input setup | 5.5 | _ | ns | 2 | | FB5 | Input hold | 0 | _ | ns | 2 | Table 16. FlexBus timing specifications Freescale Semiconductor 29 MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>&</sup>lt;sup>1</sup> Specification is valid for all FB\_AD[31:0], FB\_R/W, FB\_ALE, FB\_TS, FB\_CSn, FB\_OE, FB\_BE/BWEn, and FB\_TSIZ[1:0]. <sup>&</sup>lt;sup>2</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA. <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. #### **Electrical characteristics** #### Note: Figure 11. FlexBus read timing <sup>&</sup>lt;sup>1</sup> FB2 and FB3 output specifications are valid for all FB\_AD[31:0], FB\_R/W, FB\_ALE, FB\_TS, FB\_CSn, FB\_OE, FB\_BE/BWEn, and FB\_TSIZ[1:0]. $<sup>^2~</sup>$ FB4 and FB5 input specifications are valid for all FB\_AD[31:0] and $\overline{\text{FB\_TA}}.$ #### Note: - FB2 and FB3 output specifications are valid for all FB\_AD[31:0], FB\_R/W, FB\_ALE, FB\_TS, FB\_CSn, FB\_OE, FB\_BE/BWEn, and FB\_TSIZ[1:0]. - $^2$ FB4 and FB5 input specifications are valid for all FB\_AD[31:0] and $\overline{\text{FB}_{-}\text{TA}}$ . Figure 12. FlexBus write timing ## 4.11 NAND flash controller (NFC) timing specifications The NAND flash controller (NFC) implements the interface to standard NAND flash memory devices. This section describes the timing parameters of the NFC. All NFC signals use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. <sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------|------------------|----------------------------|-----------------|------| | | Frequency of operation | | _ | 40 <sup>1</sup> | MHz | | NF1 | Clock period | t <sub>NFC</sub> | 25 | _ | ns | | NF2 | NFC_CLE setup time | t <sub>CLS</sub> | $1.5 \times t_{NFC}$ | _ | ns | | NF3 | NFC_CLE hold time | t <sub>CLH</sub> | t <sub>NFC</sub> | _ | ns | | NF4 | NFC_CE setup time | t <sub>CS</sub> | 1.5 × t <sub>NFC</sub> | _ | ns | | NF5 | NFC_CE hold time | t <sub>CH</sub> | t <sub>NFC</sub> | _ | ns | | NF6 | NFC_WE pulse width | t <sub>WP</sub> | $0.5 \times t_{NFC} - 0.5$ | _ | ns | Table 17. NFC timing specifications MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. **Table 17. NFC timing specifications (continued)** | Num | Characteristic | Symbol | Min | Max | Unit | |------|-----------------------|------------------|----------------------------|-----|------| | NF7 | NFC_ALE setup time | t <sub>ALS</sub> | 1.5 × t <sub>NFC</sub> | _ | ns | | NF8 | NFC_ALE hold time | t <sub>ALH</sub> | t <sub>NFC</sub> | _ | ns | | NF9 | Data setup time | t <sub>DS</sub> | $0.5 \times t_{NFC} - 4$ | 1 | ns | | NF10 | Data hold time | t <sub>DH</sub> | $0.5 \times t_{NFC} - 10$ | _ | ns | | NF11 | Write cycle time | t <sub>WC</sub> | t <sub>NFC</sub> | 1 | ns | | NF12 | NFC_WE high hold time | t <sub>WH</sub> | $0.5 \times t_{NFC} - 1$ | 1 | ns | | NF13 | Ready to NFC_RE low | t <sub>RR</sub> | $4.5 \times t_{NFC}$ | _ | ns | | NF14 | NFC_RE pulse width | t <sub>RP</sub> | $0.5 \times t_{NFC} - 0.5$ | _ | ns | | NF15 | Read cycle time | t <sub>RC</sub> | t <sub>NFC</sub> | 1 | ns | | NF16 | NFC_RE high hold time | t <sub>REH</sub> | 0.5 × t <sub>NFC</sub> – 1 | | ns | | NF17 | Data in setup time | t <sub>DSU</sub> | 6 | | ns | <sup>&</sup>lt;sup>1</sup> 50 MHz maximum frequency can only be used if the part is in EDO (enhanced data out) mode. Figure 13. Command latch cycle timing Figure 14. Address latch cycle timing Figure 15. Write data latch timing #### **Electrical characteristics** Figure 16. Read data latch timing ## 4.12 DDR SDRAM controller timing specifications The following timing numbers must be followed to properly latch or drive data onto the SDRAM memory bus. All timing numbers are relative to the DQS byte lanes. | Num | Characteristic | Symbol | Min | Max | Unit | Notes | |------|---------------------------------------------------------------------------|--------------------|-----------------------------|-----------------------------|-------------------|--------| | | Frequency of operation | | 100 | 250 | MHz | | | DD1 | Clock period | t <sub>SDCK</sub> | 4.0 | 10.0 | ns | | | DD2 | Pulse width high | t <sub>SDCKH</sub> | 0.45 | 0.55 | t <sub>SDCK</sub> | 1 | | DD3 | Pulse width low | t <sub>SDCKL</sub> | 0.45 | 0.55 | t <sub>SDCK</sub> | 3 | | DD4 | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE, SD_CS[1:0] — output valid | t <sub>CMV</sub> | _ | 0.5 × t <sub>SDCK</sub> + 1 | ns | 2 | | DD5 | Address, SD_CKE, SD_CAS, SD_RAS, SD_WE, SD_CS[1:0] — output hold | t <sub>CMH</sub> | 0.5 × t <sub>SDCK</sub> – 1 | _ | ns | | | DD6 | Write command to first DQS latching transition | t <sub>DQSS</sub> | _ | $WL + 0.2 \times t_{SDCK}$ | ns | | | DD7 | Data and data mask output setup (DQ→DQS) relative to DQS (DDR write mode) | t <sub>QS</sub> | 0.4 | _ | ns | 3<br>4 | | DD8 | Data and data mask output hold (DQS→DQ) relative to DQS (DDR write mode) | t <sub>QH</sub> | 0.4 | _ | ns | 5 | | DD9 | Input data skew relative to DQS (input setup) | t <sub>IS</sub> | _ | 0.5 | ns | 6 | | DD10 | Input data hold relative to DQS. | t <sub>IH</sub> | $0.375 \times t_{SDCK}$ | _ | ns | 7 | **Table 18. SDRAM timing specifications** MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Pulse width high plus pulse width low cannot exceed min and max clock period. Command output valid should be 1/2 the memory bus clock (t<sub>SDCK</sub>) plus some minor adjustments for process, temperature, and voltage variations. - This specification relates to the required input setup time of DDR memories. The microprocessor's output setup should be larger than the input setup of the DDR memories. If it is not larger, then the input setup on the memory is in violation. SD\_D[31:24] is relative to SD\_DQS[3]; SD\_D[23:16] is relative to SD\_DQS[2] - <sup>4</sup> The first data beat is valid before the first rising edge of DQS and after the DQS write preamble. The remaining data beats are valid for each subsequent DQS edge. - This specification relates to the required hold time of DDR memories. SD\_D[31:24] is relative to SD\_DQS[3]; SD\_D[23:16] is relative to SD\_DQS[2] - Data input skew is derived from each DQS clock edge. It begins with a DQS transition and ends when the last data line becomes valid. This input skew must include DDR memory output skew and system level board skew (due to routing or other factors). - Data input hold is derived from each DQS clock edge. It begins with a DQS transition and ends when the first data line becomes invalid. Figure 17. DDR write timing Figure 18. DDR read timing ## 4.13 USB transceiver timing specifications The MCF5441x device is compliant with industry standard USB 2.0 specification. ## 4.14 ULPI timing specifications The ULPI interface is fully compliant with the industry standard UTMI+ Low Pin Interface. Control and data timing requirements for the ULPI pins are given in Table 19. These timings apply to synchronous mode only. All timings are measured with respect to the clock as seen at the USB CLKIN pin on the MCF5441x. The ULPI PHY is the source of the 60MHz clock. #### **NOTE** The USB controller requires a 60-MHz clock, even if using the on-chip FS/LS transceiver instead of the ULPI interface. In this case, the 60-MHz clock can be generated by the PLL or input on the USB\_CLKIN pin. All ULPI signals use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF.<sup>1</sup> | Num | Characteristic | Min | Nominal | Max | Units | |-----|---------------------------------|-----|---------|-----|-------| | | USB_CLKIN operating frequency | _ | 60 | _ | MHz | | | USB_CLKIN duty cycle | _ | 50 | _ | % | | U1 | USB_CLKIN clock period | _ | 16.67 | _ | ns | | U2 | Input setup (control and data) | 5.0 | _ | _ | ns | | U3 | Input hold (control and data) | 1.0 | _ | _ | ns | | U4 | Output valid (control and data) | _ | _ | 9.5 | ns | | U5 | Output hold (control and data) | 1.0 | _ | _ | ns | Table 19. ULPI interface timing Figure 19. ULPI timing diagram ## 4.15 eSDHC timing specifications This section describes the electrical information of the eSDHC. All eSDHC signals use pad type pad\_msr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF.<sup>2</sup> MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. <sup>2.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. ### 4.15.1 eSDHC timing specifications Figure 20 depicts the timing of eSDHC, and Table 20 lists the eSDHC timing characteristics. Table 20. eSDHC interface timing specifications | ID | Parameter | Symbols | Min | Max | Unit | | | | |---------|-----------------------------------------------------------------------|------------------------------|------------|-----|------|--|--|--| | Card In | put Clock | I | | | | | | | | SD1 | Clock frequency (low speed) | f <sub>PP</sub> <sup>1</sup> | 0 | 400 | kHz | | | | | | Clock frequency (SD/SDIO full speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 40 | MHz | | | | | | Clock frequency (MMC full speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20 | MHz | | | | | | Clock frequency (identification mode) | f <sub>OD</sub> <sup>4</sup> | 100 | 400 | kHz | | | | | SD2 | Clock low time | t <sub>WL</sub> | 7 | _ | ns | | | | | SD3 | Clock high time | t <sub>WH</sub> | 7 | _ | ns | | | | | SD4 | Clock rise time | t <sub>TLH</sub> | _ | 3 | ns | | | | | SD5 | Clock fall time | t <sub>THL</sub> | _ | 3 | ns | | | | | eSDHC | Output / card inputs SDHC_CMD, SDHC_DAT (referen | ce to SDHC_CL | K) | | | | | | | SD6 | eSDHC output delay (output valid) | t <sub>OD</sub> | <b>-</b> 5 | 5 | ns | | | | | eSDHC | eSDHC Input / card outputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK) | | | | | | | | | SD7 | eSDHC input setup time | t <sub>ISU</sub> | 5 | _ | ns | | | | | SD8 | eSDHC input hold time | t <sub>IH</sub> | 0 | _ | ns | | | | <sup>&</sup>lt;sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. $<sup>^4\,</sup>$ In card identification mode, card clock must be 100 kHz– 400 kHz, voltage ranges from 2.7 to 3.6 V. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>&</sup>lt;sup>2</sup> In normal data transfer mode for SD/SDIO card, clock frequency can be any value from 0 to 25 MHz. <sup>&</sup>lt;sup>3</sup> In normal data transfer mode for MMC card, clock frequency can be any value from 0 to 20 MHz. ### 4.15.2 eSDHC electrical DC characteristics Table 21 lists the eSDHC electrical DC characteristics. Table 21. MMC/SD interface electrical specifications | Num | Parameter | Design<br>value | Min | Max | Unit | Condition/remark | |----------|-----------------------|-----------------|-------------------------|-------------------------|------|-----------------------------------------------| | Bus sigr | nal line load | <u>'</u> | | | | | | 7 | Pull-up resistance | 47 | 10 | 100 | kΩ | Internal PU | | 8 | Open drain resistance | NA | NA | NA | kΩ | For MMC cards only | | Open dra | ain signal level | | | | | For MMC cards only | | 9 | Output high voltage | | V <sub>DD</sub> – 0.2 | | V | I <sub>OH</sub> = -100 μA | | 10 | Output low voltage | | | 0.3 | ٧ | I <sub>OL</sub> = 2 mA | | Bus sigr | nal levels | | | | | | | 11 | Output high voltage | | 0.75 x V <sub>DD</sub> | | V | $I_{OH} = -100 \ \mu A \ @V_{DD} \ min$ | | 12 | Output low voltage | | | 0.125 x V <sub>DD</sub> | V | I <sub>OL</sub> = 100 μA @V <sub>DD</sub> min | | 13 | Input high voltage | | 0.625 x V <sub>DD</sub> | V <sub>DD</sub> + 3 | ٧ | | | 14 | Input low voltage | | V <sub>SS</sub> - 0.3 | 0.25 x V <sub>DD</sub> | ٧ | | # 4.16 SIM timing specifications Each SIM card interface consist of a total of 12 pins (two separate ports of six pins each. Mostly one port with 5 pins is used). The interface is meant to be used with synchronous SIM cards. This means that the SIM module provides a clock for the SIM card to use. The frequency of this clock is normally 372 times the data rate on the TX/RX pins, however SIM module can work with CLK equal to 16 times the data rate on TX/RX pins. There is no timing relationship between the clock and the data. The clock that the SIM module provides to the SIM card is used by the SIM card to recover the clock from the data, like a standard UART. All six (or five when a bidirectional TXRX is used) of the pins for each half of the SIM module are asynchronous to each other. There are no required timing relationships between the signals in normal mode. However, there are some in reset and power down sequences. All SIM signals use pad type pad\_msr. SIM timing is fairly relaxed compared to other interfaces and can be met at 50 pF loading with any slew rate setting other than 00.1 MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. ### 4.16.1 General timing requirements Figure 21 shows the timing of the SIM module, and Table 22 lists the timing parameters. Figure 21. SIM clock timing diagram Table 22. SIM timing specification—High Drive strength | Num | Description | Symbol | Min | Max | Unit | |-----|--------------------------------------------|--------------------|------|------------------------------------|------| | 1 | SIM clock frequency (SIM_CLK) <sup>1</sup> | S <sub>freq</sub> | 0.01 | 5 (Some new cards<br>may reach 10) | MHz | | 2 | SIM_CLK rise time <sup>2</sup> | S <sub>rise</sub> | - | 20 | ns | | 3 | SIM_CLK fall time <sup>3</sup> | S <sub>fall</sub> | - | 20 | ns | | 4 | SIM input transition time (RX, SIM_PD) | S <sub>trans</sub> | _ | 25 | ns | <sup>1 50%</sup> duty cycle clock # 4.16.2 Reset sequence #### 4.16.2.1 Cards with internal reset The reset sequence for this kind of SIM card is as follows (see Figure 22): - After powerup, the clock signal is enabled on SIM CLK (time T0) - After 200 clock cycles, RX must be high. - The card must send a response on RX acknowledging the reset between 400 and 40,000 clock cycles after T0. Figure 22. Internal-reset card reset sequence MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 $<sup>^2</sup>$ With C = 50pF $<sup>^3</sup>$ With C = 50pF 41 #### 4.16.2.2 Cards with active-low reset The sequence of reset for this kind of card is as follows (see Figure 23): - 1. After powerup, the clock signal is enabled on SIM CLK (time T0) - 2. After 200 clock cycles, RX must be high. - 3. SIM\_RST must remain low for at least 40,000 clock cycles after T0 (no response is to be received on RX during those 40,000 clock cycles) - 4. SIM\_RST is set high (time T1) - 5. SIM\_RST must remain high for at least 40,000 clock cycles after T1 and a response must be received on RX between 400 and 40,000 clock cycles after T1. Figure 23. Active-low-reset card reset sequence ### 4.16.3 Power-down sequence Power down sequence for SIM interface is as follows: - 1. SIM PD port detects the removal of the SIM card - 2. SIM RST goes low - 3. SIM CLK goes low - 4. SIM\_TX goes low - 5. SIM VEN goes low Each of these steps is completed in one CKIL period (usually 32 kHz). Power-down may be started in response to a card-removal detection or launched by the processor. Figure 24 and Table 23 show the usual timing requirements for this sequence, with Fckil = CKIL frequency value. | Num | Description | Symbol | Min | Max | Unit | |-----|--------------------------------------|----------------------|-------------------------|-----|------| | 1 | SIM reset to SIM clock stop | S <sub>rst2clk</sub> | 0.9 ÷ f <sub>CKIL</sub> | 0.8 | μs | | 2 | SIM reset to SIM TX data low | S <sub>rst2dat</sub> | 1.8 ÷ f <sub>CKIL</sub> | 1.2 | μs | | 3 | SIM reset to SIM voltage enable low | S <sub>rst2ven</sub> | 2.7 ÷ f <sub>CKIL</sub> | 1.8 | μs | | 4 | SIM presence detect to SIM reset low | S <sub>pd2rst</sub> | 0.9 ÷ f <sub>CKIL</sub> | 25 | ns | Table 23. Timing requirements for power-down sequence Figure 24. SmartCard interface power-down AC timing # 4.17 SSI timing specifications This section provides the AC timings for the SSI in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (SSI\_TCR[TSCKP] = 0, SSI\_RCR[RSCKP] = 0) and a non-inverted frame sync (SSI\_TCR[TFSI] = 0, SSI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SSI\_BCLK) and/or the frame sync (SSI\_FS) shown in the figures below. All SSI signals use pad type pad\_msr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. When the SSI\_MCLK output is not used, the maximum SSI bit clock (SSI\_BCLK) frequency is such that timing can also be met at slew rate settings 10 and 01.<sup>1</sup> MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. Table 24. SSI timing — master modes<sup>1</sup> | Num | Description | Symbol | Min | Max | Units | Notes | |-----|----------------------------------------------|-------------------|-------|-----|-------------------|-------| | S1 | SSI_MCLK cycle time | t <sub>MCLK</sub> | 15.15 | _ | ns | 2 | | S2 | SSI_MCLK pulse width high / low | | 45% | 55% | t <sub>MCLK</sub> | | | S3 | SSI_BCLK cycle time | t <sub>BCLK</sub> | 80 | _ | ns | 3 | | S4 | SSI_BCLK pulse width | | 45% | 55% | t <sub>BCLK</sub> | | | S5 | SSI_BCLK to SSI_FS output valid | | _ | 15 | ns | | | S6 | SSI_BCLK to SSI_FS output invalid | | 0 | _ | ns | | | S7 | SSI_BCLK to SSI_TXD valid | | _ | 15 | ns | | | S8 | SSI_BCLK to SSI_TXD invalid / high impedance | | 0 | _ | ns | | | S9 | SSI_RXD / SSI_FS input setup before SSI_BCLK | | 15 | _ | ns | | | S10 | SSI_RXD / SSI_FS input hold after SSI_BCLK | | 0 | _ | ns | | <sup>&</sup>lt;sup>1</sup> All timings specified with a capacitive load of 25pF. Table 25. SSI timing — slave modes<sup>1</sup> | Num | Description | Symbol | Min | Max | Units | Notes | |-----|--------------------------------------------------------------|-------------------|-----|-----|-------------------|-------| | S11 | SSI_BCLK cycle time | t <sub>BCLK</sub> | 80 | | ns | | | S12 | SSI_BCLK pulse width high / low | | 45% | 55% | t <sub>BCLK</sub> | | | S13 | SSI_FS input setup before SSI_BCLK | | 10 | | ns | | | S14 | SSI_FS input hold after SSI_BCLK | | 2 | | ns | | | S15 | SSI_BCLK to SSI_TXD / SSI_FS output valid | | | 15 | ns | | | S16 | SSI_BCLK to SSI_TXD / SSI_FS output invalid / high impedance | | 0 | 1 | ns | | | S17 | SSI_RXD setup before SSI_BCLK | | 15 | | ns | | | S18 | SSI_RXD hold after SSI_BCLK | | 2 | _ | ns | | <sup>&</sup>lt;sup>1</sup> All timings specified with a capacitive load of 25pF. <sup>&</sup>lt;sup>2</sup> SSI\_BCLK can be generated from SSI\_CLKIN or a divided version of the internal system clock (f<sub>sys</sub>). <sup>3</sup> SSI\_BCLK can be derived from SSI\_CLKIN or a divided version of the internal system clock (f<sub>sys</sub>). Figure 25. SSI timing — master modes Figure 26. SSI timing — slave modes # 4.18 12-bit ADC specifications Table 26. ADC parameters<sup>1</sup> | Characteristic | Name | Min | Typical | Max | Unit | |---------------------------------------------------------------------|-------------------|-------------------|---------|-------------------|------| | Frequency of operation | | 200kHz | _ | 12MHz | | | ADC clock period | t <sub>ADC</sub> | 8.33 | _ | 500 | ns | | Low reference voltage | V <sub>REFL</sub> | V <sub>SS</sub> | _ | V <sub>REFH</sub> | V | | High reference voltage | V <sub>REFH</sub> | V <sub>REFL</sub> | _ | $AV_DD$ | V | | Integral non-linearity (10% to 90% input signal range) <sup>2</sup> | INL | _ | ±3 | _ | lsb | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Table 26. ADC parameters<sup>1</sup> (continued) | Characteristic | Name | Min | Typical | Max | Unit | |-------------------------------------------------------------------------|-----------------------|-----|---------|--------|--------------------------------------| | Differential non-linearity (10% to 90% input signal range) <sup>3</sup> | DNL | _ | ±0.6 | _ | Isb | | Monotonicity | | | Guar | anteed | • | | Conversion time | | _ | _ | 6 | t <sub>ADC</sub> cycles | | Sample time | | _ | _ | 1 | t <sub>ADC</sub> cycles | | ADC power-up time <sup>4</sup> | t <sub>ADPU</sub> | _ | _ | 13 | t <sub>ADC</sub> cycles <sup>5</sup> | | Recovery from auto standby | t <sub>REC</sub> | _ | 0 | 6 | t <sub>ADC</sub> cycles | | Input impedance | X <sub>IN</sub> | _ | 2k | _ | Ω | | Input injection current <sup>6</sup> , per pin | I <sub>ADI</sub> | _ | _ | 3 | mA | | V <sub>REFH</sub> current | I <sub>VREFH</sub> | _ | 100 | _ | nA | | Offset voltage internal reference (at the y intercept) | V <sub>OFFSET0</sub> | _ | ±20 | _ | LSB | | Offset voltage internal reference (at the 50% FSR point) | V <sub>OFFSET50</sub> | _ | ±12 | _ | LSB | | Gain error (transfer path) | E <sub>GAIN</sub> | _ | ±0.2 | _ | % | | Spurious free dynamic range | SFDR | _ | 57 | _ | dB | | Signal-to-noise plus distortion | SINAD | _ | 55 | _ | dB | | Signal-to-noise ratio | SNR | _ | 60 | _ | dB | | Effective number of bits | ENOB | _ | 9 | _ | Bits | All ADC parameter measurements are preliminary pending full characterization. These measurements were made at $V_{DD} = 3.3 \text{ V}$ , $V_{REFH} = 3.3 \text{ V}$ , and $V_{REFL} = \text{ground}$ . INL measured from $V_{IN} = 0.1 V_{REFH}$ to $V_{IN} = 0.9 V_{REFH}$ INL measured from $V_{IN} = 0.1 V_{REFH}$ to $V_{IN} = 0.9 V_{REFH}$ Includes power-up of ADC and $V_{REF}$ #### 12-bit DAC timing specifications 4.19 Table 27 shows electrical specifications of DAC. Table 27. DAC parameters<sup>1</sup> | Characteristic | Name | Min | Typical | Max | Unit | |---------------------------------------------------------|------|-------------|---------|-------------|----------| | Range of digital input words: 497 to 3599 (0x1F1-0xE0F) | LSB | _ | 806 | _ | uV | | Monotonicity | | | Guara | inteed | | | Conversion time (high-speed) | | 1 | _ | _ | us | | Conversion time (low-speed) | | 2 | _ | _ | us | | Conversion rate (high-speed) | | _ | _ | 1M | conv/sec | | Conversion rate (low-speed) | | _ | _ | 500K | conv/sec | | Output swing | | AVSS + 0.04 | _ | AVDD - 0.04 | V | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 ADC clock cycles The current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC #### **Electrical characteristics** Table 27. DAC parameters<sup>1</sup> (continued) | Characteristic | Name | Min | Typical | Max | Unit | |------------------------------------------|-------------------|-----|---------|------|------| | Integral non-linearity (497 to 3599) | INL | _ | _ | ±8.0 | lsb | | Differential non-linearity (497 to 3599) | DNL | _ | _ | ±0.5 | lsb | | Gain error (497 to 3599) | E <sub>GAIN</sub> | _ | ±0.26 | _ | % | | Effective number of bits | ENOB | 9 | _ | _ | bits | | DAC power-up time | t <sub>DAPU</sub> | _ | _ | 11 | us | | Output load resistance | $R_L$ | 3K | _ | _ | Ohm | | Output load capacitance | C <sub>L</sub> | _ | 400 | _ | pF | | Power supply ripple rejection | PSRR | _ | 60 | _ | dB | $<sup>^{1}</sup>$ All measurements were made at $V_{DD}$ = 3.3V, $V_{REFH}$ = 3.3V, and $V_{REFL}$ = ground #### 4.20 mcPWM timing specifications Table 28. mcPWM timing | Num | Characteristic | Min | Max | Unit | |-----|-------------------------------|-----|-----|------| | G1 | FB_CLK high to output valid | _ | 7 | ns | | G2 | FB_CLK high to output invalid | 1 | _ | ns | | G3 | Input valid to FB_CLK high | 3 | _ | ns | | G4 | FB_CLK high to input invalid | 1 | _ | ns | #### I<sup>2</sup>C timing specifications 4.21 Table 29 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 27. Table 29. I<sup>2</sup>C input timing specifications between SCL and SDA | Num | Characteristic | Min | Max | Units | |-----|-----------------------------------------------------------------------------------|-----|-----|--------------------| | I1 | Start condition hold time | 2 | _ | 1/f <sub>SYS</sub> | | 12 | Clock low period | 8 | _ | 1/f <sub>SYS</sub> | | 13 | I2C_SCL/I2C_SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | | 15 | I2C_SCL/I2C_SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _ | 1 | ms | | 16 | Clock high time | 4 | _ | 1/f <sub>SYS</sub> | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 | _ | 1/f <sub>SYS</sub> | | 19 | Stop condition setup time | 2 | _ | 1/f <sub>SYS</sub> | Table 30 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 27. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Freescale Semiconductor 46 | Num | Characteristic | Min | Max | Units | |-----------------|--------------------------------------------------------------------------------|-----|-----|--------------------| | 11 <sup>1</sup> | Start condition hold time | 6 | _ | 1/f <sub>SYS</sub> | | I2 <sup>1</sup> | Clock low period | 10 | _ | 1/f <sub>SYS</sub> | | 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | _ | μs | | I4 <sup>1</sup> | Data hold time | 7 | _ | 1/f <sub>SYS</sub> | | 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _ | 3 | ns | | 16 <sup>1</sup> | Clock high time | 10 | _ | 1/f <sub>SYS</sub> | | 17 <sup>1</sup> | Data setup time | 2 | _ | 1/f <sub>SYS</sub> | | 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 | _ | 1/f <sub>SYS</sub> | | 19 <sup>1</sup> | Stop condition setup time | 10 | _ | 1/f <sub>SYS</sub> | Table 30. I<sup>2</sup>C output timing specifications between SCL and SDA <sup>&</sup>lt;sup>3</sup> Specified at a nominal 50-pF load. Figure 27. I<sup>2</sup>C input/output timings # 4.22 Ethernet assembly timing specifications The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. All Ethernet signals use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. 1 MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 30. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR. However, the numbers given in Table 30 are minimum values. Because I2C\_SCL and I2C\_SDA are open-collector-type outputs, which the processor can only actively drive low, the time I2C\_SCL or I2C\_SDA take to reach a high level depends on external signal capacitance and pull-up resistor values. <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. ## 4.22.1 Receive signal timing specifications The following timing specs meet the requirements for MII and RMII interfaces for a range of transceiver devices. Table 31. Receive signal timing | Num | Characteristic | MII mode | | RMII mode | | Unit | | |-----|--------------------------------------------------|----------|-----|-----------|-----|--------------|--| | | | Min | Max | Min | Max | Onit | | | _ | RXCLK frequency | _ | 25 | _ | 50 | MHz | | | E1 | RXD[n:0], RXDV, RXER to RXCLK setup <sup>1</sup> | 5 | _ | 4 | _ | ns | | | E2 | RXCLK to RXD[n:0], RXDV, RXER hold <sup>1</sup> | 5 | _ | 2 | _ | ns | | | E3 | RXCLK pulse width high | 35% | 65% | 35% | 65% | RXCLK period | | | E4 | RXCLK pulse width low | 35% | 65% | 35% | 65% | RXCLK period | | In MII mode, n = 3; In RMII mode, n = 1 Figure 28. MII/RMII receive signal timing diagram # 4.22.2 Transmit signal timing specifications Table 32. Transmit signal timing | Num | Characteristic | MII mode | | RMII mode | | Unit | | |-----|----------------------------------------------------|----------|-----|-----------|-----|--------------------|--| | Num | Characteristic | Min | Max | Min | Max | Omit | | | _ | TXCLK frequency | _ | 25 | _ | 50 | MHz | | | E5 | TXCLK to TXD[n:0], TXEN, TXER invalid <sup>1</sup> | 4 | _ | 5 | _ | ns | | | E6 | TXCLK to TXD[n:0], TXEN, TXER valid <sup>1</sup> | _ | 25 | _ | 14 | ns | | | E7 | TXCLK pulse width high | 35% | 65% | 35% | 65% | t <sub>TXCLK</sub> | | | E8 | TXCLK pulse width low | 35% | 65% | 35% | 65% | t <sub>TXCLK</sub> | | In MII mode, n = 3; In RMII mode, n = 1 MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Figure 29. MII/RMII transmit signal timing diagram #### Asynchronous input signal timing specifications 4.22.3 Table 33. MII/RMII transmit signal timing | Num | Characteristic | Min | Max | Unit | |-----|------------------------------|-----|-----|--------------| | E9 | CRS, COL minimum pulse width | 1.5 | _ | TXCLK period | Figure 30. MII/RMII async inputs timing diagram #### 4.22.4 **MDIO** serial management timing specifications Table 34. MDIO serial management channel signal timing | Num | Characteristic | Symbol | Min | Max | Unit | |-----|----------------------------|------------------|-----|-----|--------------------| | E10 | MDC cycle time | t <sub>MDC</sub> | 400 | _ | ns | | E11 | MDC pulse width | | 40 | 60 | % t <sub>MDC</sub> | | E12 | MDC to MDIO output valid | | _ | 375 | ns | | E13 | MDC to MDIO output invalid | | 25 | _ | ns | | E14 | MDIO input to MDC setup | | 10 | _ | ns | | E15 | MDIO input to MDC hold | | 0 | _ | ns | #### **Electrical characteristics** Figure 31. MDIO serial management channel timing diagram ### 4.23 32-bit timer module timing specifications Table 35 lists timer module AC timings. Table 35. Timer module AC timing specifications | Name | Characteristic | Min | Max | Unit | |------|--------------------------------|-----|-----|----------------------| | T1 | DTnIN cycle time ( $n = 0:3$ ) | 3 | _ | 1/f <sub>SYS/2</sub> | | T2 | DTnIN pulse width $(n = 0.3)$ | 1 | _ | 1/f <sub>SYS/2</sub> | # 4.24 DSPI timing specifications The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. Table 36 provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the *MCF54418 Reference Manual* for information on the modified transfer formats used for communicating with slower peripheral devices. All DSPI signals use pad type pad\_msr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. 1 Table 36. DSPI module AC timing specifications<sup>1</sup> | Name | Characteristic | Symbol | Min | Max | Unit | Notes | |----------|-----------------------------|------------------|--------------------------|--------------------------|------|-------| | Master M | ode | l | | | | | | _ | DSPI_SCK frequency | f <sub>SCK</sub> | _ | 50 | MHz | | | DS1 | DSPI_SCK cycle time | t <sub>SCK</sub> | 20 | _ | ns | 2 | | DS2 | DSPI_SCK duty cycle | _ | $(t_{sck} \div 2) - 2.0$ | $(t_{sck} \div 2) + 2.0$ | ns | 3 | | DS3 | DSPI_PCSn to DSPI_SCK delay | t <sub>CSC</sub> | $(t_{sck} \div 2) - 2.0$ | _ | ns | 4 | | DS4 | DSPI_SCK to DSPI_PCSn delay | t <sub>ASC</sub> | $(t_{sck} \div 2) - 3.0$ | _ | ns | 5 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | _ | 5 | ns | | <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 Table 36. DSPI module AC timing specifications<sup>1</sup> (continued) | Name | Characteristic | Symbol | Min | Max | Unit | Notes | |----------|------------------------------------------|------------------|--------------------------|--------------------------|------|-------| | DS6 | DSPI_SCK to DSPI_SOUT invalid | | <b>-</b> 5 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | _ | 6 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | _ | 0 | _ | ns | | | Slave Mo | de | | | | | | | _ | DSPI_SCK frequency | f <sub>SCK</sub> | _ | f <sub>SYS</sub> ÷ 8 | MHz | | | DS9 | DSPI_SCK cycle time | t <sub>SCK</sub> | 8 ÷ f <sub>SYS</sub> | _ | ns | | | DS10 | DSPI_SCK duty cycle | _ | $(t_{sck} \div 2) - 2.0$ | $(t_{sck} \div 2) + 2.0$ | ns | | | DS11 | DSPI_SCK to DSPI_SOUT valid | _ | _ | 12 | ns | | | DS12 | DSPI_SCK to DSPI_SOUT invalid | | 0 | _ | ns | | | DS13 | DSPI_SIN to DSPI_SCK input setup | _ | 2 | _ | ns | | | DS14 | DSPI_SCK to DSPI_SIN input hold | _ | 7 | _ | ns | | | DS15 | DSPI_SS active to DSPI_SOUT driven | _ | _ | 10 | ns | | | DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _ | _ | 10 | ns | | Timings shown are for DMCR[MTFE] = 0 (classic SPI) and DCTARn[CPHA] = 0. Data is sampled on the DSPI\_SIN pin on the odd-numbered DSPI\_SCK edges and driven on the DSPI\_SOUT pin on even-numbered DSPI edges. When in master mode, the baud rate is programmable in DCTARn[DBR], DCTARn[PBR], and DCTARn[BR]. <sup>&</sup>lt;sup>3</sup> This specification assumes a 50/50 duty cycle setting. The duty cycle is programmable in DCTAR*n*[DBR], DCTAR*n*[CPHA], and DCTAR*n*[PBR]. <sup>&</sup>lt;sup>4</sup> The DSPI\_PCSn to DSPI\_SCK delay is programmable in DCTARn[PCSSCK] and DCTARn[CSSCK]. <sup>&</sup>lt;sup>5</sup> The DSPI\_SCK to DSPI\_PCS*n* delay is programmable in DCTAR*n*[PASC] and DCTAR*n*[ASC]. Figure 32. DSPI Classic SPI timing — master Mode Figure 33. DSPI Classic SPI timing — slave mode 53 # 4.25 SBF timing specifications The Serial boot facility (SBF) provides a means to read configuration information and system boot code from a broad array of SPI-compatible EEPROMs, flashes, FRAMs, nVSRAMs, etc. Table 37 provides the AC timing specifications for the SBF. All SBF signals use pad type pad\_msr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF.<sup>1</sup> | Name | Characteristic | Symbol | Min | Max | Unit | Notes | |------|-------------------------------|--------------------|--------------------------|------|--------------------|-------| | _ | SBF_CK frequency | f <sub>SBFCK</sub> | _ | 62.5 | MHz | | | SB1 | SBF_CK cycle time | t <sub>SBFCK</sub> | 16.67 | _ | ns | 1 | | SB2 | SBF_CK high/low time | _ | 30% | _ | t <sub>SBFCK</sub> | | | SB3 | SBF_CS to SBF_CK delay | _ | t <sub>SBFCK</sub> - 2.0 | _ | ns | | | SB4 | SBF_CK to SBF_CS delay | _ | t <sub>SBFCK</sub> – 2.0 | _ | ns | | | SB5 | SBF_CK to SBF_DO valid | _ | _ | 5 | ns | | | SB6 | SBF_CK to SBF_DO invalid | _ | <b>-</b> 5 | _ | ns | | | SB7 | SBF_DI to SBF_SCK input setup | _ | 10 | _ | ns | | | SB8 | SBF_CK to SBF_DI input hold | _ | 0 | _ | ns | | Table 37. SBF AC timing specifications At reset, the SBF\_CK cycle time is $t_{REF} \times 60$ . The first byte of data read from the serial memory contains a divider value that is used to set the SBF\_CK cycle time for the duration of the serial boot process. Figure 34. SBF timing <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 ### 4.26 1-Wire timing specifications Specifications for the 1-Wire interface are provided by Maxim Integrated Products, Inc. Please refer to data sheet information for the appropriate device at www.maxim-ic.com. # 4.27 General purpose I/O timing specifications Table 38. GPIO timing<sup>1</sup> | Num | Characteristic | Min | Max | Unit | |-----|------------------------------------|-----|-----|------| | G1 | FB_CLK high to GPIO output valid | _ | 9 | ns | | G2 | FB_CLK high to GPIO output invalid | 1 | _ | ns | | G3 | GPIO input valid to FB_CLK high | 9 | _ | ns | | G4 | FB_CLK high to GPIO input invalid | 1.5 | _ | ns | These general purpose specifications apply to the following signals: $\overline{IRQn}$ , all UART signals, all timer signals, FlexCAN signals, $\overline{DACKn}$ and $\overline{DREQn}$ , and all signals configured as GPIO. Figure 35. GPIO timing # 4.28 Rapid general purpose I/O timing specifications RGPIO signals use a mix of pad types: pad\_fsr, pad\_msr, and pad\_ssr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. Table 39. RGPIO timing | Num | Characteristic | Min | Max | Unit | |-----|--------------------------------------|-----|-----|------| | RG1 | PST_CLK high to RGPIO output valid | _ | 6 | ns | | RG2 | PST_CLK high to RGPIO output Invalid | 0.5 | _ | ns | | RG3 | RGPIO input valid to PST_CLK high | 6 | _ | ns | | RG4 | PST_CLK high to RGPIO input invalid | 1.5 | _ | ns | Figure 36. RGPIO timing # 4.29 JTAG and boundary scan timing specifications All JTAG signals use pad type pad\_msr except for TCLK which use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. 1 | Num | Characteristics <sup>1</sup> | Min | Max | Unit | | |-----|---------------------------------------------------------|-----|------|------|--| | J1 | TCLK frequency of operation DC 25 M | | | | | | J2 | TCLK cycle period 40 — ns | | | | | | J3 | TCLK clock pulse width 20 — ns | | | | | | J4 | TCLK rise and fall times — 3 ns | | | | | | J5 | Boundary scan input data setup time to TCLK rise | 4 | _ | ns | | | J6 | Boundary scan input data hold time after TCLK rise 20 — | | | | | | J7 | TCLK low to boundary scan output data valid — 13 ns | | | | | | J8 | TCLK low to boundary scan output high-Z | _ | 13 | ns | | | J9 | TMS, TDI input data setup time to TCLK rise | 4 | _ | ns | | | J10 | TMS, TDI input data hold time after TCLK rise | 10 | _ | ns | | | J11 | TCLK low to TDO data valid | _ | 12 | ns | | | J12 | TCLK low to TDO high-Z — 0 ns | | ns | | | | J13 | TRST assert time | 32 | — ns | | | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | | <sup>&</sup>lt;sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, specific timing is not associated with it. MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. #### **Electrical characteristics** Figure 37. Test clock input timing Figure 38. Boundary scan (JTAG) timing Figure 39. Test access port timing Figure 40. TRST timing MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 # 4.30 Debug AC timing specifications Table 41 lists specifications for the debug AC timing parameters shown in Figure 41 and Table 42. All debug signals use pad type pad\_msr except for PSTCLK which use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF. 1 | Num | Characteristic | Min | Max | Units | | |-----------------|-----------------------------------|-----|------------------------|--------|--| | D0 | PSTCLK cycle time | 0.5 | 0.5 1/f <sub>SYS</sub> | | | | D1 | PSTCLK rising to PSTDDATA valid | _ | 3.0 | ns | | | D2 | PSTCLK rising to PSTDDATA invalid | 0.5 | _ | ns | | | D3 | DSI-to-DSCLK setup | 1 | _ | PSTCLK | | | D4 <sup>1</sup> | DSCLK-to-DSO hold | 4 | _ | PSTCLK | | | D5 | DSCLK cycle time | 5 | _ | PSTCLK | | | D6 | BKPT assertion time | 1 | _ | PSTCLK | | Table 41. Debug AC timing specification DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of PSTCLK. Figure 41. Real-time trace AC timing Figure 42. BDM serial port AC timing MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 <sup>1.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11). When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI. #### **Package information** # 5 Package information The latest package outline drawings are available on the product summary pages on http://www.freescale.com/coldfire. Table 42 lists the case outline numbers per device. Use these numbers in the web page's keyword search engine to find the latest package outline drawings. **Table 42. Package information** | Device | Package type | Case outline numbers | |----------|--------------|----------------------| | MCF54410 | 196 MAPBGA | 98ASA00321D | | MCF54415 | | | | MCF54416 | 256 MAPBGA | 98ARH98219A | | MCF54417 | | 90ANN90219A | | MCF54418 | | | # 6 Product documentation Documentation is available from a local Freescale distributor, a Freescale sales office, the Freescale Literature Distribution Center, or through the Freescale world-wide web address at http://www.freescale.com/coldfire. # 7 Revision history Table 43 summarizes revisions to this document. Table 43. Revision history | Rev. No. | Date | Summary of changes | |----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 10 Jun 2009 | In Section 2.2, "Supply voltage sequencing" added the following note: | | | | NOTE | | | | All I/O VDD pins must be powered on when the device is functioning, | | | | except when in standby mode. | | | | In standby mode, all I/O VDD pins, except VSTBY_RTC (battery), can | | | | be switched off. | | | | Added Section 3.2, "Pinout—169 MAPBGA" and Section 3.3, "Pinout—256 MAPBGA" and updated Table 5 with pin locations. | | | | In Section 4.1, "Absolute maximum ratings": | | | | Added USB OTG, USB host, ADC, DAC/ADC, and RTC standby supply voltages | | | | In Section 4.5, "DC electrical specifications": | | | | Added RTC standby supply voltage | | | | Split out Power Supplies and I/O Characteristics to two separate tables | | | | In Section 4.10, "FlexBus timing specifications": | | | | Changed maximum frequency to 100MHz and updated specs throughout the table | | | | Changed FB2 maximum from 5 to 6 | | | | Added notes to Figure 11 and Figure 12 Out to 14.0 (FDR ORDAM controlled to 15.0 | | | | In Section 4.12, "DDR SDRAM controller timing specifications": | | | | • Changed minimum frequency from 50 to 100 | | | | • Changed maximum DD1 from 20 to 10 | | | | • Changed DD5 from 2 to 0.5 x t <sub>SDCK</sub> – 1 | | | | Changed DD6 from 1.2 x t <sub>SDCK</sub> to WL + 0.2 x t <sub>SDCK</sub> Changed DD7 from 1.5 to 0.7 | | | | • Changed DD8 from 1.0 to 0.7 | | | | • Changed DD9 from 1.0 to 0.7 | | | | Changed DD10 from 0.25 x t <sub>SDCK</sub> + 0.5 to 0.375 x t <sub>SDCK</sub> | | | | In Section 4.17, "SSI timing specifications": | | | | Changed S7, S9, S15, and S17 from 10 to 15 | | | | In Section 4.22.2, "Transmit signal timing specifications": | | | | Changed E5 for MII from 5 to 4 | | | | In Section 4.20, "mcPWM timing specifications": | | | | Changed G2 from 2 to 1 | | | | In Section 4.24, "DSPI timing specifications": | | | | • Changed DS3 from (2 x 1/fsys) – 2.0 to (t <sub>sck</sub> <sup>3</sup> 2) – 2.0 | | | | • Changed DS4 from (2 x 1/fsys) – 3.0 to (t <sub>sck</sub> <sup>3</sup> 2) – 3.0 | | | | Changed DS7 from 7 to 6 | | | | • Changed DS11 from 4 to 12 | | | | In Section 4.25, "SBF timing specifications": | | | | • Changed SB5 maximum from 5 to 3 | | | | • Changed SB6 minimum from –5 to 5 | | | | In Section 4.26, "1-Wire timing specifications": | | | | Added link to 1-wire specs In Section 4.27, "General purpose I/O timing specifications": | | | | Changed G2 from 1.5 to 1 | | | | In Section 4.28, "Rapid general purpose I/O timing specifications": | | | | Changed RG1 from 3 to 6 | | | | • Changed RG2 from 1.5 to 0.5 | | | | Changed RG3 from 3 to 6 | | | | In Section 4.29, "JTAG and boundary scan timing specifications": | | | | Changed J9-12 and J14 from TBD | | | | In Section 4.30, "Debug AC timing specifications": | | | | Changed D2 from 1.5 to 0.5 | MCF5441x ColdFire Microprocessor Data Sheet, Rev. 8 ### **Revision history** ### Table 43. Revision history (continued) | Rev. No. | Date | Summary of changes | |----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 31 July 2009 | Changed 169MAPBGA package to 196MAPBGA throughout. MCF54410 device now supports a single SSI module and one Ethernet controller with IEEE 1588 support | | 4 | 17 Aug 2009 | Updated MCF5441x Signal Information and Muxing table with 196MAPBGA pin locations Changed SD_Dn pin locations on 256 MAPBGA package Added note to Section 4.6, "Output pad loading and slew rate" | | 5 | 29 Jan 2010 | Added orderable part numbers | | 6 | | Swapped locations of RTC_EXTAL and RTC_XTAL pins in Table 5, Figure 7, and Figure 8 Corrected instances of MCF5445x to MCF5441x Added thermal characteristic s to Table 7 Added case outline numbers to Table 42 Changed PLL supply voltage from "-0.5 to +2.0" to "-0.3 to +4.0" in Table 6 Miscellaneous corrections based on information from shared review comments by team members | | 7 | October 2011 | <ul> <li>Updated the pinouts in Table 5, "MCF5441x Signal information and muxing".</li> <li>Updated the Figure 7, "MCF54410 Pinout (196 MAPBGA)".</li> <li>Removed the symbol ADC_IN7/DAC1_OUT from Table 9, "Latch-up results".</li> <li>Updated Table 11, "I/O electrical specifications".</li> <li>Updated Table 13, "DDR pad drive strengths".</li> </ul> | | 8 | June 2012 | <ul> <li>In Table 7, added the thermal characteristics for the 196 MAPBGA package.</li> <li>In Table 42, updated the case outline number for the 196 MAPBGA package from "98ARH98217" to "98ASA00321D".</li> </ul> | #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MCF54418 Rev. 8 06/2012 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011-2012. All rights reserved.