# INTEGRATED CIRCUITS



Product specification

2002 Oct 08



## UBA2033

## FEATURES

- Full bridge driver circuit
- Integrated bootstrap diodes
- Integrated high voltage level shift function
- High voltage input for the internal supply voltage
- 550 V maximum voltage
- Bridge disable function
- Input for start-up delay
- Adjustable oscillator frequency
- Predefined bridge position during start-up.

## APPLICATIONS

- The UBA2033 can drive (via the MOSFETs) any kind of load in a full bridge configuration
- The circuit is especially designed as a commutator for High Intensity Discharge (HID) lamps.

## ORDERING INFORMATION

| TYPE      | PACKAGE |                                                                   |          |  |
|-----------|---------|-------------------------------------------------------------------|----------|--|
| NUMBER    | NAME    | DESCRIPTION                                                       | VERSION  |  |
| UBA2033TS | SSOP28  | plastic shrink small outline package; 28 leads; body width 5.3 mm | SOT341-1 |  |

**GENERAL DESCRIPTION** 

the output driver.

The UBA2033 is a high voltage monolithic integrated circuit made in the EZ-HV SOI process. The circuit is

configuration. In addition, it features a disable function, an

internal adjustable oscillator and an external drive function with a low-voltage level shifter for driving the bridge.

To guarantee an accurate 50% duty factor, the oscillator

signal can be passed through a divider before being fed to

designed for driving the MOSFETs in a full bridge

# UBA2033

## **BLOCK DIAGRAM**



| PINNING         |     |                                           |
|-----------------|-----|-------------------------------------------|
| SYMBOL          | PIN | DESCRIPTION                               |
| -LVS            | 1   | negative supply voltage (for logic input) |
| EXTDR           | 2   | oscillator signal input                   |
| +LVS            | 3   | positive supply voltage (for logic input) |
| n.c.            | 4   | not connected                             |
| n.c.            | 5   | not connected                             |
| HV              | 6   | high voltage supply input                 |
| n.c.            | 7   | not connected                             |
| 1.C.            | 8   | not connected                             |
| / <sub>DD</sub> | 9   | internal low voltage supply               |
| SU              | 10  | input signal for start-up delay           |
| DD              | 11  | divider disable input                     |
| BD              | 12  | bridge disable control input              |
| RC              | 13  | RC input for internal oscillator          |
| SGND            | 14  | signal ground                             |
| GHL             | 15  | gate of higher left output MOSFET         |
| FSL             | 16  | floating supply voltage left              |
| SHL             | 17  | source of higher left MOSFET              |
| n.c.            | 18  | not connected                             |
| n.c.            | 19  | not connected                             |
| GLL             | 20  | gate of lower left output MOSFET          |
| PGND            | 21  | power ground                              |
| n.c.            | 22  | not connected                             |
| GLR             | 23  | gate of lower right output MOSFET         |
| n.c.            | 24  | not connected                             |
| n.c.            | 25  | not connected                             |
| SHR             | 26  | source of higher right MOSFET             |
| FSR             | 27  | floating supply voltage right             |
| GHR             | 28  | gate of higher right output MOSFET        |

## UBA2033

## FUNCTIONAL DESCRIPTION

### Supply voltage

The UBA2033 is powered by a supply voltage applied to pin HV, for instance the supply voltage of the full bridge. The IC generates its own low supply voltage for the internal circuitry. Therefore an additional low voltage supply is not required. A capacitor has to be connected to pin  $V_{DD}$  to obtain a ripple-free internal supply voltage.

The circuit can also be powered by a low voltage supply directly applied to pin  $V_{DD}$ . In this case pin HV should be connected to pin  $V_{DD}$  or SGND.

#### Start-up

With an increasing supply voltage the IC enters the start-up state; the higher power transistors are kept off and the lower power transistors are switched on. During the start-up state the bootstrap capacitors are charged and the bridge output current is zero. The start-up state is defined until  $V_{DD} = V_{DD(UVLO)}$ , where UVLO stands for Under Voltage Lock-out. The state of the outputs during the start-up phase is overruled by the bridge disable function.

### Release of the power drive

At the moment the supply voltage on pin  $V_{DD}$  or HV exceeds the level of release power drive, the output voltage of the bridge depends on the control signal on pin EXTDR (see Table 1). The bridge position after start-up, disable, or delayed start-up (via pin SU) depends on the status of the pins DD and EXTDR. If pin DD = LOW (divider enabled) the bridge will start in the pre-defined position: pin GLR and pin GHL = HIGH and pin GLL and pin GHR = LOW. If pin DD = HIGH (divider disabled) the bridge position will depend on the status of pin EXTDR.

If the supply voltage on pin  $V_{DD}$  or HV decreases and drops below the reset level of power drive the IC enters the start-up state again.

### Oscillation

At the point where the supply voltage on pin HV crosses the level of release power drive, the bridge begins commutating between the following two defined states:

- Higher left and lower right MOSFETs on, higher right and lower left MOSFETs off
- Higher left and lower right MOSFETs off, higher right and lower left MOSFETs on.

The oscillation can take place in three different modes:

• Internal oscillator mode.

In this mode the bridge commutating frequency is determined by the values of an external resistor ( $R_{osc}$ ) and capacitor ( $C_{osc}$ ). In this mode pin EXTDR must be connected to pin +LVS. To realize an accurate 50% duty factor, the internal divider should be used. The internal divider is enabled by connecting pin DD to SGND. Due to the presence of the divider the bridge frequency is half the oscillator frequency. The commutation of the bridge will take place at the falling edge of the signal on pin RC. To minimize the current consumption pins +LVS, -LVS and EXTDR can be connected together to either pin SGND or V<sub>DD</sub>. In this way the current source in the logic voltage supply circuit is shut off.

• External oscillator mode without the internal divider.

In the external oscillator mode the external source is connected to pin EXTDR and pin RC is short-circuited to pin SGND to disable the internal oscillator. If the internal divider is disabled (pin  $DD = V_{DD}$ ) the duty factor of the bridge output signal is determined by the external oscillator signal and the bridge frequency equals the external oscillator frequency.

• External oscillator mode with the internal divider.

The external oscillator mode can also be used with the internal divider function enabled (pin RC and pin DD = SGND). Due to the presence of the divider the bridge frequency is half the external oscillator frequency. The commutation of the bridge is triggered by the falling edge of the EXTDR signal with respect to  $V_{-LVS}$ .

The design equation for the bridge oscillator frequency is:

$$f_{bridge} = \frac{I}{(k_{osc} \times R_{osc} \times C_{osc})}$$

### Non-overlap time

The non-overlap time is the time between turning off the conducting pair of MOSFETs and turning on the next pair. The non-overlap time is internally fixed to a very small value, which allows an HID system to operate with a very small phase difference between load current and full bridge voltage (pins SHL and SHR). Especially when igniting an HID lamp via a LC resonance circuit, a small 'dead time' is essential. The high maximum operating frequency, together with a small 'dead time', also gives the opportunity to ignite the HID lamp at the third harmonic of the full bridge voltage, thereby reducing costs in the magnetic power components.

## UBA2033

'Dead time' can be increased by adding a resistor (for slowly turning on the full bridge power FETs) and a diode (for quickly turning off the full bridge power FETs) in parallel, both in series with the gate drivers (see Fig.3).

## **Divider function**

If pin DD = SGND, then the divider function is enabled/present. If the divider function is present there is no direct relation between the position of the bridge output and the status of pin EXTDR.

### Start-up delay

Table 1 Logic table; note 1

Normally, the circuit starts oscillating as soon as pin  $V_{DD}$  or HV reaches the level of release power drive. At this

moment the gate drive voltage is equal to the voltage on pin  $V_{DD}$  for the low side transistors and  $V_{DD} - 0.6$  V for the high side transistors. If this voltage is too low for sufficient drive of the MOSFETs the release of the power drive can be delayed via pin SU.

A simple RC filter (R between pins  $V_{DD}$  and SU; C between pins SU and SGND) can be used to make a delay, or a control signal from a processor can be used.

## Bridge disable

The bridge disable function can be used to switch off all the MOSFETs as soon as the voltage on pin BD exceeds the bridge disable voltage (1.29 V). The bridge disable function overrules all the other states.

| DEVICE            | INPUTS |      |      | OUTPUTS     |      |      |      |      |
|-------------------|--------|------|------|-------------|------|------|------|------|
| STATUS            | BD     | SU   | DD   | EXTDR       | GHL  | GHR  | GLL  | GLR  |
| Start-up state    | HIGH   | Х    | Х    | Х           | LOW  | LOW  | LOW  | LOW  |
|                   | LOW    | Х    | Х    | Х           | LOW  | LOW  | HIGH | HIGH |
| Oscillation state | HIGH   | Х    | Х    | Х           | LOW  | LOW  | LOW  | LOW  |
|                   | LOW    | LOW  | Х    | Х           | LOW  | LOW  | HIGH | HIGH |
|                   | LOW    | HIGH | HIGH | HIGH        | LOW  | HIGH | HIGH | LOW  |
|                   |        |      |      | LOW         | HIGH | LOW  | LOW  | HIGH |
|                   | LOW    | HIGH | LOW  | LOW         | HIGH | LOW  | LOW  | HIGH |
|                   |        |      |      | LOW-to-HIGH |      |      |      |      |
|                   |        |      |      | HIGH        |      |      |      |      |
|                   |        |      |      | HIGH-to-LOW | LOW  | HIGH | HIGH | LOW  |

## Note

- 1. X = don't care
  - a) BD, SU and DD logic levels are with respect to SGND
  - b) EXTDR logic levels are with respect to  $V_{-LVS}$
  - c) GHL logic levels are with respect to SHL
  - d) GHR logic levels are with respect to SHR
  - e) GLL and GLR logic levels are with respect to PGND
  - f) If pin DD = LOW the bridge enters the state (oscillation state and pin BD = LOW and pin SU = HIGH) in the pre-defined position pin GHL and pin GLR = HIGH and pin GLL and pin GHR = LOW.

## UBA2033

## LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are measured with respect to SGND; positive currents flow into the IC.

| SYMBOL                | PARAMETER                                                                                            | CONDITIONS                                  | MIN. | MAX.              | UNIT |
|-----------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------|------|-------------------|------|
| V <sub>DD</sub>       | supply voltage (low voltage)                                                                         | DC value                                    | 0    | 14                | V    |
|                       |                                                                                                      | transient at t < 0.1 μs                     | 0    | 17                | V    |
| V <sub>HV</sub>       | supply voltage (high voltage)                                                                        |                                             | 0    | 550               | V    |
| V <sub>FSL</sub>      | floating supply voltage left                                                                         | V <sub>SHL</sub> = V <sub>SHR</sub> = 550 V | 0    | 564               | V    |
|                       |                                                                                                      | $V_{SHL} = V_{SHR} = 0 V$                   | 0    | 14                | V    |
| V <sub>FSR</sub>      | floating supply voltage right                                                                        | $V_{SHL} = V_{SHR} = 550 V$                 | 0    | 564               | V    |
|                       |                                                                                                      | $V_{SHL} = V_{SHR} = 0 V$                   | 0    | 14                | V    |
| V <sub>SHL</sub>      | source voltage for higher left                                                                       | with respect to PGND and SGND               | -3   | +550              | V    |
|                       | MOSFETs                                                                                              | with respect to SGND; t < 1 $\mu$ s         | -14  | _                 | V    |
| V <sub>SHR</sub>      | source voltage for higher right                                                                      | with respect to PGND and SGND               | -3   | +550              | V    |
|                       | MOSFETs                                                                                              | with respect to SGND; t < 1 $\mu$ s         | -14  | _                 | V    |
| V <sub>PGND</sub>     | power ground voltage                                                                                 | with respect to SGND                        | 0    | 5                 | V    |
| V <sub>-LVS</sub>     | negative supply voltage for logic input                                                              |                                             | -0.9 | +17               | V    |
| I_LVS                 | negative supply current for logic input                                                              | pin EXTDR = HIGH                            | -1   | _                 | mA   |
| V <sub>+LVS</sub>     | positive supply voltage for logic input                                                              | V <sub>HV</sub> = 0 V; DC value             | 0    | 14                | V    |
|                       |                                                                                                      | transient at t < 0.1 μs                     | 0    | 17                | V    |
| V <sub>i(EXTDR)</sub> | input voltage from external oscillator on pin EXTDR                                                  | with respect to $V_{-LVS}$                  | 0    | V <sub>+LVS</sub> | V    |
| V <sub>i(RC)</sub>    | input voltage on pin RC                                                                              | DC value                                    | 0    | V <sub>DD</sub>   | V    |
|                       |                                                                                                      | transient at t < 0.1 μs                     | 0    | 17                | V    |
| V <sub>i(SU)</sub>    | input voltage on pin SU                                                                              | DC value                                    | 0    | V <sub>DD</sub>   | V    |
|                       |                                                                                                      | transient at t < 0.1 μs                     | 0    | 17                | V    |
| V <sub>i(BD)</sub>    | input voltage on pin BD                                                                              | DC value                                    | 0    | V <sub>DD</sub>   | V    |
|                       |                                                                                                      | transient at t < 0.1 μs                     | 0    | 17                | V    |
| V <sub>i(DD)</sub>    | input voltage on pin DD                                                                              | DC value                                    | 0    | V <sub>DD</sub>   | V    |
|                       |                                                                                                      | transient at t < 0.1 μs                     | 0    | 17                | V    |
| SR                    | slew rate at output pins                                                                             | repetitive                                  | 0    | 4                 | V/ns |
| Tj                    | junction temperature                                                                                 |                                             | -40  | +150              | °C   |
| T <sub>amb</sub>      | ambient temperature                                                                                  |                                             | -40  | +150              | °C   |
| T <sub>stg</sub>      | storage temperature                                                                                  |                                             | -55  | +150              | °C   |
| V <sub>esd</sub>      | electrostatic discharge voltage on<br>pins HV, +LVS, –LVS, EXTDR, FSL,<br>GHL, SHL, SHR, GHR and FSR | note 1                                      | -    | 900               | V    |

## Note

1. In accordance with the Human Body Model (HBM): equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

UBA2033

## THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |  |
|----------------------|---------------------------------------------|-------------|-------|------|--|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 100   | K/W  |  |

## QUALITY SPECIFICATION

In accordance with "SNW-FQ-611D".

## **CHARACTERISTICS**

 $T_j = 25$  °C; all voltages are measured with respect to SGND; positive currents flow into the IC; unless otherwise specified.

| SYMBOL                              | PARAMETER                            | CONDITIONS                                                                                             | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------|
| High voltag                         | le                                   |                                                                                                        |      |      | 1    |      |
| I <sub>HV</sub>                     | high voltage supply current          | t < 0.5 s and $V_{HV}$ = 550 V                                                                         | 0    | -    | 30   | μA   |
| I <sub>FSL</sub> , I <sub>FSR</sub> | high voltage floating supply current | t < 0.5 s and $V_{FSL}$ = $V_{FSR}$ = 564 V                                                            | 0    | -    | 30   | μA   |
| Start-up; po                        | owered via pin HV                    |                                                                                                        |      |      |      |      |
| I <sub>i(HV)</sub>                  | HV input current                     | V <sub>HV</sub> = 11 V; note 1                                                                         | _    | 0.5  | 1.0  | mA   |
| V <sub>HV(rel)</sub>                | level of release power drive voltage |                                                                                                        | 11   | 12.5 | 14   | V    |
| V <sub>HV(UVLO)</sub>               | reset level of power drive voltage   |                                                                                                        | 8.5  | 10   | 11.5 | V    |
| V <sub>HV(hys)</sub>                | HV hysteresis voltage                |                                                                                                        | 2.0  | 2.5  | 3.0  | V    |
| V <sub>DD</sub>                     | internal supply voltage              | V <sub>HV</sub> = 20 V                                                                                 | 10.5 | 11.5 | 13.5 | V    |
| Start-up; po                        | owered via pin V <sub>DD</sub>       |                                                                                                        |      |      |      |      |
| I <sub>i(DD)</sub>                  | V <sub>DD</sub> input current        | V <sub>DD</sub> = 8.25 V; note 2                                                                       | -    | 0.5  | 1.0  | mA   |
| V <sub>DD(rel)</sub>                | level of release power drive voltage |                                                                                                        | 8.25 | 9.0  | 9.75 | V    |
| V <sub>DD(UVLO)</sub>               | reset level of power drive voltage   |                                                                                                        | 5.75 | 6.5  | 7.25 | V    |
| V <sub>DD(hys)</sub>                | hysteresis voltage                   |                                                                                                        | 2.0  | 2.5  | 3.0  | V    |
| Output stag                         | ge                                   |                                                                                                        |      |      |      |      |
| R <sub>on(H)</sub>                  | higher MOSFETs on resistance         | $V_{FSR} = V_{FSL} = 12 V$ (with respect to SHR and SHL); I <sub>source</sub> = 50 mA                  | 15   | 21   | 26   | Ω    |
| R <sub>off(H)</sub>                 | higher MOSFETs off resistance        | $V_{FSR} = V_{FSL} = 12 V$ (with respect to SHR and SHL); $I_{sink} = 50 mA$                           | 9    | 14   | 18   | Ω    |
| R <sub>on(L)</sub>                  | lower MOSFETs on resistance          | $V_{DD}$ = 12 V; $I_{source}$ = 50 mA                                                                  | 15   | 21   | 26   | Ω    |
| R <sub>off(L)</sub>                 | lower MOSFETs off resistance         | V <sub>DD</sub> = 12 V; I <sub>sink</sub> = 50 mA                                                      | 9    | 14   | 18   | Ω    |
| I <sub>o(source)</sub>              | output source current                | $V_{DD} = V_{FSL} = V_{FSR} = 12 \text{ V};$<br>$V_{GHR} = V_{GHL} = V_{GLR} = V_{GLL} = 0 \text{ V}$  | 130  | 180  | -    | mA   |
| I <sub>o(sink)</sub>                | output sink current                  | $V_{DD} = V_{FSL} = V_{FSR} = 12 \text{ V};$<br>$V_{GHR} = V_{GHL} = V_{GLR} = V_{GLL} = 12 \text{ V}$ | 150  | 200  | -    | mA   |
| V <sub>diode</sub>                  | bootstrap diode voltage drop         | I <sub>diode</sub> = 20 mA                                                                             | 1.7  | 2.1  | 2.5  | V    |
| t <sub>no</sub>                     | non-overlap time                     |                                                                                                        | -    | -    | 250  | ns   |
| V <sub>FSL</sub>                    | HS lockout voltage left              |                                                                                                        | 3.0  | 4.0  | 5.0  | V    |

# UBA2033

| SYMBOL                | PARAMETER                                           | CONDITIONS                                                                             | MIN. | TYP. | MAX. | UNIT     |
|-----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|----------|
| V <sub>FSR</sub>      | HS lockout voltage right                            |                                                                                        | 3.0  | 4.0  | 5.0  | V        |
| I <sub>FSL</sub>      | FS supply current left                              | V <sub>FSL</sub> = 12 V                                                                | 2    | 4    | 6    | μA       |
| I <sub>FSR</sub>      | FS supply current right                             | V <sub>FSR</sub> = 12 V                                                                | 2    | 4    | 6    | μA       |
| DD input              |                                                     |                                                                                        |      |      |      |          |
| V <sub>IH</sub>       | HIGH-level input voltage                            | V <sub>DD</sub> = 12 V                                                                 | 6    | -    | -    | V        |
| V <sub>IL</sub>       | LOW-level input voltage                             |                                                                                        | -    | -    | 3    | V        |
| I <sub>i(DD)</sub>    | input current into pin DD                           |                                                                                        | _    | -    | 1    | μΑ       |
| SU input              |                                                     |                                                                                        |      |      |      | •        |
| V <sub>IH</sub>       | HIGH-level input voltage                            | V <sub>DD</sub> = 12 V                                                                 | 4    | -    | _    | V        |
| V <sub>IL</sub>       | LOW-level input voltage                             |                                                                                        | _    | -    | 2    | V        |
| I <sub>i(SU)</sub>    | input current into pin SU                           |                                                                                        | _    | -    | 1    | μA       |
| External dr           | ive input                                           |                                                                                        |      |      |      | -        |
| V <sub>IH</sub>       | HIGH-level input voltage                            | with respect to V <sub>-LVS</sub>                                                      | 4.0  | -    | _    | V        |
| V <sub>IL</sub>       | LOW-level input voltage                             | with respect to V <sub>-LVS</sub>                                                      | _    | -    | 1.0  | V        |
| i(EXTDR)              | input current into pin EXTDR                        |                                                                                        | _    | -    | 1    | μA       |
| f <sub>bridge</sub>   | bridge frequency                                    | note 3                                                                                 | _    | _    | 250  | kHz      |
| Low voltage           | e logic supply                                      |                                                                                        |      |      |      | <u>.</u> |
| I <sub>+LVS</sub>     | low voltage supply current                          | $V_{+LVS} = V_{EXTDR} = 5.75$ to 14 V with respect to $V_{-LVS}$                       | _    | 250  | 500  | μA       |
| V <sub>+LVS</sub>     | low voltage supply voltage                          | with respect to V <sub>-LVS</sub>                                                      | 5.75 | -    | 14   | V        |
| Bridge disa           | ble input                                           |                                                                                        |      |      |      | <u> </u> |
| V <sub>ref(dis)</sub> | disable reference voltage                           |                                                                                        | 1.23 | 1.29 | 1.35 | V        |
| i(BD)                 | disable input current                               |                                                                                        | -    | -    | 1    | μA       |
| Internal os           | cillator                                            |                                                                                        |      |      | •    | •        |
| f<br>bridge           | bridge oscillating frequency                        | note 3                                                                                 | -    | -    | 100  | kHz      |
| $\Delta f_{osc(T)}$   | oscillator frequency variation with temperature     | $f_{bridge} = 250 \text{ Hz and}$<br>$T_{amb} = -40 \text{ to } +150 ^{\circ}\text{C}$ | -10  | 0    | +10  | %        |
| $\Delta f_{OSC(VDD)}$ | oscillator frequency variation with $V_{\text{DD}}$ | f <sub>bridge</sub> = 250 Hz and<br>V <sub>DD</sub> = 7.25 to 14 V                     | -10  | 0    | +10  | %        |
| k <sub>H</sub>        | high level trip point                               | $V_{RC(high)} = k_H \times V_{DD}$                                                     | 0.38 | 0.4  | 0.42 |          |
| k <sub>L</sub>        | low level trip point                                | $V_{RC(low)} = k_L \times V_{DD}$                                                      | -    | 0.01 | -    |          |
| k <sub>osc</sub>      | oscillator constant                                 | f <sub>bridge</sub> = 250 Hz                                                           | 0.94 | 1.02 | 1.10 |          |
| R <sub>ext</sub>      | external resistor to V <sub>DD</sub>                |                                                                                        | 100  | _    | _    | kΩ       |

### Notes

- The current is specified without commutation of the bridge. The current into pin HV is limited by a thermal protection circuit. The current is limited to 11 mA at T<sub>j</sub> = 150 °C.
- 2. The current is specified without commutation of the bridge and pin HV is connected to  $V_{DD}$ .
- 3. The minimum frequency is mainly determined by the value of the bootstrap capacitors.

# UBA2033

## APPLICATION INFORMATION

## **Basic application**

A basic full bridge configuration with an HID lamp is shown in Fig.3. The bridge disable, the start-up delay and the external drive functions are not used in this application. The pins -LVS, +LVS, EXTDR and BD are short-circuited to SGND. The internal oscillator is used and to realize a 50% duty cycle the internal divider function has to be used by connecting pin DD to SGND. The IC is powered by the high voltage supply. Because the internal oscillator is used, the bridge commutating frequency is determined by the values of  $R_{osc}$  and  $C_{osc}$ . The bridge starts oscillating when the HV supply voltage exceeds the level of release power drive (typically 12.5 V on pin HV). If the supply voltage on pin HV drops below the reset level of power drive (typically 10 V on pin HV), the UBA2033 enters the start-up state.



### Application with external control

Figure 4 shows an application containing a system ground-referenced control circuit. Pin +LVS can be connected to the same supply as the external oscillator control unit and pin –LVS is connected to SGND. Pin RC is

short-circuited to SGND. The bridge commutation frequency is determined by the external oscillator. The bridge disable input (pin BD) can be used to immediately turn off all four MOSFETs in the full bridge.



# UBA2033

## Additional application information

### GATE RESISTORS

At ignition of an HID lamp, a large EMC spark occurs. This can result in a large voltage transient or oscillation at the gates of the full bridge MOSFETs (LL, LR, HR and HL). When these gates are directly coupled to the gate drivers (pins GHR, GLR, GHL and GLL), voltage overstress of the driver outputs may occur. Therefore it is advised to add a resistor with a minimum value of 100  $\Omega$  in series with each gate driver to isolate the gate driver outputs from the actual power MOSFETs gate.

'Dead time' can also be adjusted via the combination gate resistor and gate-source capacitance.

GATE CHARGE AND SUPPLY CURRENT AT HIGH FREQUENCY USE

The total gate current needed to charge the gates of the power MOSFETs equals:

 $I_{gate} = 4 \times f_{bridge} \times Q_{gate}$ 

Where:

Igate = gate current

f<sub>bridge</sub> = bridge frequency

Q<sub>gate</sub> = gate charge.

This current is supplied via the internal low voltage supply  $(V_{DD})$ . Since this current is limited to 11 mA (see "Characteristics" table note 1), at higher frequencies and with MOSFETs having a relative high gate charge, this maximum  $V_{DD}$  supply current may not be sufficient anymore. As a result the internal low voltage supply  $(V_{DD})$  and the gate drive voltage will drop resulting in an increase of the higher resistance  $(R_{on})$  of the full bridge MOSFETs. In this case an auxiliary low voltage supply is necessary.

## PACKAGE OUTLINE



# UBA2033

## SOLDERING

### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

## **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

## Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

# UBA2033

## Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                             | SOLDERING METHOD                  |                       |  |
|-----------------------------------------------------|-----------------------------------|-----------------------|--|
| FACRAGE                                             | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, HBGA, LFBGA, SQFP, TFBGA                       | not suitable                      | suitable              |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ                       | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                     | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                                    | not recommended <sup>(5)</sup>    | suitable              |  |

### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

UBA2033

| DATA S | SHEET | STATUS |
|--------|-------|--------|
|--------|-------|--------|

| DOCUMENT<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITION                                                                            |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------|
| Objective data sheet              | Development                      | This document contains data from the objective specification for product development. |
| Preliminary data sheet            | Qualification                    | This document contains data from the preliminary specification.                       |
| Product data sheet                | Production                       | This document contains the product specification.                                     |

#### Notes

- 1. Please consult the most recently issued document before initiating or completing a design.
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### DISCLAIMERS

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

# NXP Semiconductors

## provides High Performance Mixed Signal and Standard Product solutions that leverage its leading RF, Analog, Power Management, Interface, Security and Digital Processing expertise

#### **Customer notification**

This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content, except for package outline drawings which were updated to the latest version.

### **Contact information**

For additional information please visit: http://www.nxp.com For sales offices addresses send e-mail to: salesaddresses@nxp.com

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

613502/01/pp18

Date of release: 2002 Oct 08

Document order number: 9397 750 09574