# Dimmable Power Factor Corrected LED Driver Featuring Primary Side CC / CV Control # **NCL30386** The NCL30386 is a power factor corrected controller targeting isolated and non-isolated "smart-dimmable" constant-current LED drivers. Designed to support flyback, buck-boost and SEPIC topologies, the controller operates in a quasi-resonant mode to provide high efficiency. Thanks to a novel control method, the device is able to tightly regulate a constant LED current and voltage from the primary side. This removes the need for secondary-side feedback circuitry, its biasing and for an optocoupler. The device also provides near-unity power factor correction. The device is highly integrated with a minimum number of external components. A robust suite of safety protection is built in to simplify the design. This device is specifically intended for very compact space efficient designs and supports analog and digital dimming with two dedicated dimming inputs control ideal for Smart LED Lighting applications. #### **Features** - High Voltage Startup - Quasi-resonant Peak Current-mode Control Operation - Primary Side Feedback - CC / CV Control - Tight LED Constant Current Regulation of ±2% Typical - Digital Power Factor Correction - Analog and Digital Dimming - Cycle by Cycle Peak Current Limit - Wide Operating V<sub>CC</sub> Range - $-40 \text{ to} + 125^{\circ}\text{C}$ - Robust Protection Features - ♦ Brown-Out - ♦ OVP on V<sub>CC</sub> - Constant Voltage / LED Open Circuit Protection - Winding Short Circuit Protection - Secondary Diode Short Protection - Output Short Circuit Protection - Thermal Shutdown # **Typical Applications** - Integral LED Bulbs - LED Power Driver Supplies - LED Light Engines # ON Semiconductor® www.onsemi.com # SOIC-9 CASE 751BP **MARKING** L30386 = Specific Device Code x = Version A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package # **PIN CONNECTIONS** # ORDERING INFORMATION See detailed ordering and shipping information on page 18 of this data sheet Figure 1. Typical Application Schematic for NCL30386 # PIN FUNCTION DESCRIPTION NCL30386 | Pin N° | Pin Name | Function | Pin Description | | | | | | |--------|--------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | ADIM | Analog dimming | This pin is used for analog control of the output current. Applying a voltage varying between $V_{\text{DIM}(EN)}$ and $V_{\text{DIM}100}$ will dim the output current from 0.5% to 100%. | | | | | | | 2 | COMP | OTA output for CV loop | This pin receives a compensation network to stabilize the CV loop | | | | | | | 3 | 3 ZCD Zero crossing Detection V <sub>aux</sub> sensing | | This pin connects to the auxiliary winding and is used to detect the core reset event. This pin also senses the auxiliary winding voltage for accurate output voltage control | | | | | | | 4 | CS | Current sense | This pin monitors the primary peak current. | | | | | | | 5 | GND | - | The controller ground | | | | | | | 6 | DRV | Driver output | The driver's output to an external MOSFET | | | | | | | 7 | VCC | Supplies the controller | This pin is connected to an external auxiliary voltage. | | | | | | | 8 | PDIM | PWM dimming | This pin is used PWM dimming control. An optocoupler can be connected directly to the pin if the PWM control signal is from the secondary side | | | | | | | 9 | NC | creepage | | | | | | | | 10 | HV | High Voltage sensing | This pin connects after the diode bridge to provide the startup current and internal high voltage sensing function. | | | | | | # INTERNAL CIRCUIT ARCHITECTURE Figure 2. Internal Circuit Architecture NCL30386 #### **MAXIMUM RATINGS TABLE** | Symbol | Rating | Value | Unit | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------| | V <sub>CC(MAX)</sub> | Maximum Power Supply voltage, VCC pin, continuous voltage<br>Maximum current for VCC pin | -0.3 to 30<br>Internally limited | V<br>mA | | V <sub>DRV(MAX)</sub><br>I <sub>DRV(MAX)</sub> | Maximum driver pin voltage, DRV pin, continuous voltage<br>Maximum current for DRV pin | -0.3, V <sub>DRV</sub> (Note 1)<br>-300, +500 | V<br>mA | | V <sub>HV(MAX)</sub> | Maximum voltage on HV pin Maximum current for HV pin (dc current self-limited if operated within the allowed range) | -0.3, +700<br>±20 | V<br>mA | | V <sub>MAX</sub><br>I <sub>MAX</sub> | Maximum voltage on low power pins (except pins HV, DRV and VCC) Current range for low power pins (except pins HV, DRV and VCC) | -0.3, 5.5 (Note 2)<br>-2, +5 | V<br>mA | | $R_{\theta J-A}$ | Thermal Resistance Junction-to-Air | 180 | °C/W | | T <sub>J(MAX)</sub> | Maximum Junction Temperature | 150 | °C | | | Operating Temperature Range | -40 to +125 | °C | | | Storage Temperature Range | −65 to +150 | °C | | | ESD Capability, HBM model except HV pin (Note 3) | 4 | kV | | | ESD Capability, HBM model HV pin | 700 | V | | | ESD Capability, MM model (Note 3) | 200 | V | | | ESD Capability, CDM model (Note 3) | 1 | kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - V<sub>DRV</sub> is the DRV clamp voltage V<sub>DRV(high)</sub> when V<sub>CC</sub> is higher than V<sub>DRV(high)</sub>. V<sub>DRV</sub> is V<sub>CC</sub> otherwise. This level is low enough to guarantee not to exceed the internal ESD diode and 5.5 V ZENER diode. More positive and negative voltages can be applied if the pin current stays within the -2 mA / 5 mA range. - 3. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per Mil-Std-883, Method 3015. Charged Device Model 2000 V per JEDEC Standard JESD22–C101D. 4. This device contains latch–up protection and exceeds 100 mA per JEDEC Standard JESD78. $\textbf{ELECTRICAL CHARACTERISTICS} \text{ (Unless otherwise noted: For typical values } T_J = 25^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V}, \ V_{ZCD} = 0 \ \text{V}, \ \text{V}_{CS} = 0 \ \text{V})$ For min/max values $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $Max T_J = 150^{\circ}C$ , $V_{CC} = 12 \text{ V}$ | Description | Test Condition | Test Condition Symbol | | | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------|------------------------------|------------------------------|------| | HIGH VOLTAGE SECTION | | | | | | | | High voltage current source | $V_{CC} = V_{CC(on)} - 200 \text{ mV}$ | I <sub>HV(start2)</sub> | 3.3 | 4.7 | 6.1 | mA | | High voltage current source | V <sub>CC</sub> = 0 V | I <sub>HV(start1)</sub> | | 300 | | μΑ | | V <sub>CC</sub> level for I <sub>HV(start1)</sub> to I <sub>HV(start2)</sub> transition | | V <sub>CC(TH)</sub> | | 2 | | V | | Minimum startup voltage | V <sub>CC</sub> = 0 V | V <sub>HV(MIN)</sub> | - | 17 | - | V | | HV source leakage current | V <sub>HV</sub> = 450 V | I <sub>HV(leak)</sub> | | 4.5 | 10 | μΑ | | Maximum rms input voltage for correct constant–current operation (T $_J$ = $-20^{\circ}C$ to 125 $^{\circ}C$ ) | | V <sub>HV(OL)</sub> | 265 | | | Vrms | | SUPPLY SECTION | | | | | | | | Supply Voltage Startup Threshold Threshold for turning off DSS (Note 5) Minimum Operating Voltage Hysteresis V <sub>CC(on)</sub> – V <sub>CC(off)</sub> Internal logic reset | V <sub>CC</sub> increasing V <sub>CC</sub> increasing V <sub>CC</sub> decreasing V <sub>CC</sub> decreasing | VCC(on) VCC(on2) VCC(off) VCC(HYS) VCC(reset) | 16<br>9.77<br>8.2<br>7.8<br>4 | 18<br>10.80<br>8.6<br>-<br>5 | 20<br>11.24<br>9.4<br>-<br>6 | V | | Over Voltage Protection<br>VCC OVP threshold | | V <sub>CC(OVP)</sub> | 25 | 26.5 | 28 | V | | V <sub>CC(off)</sub> noise filter (Note 6)<br>V <sub>CC(reset)</sub> noise filter (Note 6) | | t <sub>VCC(off)</sub><br>t <sub>VCC(reset)</sub> | _<br>_ | 5<br>20 | -<br>- | μs | | Supply Current Device Disabled/Fault Device Enabled/No output load on pin 5 Device Switching (F <sub>sw</sub> = 65 kHz) Device switching (F <sub>sw</sub> = 15 kHz) | $V_{CC} > V_{CC(off)}$ $F_{sw} = 65 \text{ kHz}$ $C_{DRV} = 470 \text{ pF, } F_{sw} = 65 \text{ kHz}$ $V_{REFX} = 10\% \text{of max value}$ | l <sub>CC1</sub><br>l <sub>CC2</sub><br>l <sub>CC3</sub><br>l <sub>CC4</sub> | 1.2<br>-<br>-<br>- | 1.5<br>3.0<br>3.3<br>2.9 | 1.8<br>3.5<br>4.0<br>3.4 | mA | - 5. Refer to ordering table option at the end of the document. - 6. Guaranteed by design. | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|------------|--------|------| | CURRENT SENSE | | | | | | | | Maximum Internal current limit | | V <sub>ILIM</sub> | 1.31 | 1.38 | 1.45 | V | | Leading Edge Blanking Duration for V <sub>ILIM</sub> | | t <sub>LEB</sub> | 270 | 330 | 390 | ns | | Propagation delay from current detection to gate off-state | | t <sub>ILIM</sub> | - | 100 | 150 | ns | | Maximum on-time (option B) | | t <sub>on(MAX)</sub> | 29 | 39 | 49 | μs | | Maximum on-time (option A) | | t <sub>on(MAX2)</sub> | 16 | 20 | 24 | μS | | Threshold for immediate fault protection activation (140% of V <sub>ILIM</sub> ) | | V <sub>CS(stop)</sub> | 1.91 | 1.99 | 2.07 | V | | Leading Edge Blanking Duration for V <sub>CS(stop)</sub> | | t <sub>BCS</sub> | - | 170 | - | ns | | Current source for CS to GND short detection | | I <sub>CS(short)</sub> | 400 | 500 | 600 | μΑ | | Current sense threshold for CS to GND short detection | V <sub>CS</sub> rising | V <sub>CS(low)</sub> | 20 | 60 | 100 | mV | | GATE DRIVE | | , , | 1 | | 1 | | | Drive Resistance DRV Sink DRV Source | | R <sub>SNK</sub><br>R <sub>SRC</sub> | | 13<br>30 | -<br>- | Ω | | Drive current capability DRV Sink (Note GBD) DRV Source (Note GBD) | | I <sub>SNK</sub><br>I <sub>SRC</sub> | | 500<br>300 | | mA | | Rise Time (10 % to 90 %) | C <sub>DRV</sub> = 470 pF | t <sub>r</sub> | | 30 | - | ns | | Fall Time (90 % to 10 %) | C <sub>DRV</sub> = 470 pF | t <sub>f</sub> | - | 20 | - | ns | | DRV Low Voltage | $\begin{array}{c} V_{CC} = V_{CC(off)} + 0.2 \ V \\ C_{DRV} = 470 \ pF, \\ R_{DRV} = 33 \ k\Omega \end{array}$ | V <sub>DRV(low)</sub> | 8 | _ | _ | V | | DRV High Voltage | $V_{CC} = V_{CC(MAX)}$ $C_{DRV} = 470 \text{ pF},$ $R_{DRV} = 33 \text{ k}\Omega$ | $V_{DRV(high)}$ | 10 | 12 | 14 | ٧ | | ZERO VOLTAGE DETECTION CIRCUIT | | | | | | | | Upper ZCD threshold voltage | V <sub>ZCD</sub> rising | V <sub>ZCD(rising)</sub> | _ | 90 | 150 | mV | | Lower ZCD threshold voltage | V <sub>ZCD</sub> falling | V <sub>ZCD(falling)</sub> | 35 | 55 | - | mV | | ZCD hysteresis | | V <sub>ZCD(HYS)</sub> | 15 | | - | mV | | Propagation Delay from valley detection to DRV high | V <sub>ZCD</sub> decreasing | t <sub>ZCD(DEM)</sub> | | | 150 | ns | | Blanking delay after on-time (ZCD blank option B) | V <sub>REFX</sub> > 0.35 V | t <sub>ZCD(blank1)B</sub> | 1.1 | 1.5 | 1.9 | μs | | Blanking Delay at light load (ZCD blank option B) | V <sub>REFX</sub> < 0.25 V | t <sub>ZCD(blank2)B</sub> | 0.6 | 0.8 | 1.0 | μs | | Blanking delay after on-time (ZCD blank option A) | V <sub>REFX</sub> > 0.35 V | t <sub>ZCD(blank1)</sub> A | 0.75 | 1.0 | 1.25 | μs | | Blanking Delay at light load (ZCD blank option A) | V <sub>REFX</sub> < 0.25 V | t <sub>ZCD(blank2)</sub> A | 0.45 | 0.6 | 0.75 | μs | | Timeout after last DEMAG transition | | t <sub>TIMO</sub> | 5 | 6.5 | 8 | μs | | Pulling-down resistor | V <sub>ZCD</sub> = V <sub>ZCD(falling)</sub> | R <sub>ZCD(pd)</sub> | | 200 | | kΩ | | CONSTANT CURRENT CONTROL | , 5, | | • | | • | • | | Reference Voltage at T <sub>J</sub> = 25°C to 100°C | | $V_{REF}$ | 326 | 333 | 340 | mV | | Reference Voltage T <sub>J</sub> = -40°C to 125°C | | V <sub>REF</sub> | 323 | 333 | 343 | mV | | 10% reference Voltage (T <sub>J</sub> = 25°C to 85°C) | | V <sub>REF10</sub> | 23.45 | 33.50 | 43.55 | mV | | 10% reference Voltage (T <sub>J</sub> = -40°C to 125°C) | | V <sub>REF10</sub> | 21.77 | 33.50 | 45.23 | mV | | Current sense lower threshold for detection of the leakage inductance reset time | V <sub>CS</sub> falling | V <sub>CS(low)</sub> | 20 | 50 | 100 | mV | | Blanking time for leakage inductance reset detection | | t <sub>CS(low)</sub> | | 120 | - | ns | | CONSTANT VOLTAGE SECTION | | | | | | | | | | V <sub>REF(CV)</sub> | 2.42 | 2.48 | 2.54 | V | | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------|-------|---------------| | CONSTANT VOLTAGE SECTION | | • | - | | | | | Internal voltage reference for constant voltage regulation $T_J = -40^{\circ}C$ to 125°C | | V <sub>REF(CV)</sub> | 2.38 | 2.48 | 2.58 | V | | CV Error amplifier Gain | | G <sub>EA</sub> | 40 | 50 | 60 | μS | | Error amplifier current capability | V <sub>REFX</sub> =V <sub>REF</sub> | I <sub>EA</sub> | | ±60 | | μΑ | | COMP pin lower clamp voltage | | V <sub>CV(clampL)</sub> | | 0.6 | | ٧ | | COMP pin higher clamp voltage | | V <sub>CV(clampH)</sub> | | 4.1 | | V | | ZCD pin voltage below which the CV OTA is boosted | V <sub>REF(CV)</sub> * 80% | V <sub>boost(CV)</sub> | 1.88 | 2 | 2.12 | V | | Error amplifier current capability during boost phase | | I <sub>EAboost</sub> | | ±140 | | μΑ | | ZCD slow OVP threshold (V <sub>ref(CV)</sub> *115%) | | V <sub>OVP1</sub> | 2.69 | 2.87 | 3.04 | V | | Switching period during slow OVP | | T <sub>sw(OVP1)</sub> | | 1.5 | | ms | | ZCD voltage at which slow OVP is exit (V <sub>ref(CV)</sub> *105%) | | V <sub>OVP1rst</sub> | | 2.625 | | V | | ZCD fast OVP threshold (V <sub>ref(CV)</sub> *130%) | | V <sub>OVP2</sub> | 3.29 | 3.43 | 3.57 | V | | LINE FEED FORWARD | | | | | | | | V <sub>VS</sub> to I <sub>CS(offset)</sub> conversion ratio | | K <sub>LFF</sub> | 0.153 | 0.185 | 0.217 | μ <b>A</b> /V | | Offset current maximum value | V <sub>HV</sub> > (450 V or 500 V) | I <sub>offset(MAX)</sub> | 76 | 95 | 114 | μΑ | | Line feed-forward current | DRV high, V <sub>HV</sub> = 200 V | I <sub>FF</sub> | 32 | 37 | 42 | μΑ | | VALLEY LOCKOUT SECTION | | | | | | | | Threshold for line range detection V <sub>HV</sub> increasing | V <sub>HV</sub> increases | $V_{HL}$ | 252 | 264 | 276 | V | | Threshold for line range detection V <sub>HV</sub> decreasing | V <sub>HV</sub> decreases | V <sub>LL</sub> | 241 | 253 | 265 | V | | Blanking time for line range detection | | t <sub>HL(blank)</sub> | 15 | 25 | 35 | ms | | Valley thresholds (expressed as a percentage of V <sub>REF</sub> ) $^{18t}$ to $2^{nd}$ valley transition at LL and $2^{nd}$ to $3^{rd}$ valley HL, V <sub>REF</sub> decr. $^{2nd}$ to $1^{st}$ valley transition at LL and $3^{rd}$ to $2^{nd}$ valley HL, V <sub>REF</sub> incr. $2^{nd}$ to $3^{rd}$ valley transition at LL and $3^{rd}$ to $4^{th}$ valley HL, V <sub>REF</sub> decr. $3^{rd}$ to $2^{nd}$ valley transition at LL and $4^{th}$ to $3^{th}$ valley HL, V <sub>REF</sub> incr. $3^{rd}$ to $4^{th}$ valley transition at LL and $4^{th}$ to $5^{th}$ valley HL, V <sub>REF</sub> decr. $4^{th}$ to $3^{th}$ valley transition at LL and $5^{th}$ to $6^{th}$ valley HL, V <sub>REF</sub> decr. $5^{th}$ to $4^{th}$ valley transition at LL and $6^{th}$ to $5^{th}$ valley HL, V <sub>REF</sub> decr. $5^{th}$ to $4^{th}$ valley transition at LL and $6^{th}$ to $5^{th}$ valley HL, V <sub>REF</sub> incr. | V <sub>REF</sub> decreases V <sub>REF</sub> increases V <sub>REF</sub> decreases V <sub>REF</sub> decreases V <sub>REF</sub> decreases V <sub>REF</sub> increases V <sub>REF</sub> decreases V <sub>REF</sub> decreases | VVLY1-2/2-3<br>VVLY2-1/3-2<br>VVLY2-3/3-4<br>VVLY3-2/4-3<br>VVLY3-4/4-5<br>VVLY4-3/5-4<br>VVLY4-5/5-6<br>VVLY5-4/6-5 | | 80<br>90<br>65<br>75<br>50<br>60<br>35<br>45 | | % | | V <sub>REF</sub> value at which the FF mode is activated | V <sub>REF</sub> decreases | V <sub>FFstart</sub> | | 25 | | % | | V <sub>REF</sub> value at which the FF mode is removed | V <sub>REF</sub> increases | V <sub>FFstop</sub> | | 35 | | % | | FREQUENCY FOLDBACK | | • | - | | | | | Added dead time | V <sub>REFX</sub> = 25%V <sub>REF</sub> | t <sub>FF1LL</sub> | 1.4 | 2.0 | 2.6 | μs | | Added dead time | V <sub>REFX</sub> = 8% V <sub>REF</sub> | t <sub>FFchg</sub> | - | 40 | - | μs | | Dead-time clamp (Maximum dead-time option C) | V <sub>REFX</sub> < 1 mV | t <sub>FFend</sub> | | 1.4 | - | ms | | Dead-time clamp (Maximum dead-time option B) | V <sub>REFX</sub> < 3 mV | t <sub>FFend2</sub> | - | 687 | - | μs | | Dead-time clamp (Maximum dead-time option A) | V <sub>REFX</sub> < 11.2 mV | t <sub>FFend3</sub> | - | 250 | - | μs | | DIMMING SECTION | • | | • | | • | | | DIM pin voltage for zero output current (OFF voltage) | | V <sub>ADIM(EN)</sub> | 0.475 | 0.5 | 0.525 | V | | ADIM pin voltage for 0.5% reference voltage | | V <sub>ADIM(MIN)</sub> | 0.67 | 0.7 | 0.73 | V | | Minimum dimming level (dimming lower clamp option Y) | | K <sub>DIM(MIN)</sub> | | 0.5 | | % | | ADIM pin voltage for maximum output current (V <sub>REFX</sub> = 1 V) | | V <sub>ADIM100</sub> | - | 3.0 | 3.1 | V | | Dimming range | | V <sub>ADIM(range)</sub> | | 2.3 | | V | | Clamping voltage for DIM pin | | V <sub>ADIM(CLP)</sub> | | 6.8 | | V | | Dimming pin pull-up current source | | I <sub>ADIM(pullup)</sub> | 8 | 10 | 12 | μА | | Current Comparator threshold for PDIM | I <sub>PDIM</sub> rising | I <sub>PDIM(THR)</sub> | 60 | 70 | 80 | μA | | Current Comparator threshold for PDIM | I <sub>PDIM</sub> falling | I <sub>PDIM(THD)</sub> | 86 | 100 | 114 | μΑ | | Description | Test Condition | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------|-----|-----|-----|------| | DIMMING SECTION | | | • | • | • | | | Cascode current limit for PDIM | | I <sub>PDIM(LIM)</sub> | 510 | 600 | 690 | μΑ | | PDIM pin voltage | | $V_{PDIM}$ | - | 3 | | V | | FAULT PROTECTION | | | = | = | • | | | Thermal Shutdown | Device switching<br>(F <sub>SW</sub> around 65 kHz) | T <sub>SHDN</sub> | 130 | 150 | 170 | °C | | Thermal Shutdown Hysteresis | | T <sub>SHDN(HYS)</sub> | - | 50 | - | °C | | Threshold voltage for output short circuit or aux. winding short circuit detection | | V <sub>ZCD(short)</sub> | 0.8 | 1.0 | 1.2 | V | | Short circuit detection Timer | V <sub>ZCD</sub> < V <sub>ZCD(short)</sub> | t <sub>OVLD</sub> | 70 | 90 | 110 | ms | | Auto-recovery Timer | | t <sub>recovery</sub> | 3 | 4 | 5 | S | | BROWN-OUT AND LINE SENSING | | | | | | | | Brown-Out ON level (IC start pulsing) | V <sub>HV</sub> increasing | V <sub>HVBO(on)</sub> | 104 | 110 | 116 | V | | Brown-Out OFF level (IC stops pulsing) | V <sub>HV</sub> decreasing | V <sub>HVBO(off)</sub> | 93 | 99 | 105 | V | | BO comparators delay | | t <sub>BO(delay)</sub> | | 30 | | μs | | Brown-Out blanking time | | t <sub>BO(blank)</sub> | 15 | 25 | 35 | ms | | HV pin voltage above which the sampling of ZCD is enabled | V <sub>HV</sub> decreasing | V <sub>sampEN</sub> | | 61 | | V | | Sampling Enable comparator hysteresis | V <sub>HV</sub> increasing | V <sub>sampHYS</sub> | | 4 | | ٧ | Figure 3. V<sub>CC(on)</sub> vs. Junction Temperature Figure 4. V<sub>CC(off)</sub> vs. Junction Temperature Figure 5. $V_{CC(OVP)}$ vs. Junction Temperature Figure 6. V<sub>ILIM</sub> vs. Junction Temperature Figure 7. $V_{CS(low)F}$ vs. Junction Temperature Figure 8. V<sub>CS(stop)</sub> vs. Junction Temperature Figure 9. $t_{\text{ILIM}}$ vs. Junction Temperature Figure 10. $V_{\mbox{\scriptsize REF}}$ vs. Junction Temperature Figure 11. V<sub>REF(CV)</sub> vs. Junction Temperature Figure 12. $G_{\text{EA}}$ vs. Junction Temperature Figure 13. V<sub>OVP1</sub> vs. Junction Temperature Figure 14. V<sub>OVP2</sub> vs. Junction Temperature Figure 15. $K_{LFF}$ vs. Junction Temperature Figure 16. $I_{\text{FF}}$ vs. Junction Temperature 99.7 98.7 98.2 98.2 -50 -25 0 25 50 75 100 125 TJ, JUNCTION TEMPERATURE (°C) Figure 17. V<sub>HVBO(on)</sub> vs. Junction Temperature Figure 18. $V_{HVbo(off)}$ vs. Junction Temperature Figure 19. V<sub>ADIM(EN)</sub> vs. Junction Temperature Figure 20. I<sub>PDIM(THR)</sub> vs. Junction Temperature Figure 21. I<sub>PDIM(THD)</sub> vs. Junction Temperature Figure 22. I<sub>PDIM(LIM)</sub> vs. Junction Temperature #### APPLICATION INFORMATION The NCL30386 implements a current-mode architecture operating in quasi-resonant mode. Thanks to proprietary circuitry, the controller is able to accurately regulate the secondary side current and voltage of the fly-back converter without using any opto-coupler or measuring directly the secondary side current or voltage. The controller provides near unity power factor correction - Quasi-Resonance Current-Mode Operation: implementing quasi-resonance operation in peak current-mode control, the NCL30386 optimizes the efficiency by switching in the valley of the MOSFET drain-source voltage. Thanks to an internal algorithm control, the controller locks-out in a selected valley and remains locked until the input voltage or the output current set point significantly changes. - Primary Side Constant Current Control: thanks to a proprietary circuit, the controller is able to take into account the effect of the leakage inductance of the transformer and allows an accurate control of the secondary side current regardless of the input voltage and output load variation - Primary Side Constant Voltage Regulation: By monitoring the auxiliary winding voltage, it is possible to regulate accurately the output voltage. The output voltage regulation is typically within ±2%. - Load Transient Compensation: Since PFC has low loop bandwidth, abrupt changes in the load may cause excessive over or under-shoot. The slow Over Voltage Protection contains the output voltage when it tends to become excessive. In addition, the NCL30386 speeds up the constant voltage regulation loop when the output voltage goes below 80% of its regulation level. - Power Factor Correction: A proprietary concept allows achieving high power factor correction and low THD while keeping accurate constant current and constant voltage control. - Line Feed-forward: allows compensating the variation of the output current caused by the propagation delay. - V<sub>CC</sub> Over Voltage Protection: if the V<sub>CC</sub> pin voltage exceeds an internal limit, the controller shuts down and waits 4 seconds before restarting pulsing. - Fast Over Voltage Protection: If the voltage of ZCD pin exceeds 130% of its regulation level, the controller shuts dwon and waits 4 s before trying to restart. - Brown-Out: the controller includes a brown-out circuit which safely stops the controller in case the input voltage is too low. The device will automatically restart if the line recovers. - Cycle-by-cycle peak current limit: when the current sense voltage exceeds the internal threshold V<sub>ILIM</sub>, the MOSFET is turned off for the rest of the switching cycle. - Winding Short–Circuit Protection: an additional comparator senses the CS signal and stops the controller if V<sub>CS</sub> reaches 1.5 x V<sub>ILIM</sub> (after a reduced LEB of t<sub>BCS</sub>). This additional comparator is enabled only during the main LEB duration t<sub>LEB</sub>, for noise immunity reason. - Output Under Voltage Protection: If a too low voltage is applied on ZCD pin for 90-ms time interval, the controllers assume that the output or the ZCD pin is shorted to ground and shutdown. After waiting 4 seconds, the IC restarts switching. - Analog Dimming: the ADIM pin is dedicated to analog dimming. The minimum dimming level is fixed 0.5% of the maximum output current. If a voltage lower than V<sub>ADIM(EN)</sub> is applied on the pin, the controller is disabled. - PWM dimming: the PDIM pin is dedicated to PWM dimming. The controller measures the duty ratio of a signal applied to the pin and reduces the output current accordingly. The PWM dimming signal is transform into an analog signal internally, and the LED current is controlled in an analog way. - Thermal Shutdown: an internal circuitry disables the gate drive when the junction temperature exceeds 150°C (typically). The circuit resumes operation once the temperature drops below approximately 100°C. - Dynamic Self Supply option: the dynamic self–supply keeps the controller alive in case of low dimming. If V<sub>CC</sub> reaches V<sub>CC(off)</sub>, the HV current source is turned on to charge V<sub>CC</sub> capacitor until the voltage reaches V<sub>CC(on2)</sub> without interrupting the DRV pulses. # POWER FACTOR AND CONSTANT CURRENT CONTROL The NCL30386 embeds an analog/digital block to control the power factor and regulate the output current by monitoring the ZCD, CS and HV pin voltages (signals Vzcd, VHV\_DIV, Vcs). This circuit generates the current setpoint Vctrl\_DIV and compares it to the current sense signal to turn the MOSFET off. The HV pin provides the sinusoidal reference necessary for shaping the input current. The obtained current reference is further modulated so that when averaged over a half line period, it is equal to the output current reference (VREFX). The modulation and averaging process is made internally by a digital circuit. If the HV pin properly conveys the sinusoidal shape, power factor will be close to 1. Also, the Total Harmonic Distortion (THD) will be low especially if the output voltage ripple is small The output current will be well regulated, following the equation below: $$I_{OUT} = \frac{V_{REFX}}{2N_{sp}R_{sense}}$$ (eq. 1) Where: • $N_{sp}$ is the secondary to primary transformer turns ratio: $N_{sp} = N_S / N_P$ . - R<sub>sense</sub> is the current sense resistor - V<sub>REFX</sub> is the output current reference: V<sub>REFX</sub> = V<sub>REF</sub> if no dimming The output current reference ( $V_{REFX}$ ) is $V_{REF}$ unless the constant voltage mode is activated or ADIM pin voltage is below $V_{ADIM(100)}$ or a PWM signal with a duty-cycle below 95% is applied on PDIM. #### **CONSTANT VOLTAGE CONTROL** The auxiliary winding voltage is sampled internally through the ZCD pin. A precise internal voltage reference $V_{REF(CV)}$ sets the voltage target for the CV loop. The sampled voltage is applied to the negative input of the CV OTA and compared to $V_{\mbox{\scriptsize REFCV}}$ . A type 2 compensator is needed at the CV OTA output to stabilize the loop. The COMP pin voltage modify the the output current internal reference in order to regulate the output voltage. When $$V_{COMP} \ge 4 \text{ V}$$ , $V_{REFX} = V_{REF}$ . When $V_{COMP} < 0.6 \text{ V}$ , $V_{REFX} = 0 \text{ V}$ # STARTUP PHASE (HV STARTUP) It is generally requested that the LED driver starts to emit light in less than 1 s and possibly within 300 ms. It is challenging since the start–up consists of the time to charge the $V_{CC}$ capacitor and that necessary to charge the output capacitor until sufficient current flows into the LED string. This second phase can be particularly long in dimming cases where the secondary current is a portion of the nominal one. The NCL30386/88 features a high voltage startup circuit that allows charging VCC capacitor very fast. When the power supply is first connected to the mains outlet, the internal current source is biased and charges up the $V_{CC}$ capacitor. When the voltage on this $V_{CC}$ capacitor reaches the $V_{CC(on)}$ level, the current source turns off. At this time, the controller is only supplied by the $V_{CC}$ capacitor, and the auxiliary supply should take over before $V_{CC}$ collapses below $V_{CC(off)}$ . The HV startup circuitry is made of two startup current levels, I<sub>HV(start1)</sub> and I<sub>HV(start1)</sub>. This helps to protect the controller against short–circuit between $V_{CC}$ and GND. At power–up, as long as $V_{CC}$ is below $V_{CC(TH)}$ , the source delivers $I_{HV(start1)}$ (around 300 $\mu$ A typical). Then, when $V_{CC}$ reaches $V_{CC(TH)}$ , the source smoothly transitions to $I_{HV(start2)}$ and delivers its nominal value. As a result, in case of short–circuit between $V_{CC}$ and GND occurring at high line ( $V_{in}$ = 265 Vrms), the power dissipation will be 375 x 300u = 112 mW instead of 1.5 W if there was only one startup current level. To speed-up the output voltage rise, the following is implemented: - The digital OTA output is increased until V<sub>REF(PFC)</sub> signal reaches V<sub>REFX</sub>. Again, this is to speed-up the control signal rise to their steady state value. - At the beginning of each operating phase of a V<sub>CC</sub> cycle, the digital OTA output is set to 0. Actually, the digital OTA output is set to 0 in the case of a cold start-up or in the case of a start-up sequence following an operation interruption due to a fault. On the other hand, if the $V_{CC}$ hiccups just because the system fails to start—up in one $V_{CC}$ cycle (DSS option not activated), the digital OTA output is not reset to ease the second (or more) attempt. If the load is shorted, the circuit will operate in hiccup mode with VCC oscillating between V<sub>CC(off)</sub> and V<sub>CC(on)</sub> until the output under voltage protection (UVP) trips. UVP is triggered if the ZCD pin voltage does not exceed 1 V within a 90 ms operation of time. This indicates that the ZCD pin is shorted to ground or that an excessive load prevents the output voltage from rising. # CYCLE-BY-CYCLE CURRENT LIMIT When the current sense voltage exceeds the internal threshold $V_{\rm ILIM}$ , the MOSFET is turned off for the rest of the switching cycle. # WINDING AND OUTPUT DIODE SHORT-CIRCUIT PROTECTION In parallel to the cycle-by-cycle sensing of the CS pin, another comparator with a reduced LEB ( $t_{RCS}$ ) and a threshold of $(V_{CS(stop)} = 140\% * V_{ILIM})$ monitors the CS pin to detect a winding or an output diode short circuit. The controller shuts down if it detects 4 consecutives pulses during which the CS pin voltage exceeds $V_{CS(stop)}$ . The controller goes into auto-recovery mode. ### **PWM DIMMING** The NCL30386 has a dedicated pin for PWM dimming. The controller directly measures the duty ratio of a PWM signal applied to PDIM. Two counters with a high frequency clock are used for this purpose. A first counter measure the high state duration of the PWM signal ( $t_{on\_PDIM}$ ) and the second counter measures its period ( $T_{sw\_PDIM}$ ). A divider computes ( $t_{on\_PDIM}$ / $T_{sw\_PDIM}$ ) and the result is directly the output current setpoint ( $V_{REFX}$ set point). A filter is added after the digital divider to remove the ripple of the signal. A cascode configuration on PDIM pin allows decreasing the fall time of the signal. Due to this circuit, the LED current is controlled in an analog way, even if a PWM signal is used for dimming. This allows having a good PF during dimming. Figure 24. PDIM Internal Waveforms Practically, the controller extracts the duty-cycle by measuring the current inside PDIM pin which is directly the opto coupler collector current. If PDIM pin is left open, the controller delivers 100% of $I_{out}$ . If the pin is pulled down for longer than 25 ms, the controller is disabled. # **ANALOG DIMMING** The pin ADIM pin allows dimming the LED light using an analog signal as the control input. The DIM pin voltage is sampled by an analog to digital converter and sets the output current value accordingly. If the power supply designer applies an analog signal varying from $V_{DIM(EN)}$ to $V_{DIM100}$ to the DIM pin, the output current will increase or decrease proportionally to the voltage applied. For $V_{DIM} = V_{DIM100}$ , the power supply delivers the maximum output current ( $V_{REFX} = V_{REF}$ ). If a voltage lower than $V_{ADIM(MIN)}$ is applied to ADIM pin, the output current is clamped to 0.5% of the maximum output current depending on the controller option If a voltage lower than $V_{ADIM(EN)}$ is applied to the DIM pin, the DRV pulses are disabled. The DIM pin is pulled up internally by a small current source or resistor. Thus, if the pin is left open, the controller is able to start. # Note: - Interaction between ADIM and PDIM: if ADIM and PDIM are both used at the same time, the resulting dimming set point if a multiplication of V<sub>ADIM</sub> and the duty-ratio of PDIM signal. - If the dimming curve option S is selected, a square relationship is implemented between the dimming signal and the output current setpoint. Figure 25. ADIM Pin Dimming Curves # **VALLEY LOCKOUT** Quasi-Square wave resonant systems have a wide switching frequency excursion. The switching frequency increases when the output load decreases or when the input voltage increases. The switching frequency of such systems must be limited. The NCL30386 changes valley as $V_{REFX}$ decreases and as the input voltage increases and as the output current setpoint is varied during dimming. This limits the frequency excursion. By default, when the output current is not dimmed, the controller operates in the first valley at low line and in the second valley at high line. | $_{REFX}$ value a controller cha $(I_{out}$ decre | nges valley | HV pin voltage | $V_{REFX}$ value at which the controller changes valley $(I_{out}$ increasing) | | | |---------------------------------------------------|-------------|-----------------|--------------------------------------------------------------------------------|----------------|---------------------------| | | 100% | 1 <sup>st</sup> | 2 <sup>nd</sup> | 100% | | | | 80% · | 2 <sup>nd</sup> | 3 <sup>rd</sup> | - 85%<br>- 70% | <b>↑</b> | | eases | 50% | 3 <sup>rd</sup> | 4 <sup>th</sup> | - 55% | I <sub>out</sub> increase | | l <sub>out</sub> decreases | 35% | 4 <sup>th</sup> | 5 <sup>th</sup> | 40% | crease | | <b>\</b> | 25% | FF mode | FF mode | 30% | | | | 0% | | 0 VHL 400 V | 0% | | | | | | | | | | | | HV pin voltage | for valley change | | | Figure 26. TABLE II: Valley Selection #### ZERO CROSSING DETECTION BLOCK The ZCD pin allows detecting when the drain-source voltage of the power MOSFET reaches a valley. A valley is detected when the ZCD pin voltage crosses below the 55 mV internal threshold. At startup or in case of extremely damped free oscillations, the ZCD comparator may not be able to detect the valleys. To avoid such a situation, the NCL30386 a Time–Out circuit that generates pulses if the voltage on ZCD pin stays below the 55 mV threshold for $6.5~\mu s$ . The Time-out also acts as a substitute clock for the valley detection and simulates a missing valley in case of too damped free oscillations. At startup, the output voltage reflected on the auxiliary winding is low. Because of the ZCD resistor bridge setting the constant voltage regulation target, the voltage on the ZCD pin is very low and the ZCD comparator might be unable to detect the valleys. In this condition, setting the DRV Latch with the 6.5-µs time-out leads to a continuous conduction mode operation (CCM) at the beginning of the soft-start. This CCM operation only last a few cycles until the voltage on ZCD pin becomes high enough and trips the ZCD comparator. Figure 27. ZCD Time-out Chronograms If the ZCD pin or the auxiliary winding happen to be shorted the time-out function would normally make the controller keep switching and hence lead to improper regulation of the LED current. The Under Voltage Protection (UVP) is implemented to avoid these scenarios: a secondary timer starts counting when the ZCD voltage is below the $V_{ZCD(short)}$ threshold. If this timer reaches 90 ms, the controller detects a fault and enters the auto-recovery fault mode. # ZCD PIN OVER VOLTAGE PROTECTION. Because of the power factor correction, it is necessary to set the crossover frequency of the CV loop very low (target 10 Hz, depending on power stage phase shift). Because the loop is slow, the output voltage can reach high value during startup or during an output load step. It is necessary to limit the output voltage excursion. For this, the NCL30388 features a slow over voltage protection (slow OVP) and a fast over voltage protection (fast OVP) on ZCD pin. #### Slow OVP If ZCD voltage exceed $V_{ZCD(OVP1)}$ for 4 consecutive switching cycles, the controller stops switching during 1.4 ms. After 1.4 ms, the controller initiates a new DRV pulse to refresh ZCD sampling voltage. If $V_{ZCD}$ is still too high ( $V_{ZCD} > 110\%V_{REF(CV)}$ ), the controller continues to switch with a 1.4 ms period. The controller resumes its normal operation when $V_{ZCD} < 110\%V_{REF(CV)}$ . #### **Fast OVP** If ZCD voltage exceeds $V_{ZCD(OVP2)}$ (130% of $V_{REF(CV)}$ ) for 4 consecutive switching cycles (slow OVP not triggered) or for 2 switching cycles if the slow OVP has already been triggered, the controller detects a fault and starts the auto-recovery fault mode (cf: Protections Section) #### LINE FEEDFORWARD Figure 28. Line Feed-Forward and Brown-out Schematic The line voltage is sensed by the HV pin and converted into a current. By adding an external resistor in series between the sense resistor and the CS pin, a voltage offset proportional to the line voltage is added to the CS signal. The offset is applied only during the MOSFET on–time in order to not influence the detection of the leakage inductance reset. The offset is always applied even at light load in order to improve the current regulation at low output load. #### **BROWN-OUT** In order to protect the supply against a very low input voltage, the NCL30386 features a brown–out circuit with a fixed ON/OFF threshold. The controller is allowed to start if a voltage higher than 100 V is applied to the HV pin and shuts–down if the HV pin voltage decreases and stays below 9 0 V for 25 ms typical. Exiting a brown–out condition overrides the hiccup on $V_{CC}$ ( $V_{CC}$ does not wait to reach $V_{CC(off)}$ ) and the IC immediately goes into startup mode. ### **PROTECTIONS** The circuit incorporates a large variety of protections to make the LED driver very rugged. Among them, we can list: - Fault of the GND connection If the GND pin is properly connected, the supply current drawn from the positive terminal of the *V<sub>CC</sub>* capacitor, flows out of the GND pin to return to the negative terminal of the *V<sub>CC</sub>* capacitor. If the GND pin is not connected, the circuit ESD diodes offer another return path. The accidental non connection of the GND pin can hence be detected by detecting that one of this ESD diode is conducting. Practically, the ESD diode of CS pin is monitored. If such a fault is detected for 200 μs, the circuit stops generating DRV pin. - Output short circuit situation (Output Under Voltage Protection) Overload is detected by monitoring the ZCD pin voltage: if it remains below V<sub>ZCD(short)</sub> for 90 ms, an output short circuit is detected and the circuit stops generating pulses for 4 s. When this 4 s delay has elapsed, the circuit attempts to restart. - ZCD pin incorrect connection: - If the ZCD pin grounded, the circuit will detect an output short circuit situation when 90-ms delay has elapsed. - A 200 kΩ resistor pulls down the ZCD pin so that the output short circuit detection trips if the ZCD pin is not connected (floating). - Winding or Output Diode Short Circuit protection The circuit detects this failure when 4 consecutive DRV pulses occur within which the CS pin voltage exceeds (V<sub>CS(stop)</sub>=140% \*V<sub>ILIM</sub>). In this case, the controller enters auto-recovery mode (4–s operation interruption between active bursts). - V<sub>CC</sub> Over Voltage Protection The circuit stops generating pulses if the V<sub>CC</sub> exceeds V<sub>CC(OVP)</sub> and enters auto-recovery mode. This feature protects the circuit if output LEDs happen to be disconnected. - ZCD fast OVP If ZCD voltage exceeds V<sub>ZCD(OVP2)</sub> for 4 consecutive switching cycles (slow OVP not triggered) or for 2 switching cycles if the slow OVP has already been triggered, the controller detects a fault and enters auto-recovery mode (4 s operation interruption between active bursts). Die Over Temperature (TSD) The circuit stops operating if the junction temperature (T<sub>J</sub>) exceeds 150°C typically. The controller remains off until T<sub>J</sub> goes below nearly 100°C. ullet Brown–Out Protection (BO) The circuit prevents operation when the line voltage is too low to avoid an excessive stress of the LED driver. Operation resumes as soon as the line voltage is high enough and $V_{CC}$ is higher than $V_{CC(on)}$ . • CS pin short to ground The CS pin is checked at start-up (cold start-up or after a brown-out event). A current source (I<sub>cs(short)</sub>) is applied to the pin and no DRV pulse is generated until the CS pin exceeds V<sub>cs(low)</sub>. I<sub>cs(short)</sub> and V<sub>cs(low)</sub> are 500 μA and 60 mV typically (V<sub>CS</sub> rising). The typical minimum impedance to be placed on the CS pin for operation is then 120 Ω. In practice, it is recommended to place more than 250 Ω to take into account possible parametric deviations Also, along the circuit operation, the CS pin could happen to be grounded. If it is grounded, the MOSFET conduction time is limited by the maximum on–time. If such an event occurs, a new pin impedance test is made. #### **ORDERING TABLE OPTION** | | DS | ss | Maxim | num dead | -time | V <sub>R</sub> | EF | Max.<br>tin | | ZCD b | olanking | Dimmir | g Curve | Line R<br>Dete | • | Dimi<br>Cla | ming<br>mp | |------------|----|-----|--------|----------|--------|----------------|--------|-------------|-------|-------|----------|--------|---------|----------------|-----|-------------|------------| | | Y | N | Α | В | С | U | V | Α | В | Α | В | L | s | Υ | N | Υ | N | | OPN# | On | Off | 250 μs | 687 μs | 1.4 ms | 250 mV | 333 mV | 20 μs | 33 µs | 1 μs | 1.5 μs | Linear | Square | On | Off | On | Off | | NCL30386A1 | х | | | х | | | х | х | | | х | × | | | х | х | | | NCL30386A2 | х | | | х | | | х | х | | | х | × | | х | | х | | | NCL30386B1 | х | | | х | | | х | х | | х | | × | | | х | | x | | NCL30386B2 | х | | | × | | | х | х | | х | | | х | | х | | х | #### **ORDERING INFORMATION2** | Device | Marking | Package type | Shipping <sup>†</sup> | |----------------|----------|-------------------------|-----------------------| | NCL30386A1DR2G | L30386A1 | SOIC9 COMP EPX 0.5P PBF | 2500 / Tape & Reel | | NCL30386A2DR2G | L30386A2 | SOIC9 COMP EPX 0.5P PBF | 2500 / Tape & Reel | | NCL30386B1DR2G | L30386B1 | SOIC9 COMP EPX 0.5P PBF | 2500 / Tape & Reel | | NCL30386B2DR2G | L30386B2 | SOIC9 COMP EPX 0.5P PBF | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. △ 0.20 5 TIPS С **DATE 21 NOV 2011** # SCALE 1:1 0.10 C A-B С △ 0.20 2X 0.10 C A-B 4 TIPS 10 Ε АЗ C SEATING PLANE ⊕ 0.25 M C A-B D 9x b **TOP VIEW** **DETAIL A** # **RECOMMENDED SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994. - CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION - SHALL BE 0.10mm TOTAL IN EXCESS OF 'b' AT MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS. SHALL NOT EXCEED 0.15mm PER SIDE. DIMENSIONS D AND E ARE DE-TERMINED AT DATUM F. - DIMENSIONS A AND B ARE TO BE DETERM-INED AT DATUM F. - INED AT DATUM F. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MILLIMETERS | | | | | | |-----|-------------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 1.25 | 1.75 | | | | | | A1 | 0.10 | 0.25 | | | | | | A3 | 0.17 | 0.25 | | | | | | ь | 0.31 | 0.51 | | | | | | D | 4.80 | 5.00 | | | | | | Е | 3.80 | 4.00 | | | | | | е | 1.00 | BSC | | | | | | Н | 5.80 | 6.20 | | | | | | h | 0.37 | 7 REF | | | | | | L | 0.40 | 1.27 | | | | | | L2 | 0.25 | BSC | | | | | | М | o° | 8° | | | | | #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location L = Wafer Lot Υ = Year = Work Week W = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present. | DOCUMENT NUMBER: | 98AON52301E | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--| | DESCRIPTION: | SOIC-9 NB | | PAGE 1 OF 1 | | | | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative