# **74HC73** # Dual JK flip-flop with reset; negative-edge trigger Rev. 04 — 19 March 2008 Product data sheet #### **General description** 1. The 74HC73 is a high-speed Si-gate CMOS device that complies with JEDEC standard no. 7A. It is pin compatible with Low-power Schottky TTL (LSTTL). The 74HC73 is a dual negative-edge triggered JK flip-flop featuring individual J, K, clock $(n\overline{CP})$ and reset $(n\overline{R})$ inputs; also complementary nQ and $n\overline{Q}$ outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. The reset $(n\overline{R})$ is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the nQ output LOW and the $n\overline{Q}$ output HIGH. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. #### 2. **Features** - Low-power dissipation - Complies with JEDEC standard no. 7A - ESD protection: - HBM JESD22-A114E exceeds 2000 V - MM JESD22-A115-A exceeds 200 V - Multiple package options - Specified from -40 °C to +80 °C and from -40 °C to +125 °C #### 3. Ordering information Table 1. **Ordering information** | Type number | Package | | | | | | | | | | | |-------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|--| | | Temperature range | Name | Description | Version | | | | | | | | | 74HC73N | –40 °C to +125 °C | DIP14 | plastic dual in-line package; 14 leads (300 mil) | SOT27-1 | | | | | | | | | 74HC73D | –40 °C to +125 °C | SO14 | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 | | | | | | | | | 74HC73DB | –40 °C to +125 °C | SSOP14 | plastic shrink small outline package; 14 leads; body width 5.3 mm | SOT337-1 | | | | | | | | | 74HC73PW | –40 °C to +125 °C | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 | | | | | | | | Dual JK flip-flop with reset; negative-edge trigger # 4. Functional diagram ### Dual JK flip-flop with reset; negative-edge trigger # 5. Pinning information ## 5.1 Pinning # 5.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |-----------------------------------|-------|----------------------------------------------------------------------------| | 1 <del>CP</del> , 2 <del>CP</del> | 1, 5 | clock input (HIGH-to-LOW edge-triggered); also referred to as nCP | | 1R, 2R | 2, 6 | asynchronous reset input (active LOW); also referred to as $n\overline{R}$ | | 1K, 2K | 3, 10 | synchronous K input; also referred to as nK | | V <sub>CC</sub> | 4 | positive supply voltage | | GND | 11 | ground (0 V) | | 1Q, 2Q | 12, 9 | true output; also referred to as nQ | | 1Q, 2Q | 13, 8 | complement output; also referred to as $n\overline{Q}$ | | 1J, 2J | 14, 7 | synchronous J input; also referred to as nJ | #### Dual JK flip-flop with reset; negative-edge trigger # 6. Functional description Table 3. Function table [1] | Input | | | | Output | | Operating mode | | |-------|--------------|----|----|--------|----|--------------------|--| | nR | nCP | nJ | nK | nQ | nQ | | | | L | X | X | X | L | Н | asynchronous reset | | | Н | $\downarrow$ | h | h | q | q | toggle | | | Н | $\downarrow$ | I | h | L | Н | load 0 (reset) | | | Н | $\downarrow$ | h | 1 | Н | L | load 1 (set) | | | Н | $\downarrow$ | ı | I | q | q | hold (no change) | | <sup>[1]</sup> H = HIGH voltage level; ## 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | | | | | | - | |------------------|-------------------------|----------------------------------------------------------------------|--------------|------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | $V_{CC}$ | supply voltage | | -0.5 | +7.0 | V | | I <sub>IK</sub> | input clamping current | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ | <u>[1]</u> - | ±20 | mA | | I <sub>OK</sub> | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ | <u>[1]</u> _ | ±20 | mA | | Io | output current | $V_O = -0.5 \text{ V}$ to $V_{CC} + 0.5 \text{ V}$ | - | ±25 | mA | | I <sub>CC</sub> | supply current | | - | 50 | mA | | $I_{GND}$ | ground current | | -50 | - | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ | | | | | | | DIP14 package | [2] _ | 750 | mW | | | | SO14 package | [3] _ | 500 | mW | | | | (T)SSOP14 package | <u>[4]</u> _ | 500 | mW | | | | | | | | <sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. h = HIGH voltage level one set-up time prior to the HIGH-to-LOW clock transition; L = LOW voltage level; I = LOW voltage level one set-up time prior to the HIGH-to-LOW clock transition; q = state of referenced output one set-up time prior to the HIGH-to-LOW clock transition; X = don't care; $<sup>\</sup>downarrow$ = HIGH-to-LOW clock transition. <sup>[2]</sup> $P_{tot}$ derates linearly with 12 mW/K above 70 °C. <sup>[3]</sup> Ptot derates linearly with 8 mW/K above 70 °C. <sup>[4]</sup> $P_{tot}$ derates linearly with 5.5 mW/K above 60 °C. ### Dual JK flip-flop with reset; negative-edge trigger # 8. Recommended operating conditions Table 5. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------|--------------------------|-----|------|----------|------| | $V_{CC}$ | supply voltage | | 2.0 | 5.0 | 6.0 | V | | $V_{I}$ | input voltage | | 0 | - | $V_{CC}$ | V | | $V_{O}$ | output voltage | | 0 | - | $V_{CC}$ | V | | $T_{amb}$ | ambient temperature | | -40 | - | +125 | °C | | $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC} = 2.0 \text{ V}$ | - | - | 625 | ns | | | | $V_{CC} = 4.5 \text{ V}$ | - | 1.67 | 139 | ns | | | | $V_{CC} = 6.0 \text{ V}$ | - | - | 83 | ns | ## 9. Static characteristics Table 6. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | 25 °C | ; | –40 °C t | o +85 °C | -40 °C to | +125 °C | Unit | |-----------------|--------------------------|--------------------------------------------------------------|------|-------|------|----------|----------|-----------|---------|------| | | | | Min | Тур | Max | Min | Max | Min | Max | | | $V_{IH}$ | HIGH-level | V <sub>CC</sub> = 2.0 V | 1.5 | 1.2 | - | 1.5 | - | 1.5 | - | V | | | input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | 2.4 | - | 3.15 | - | 3.15 | - | V | | | | V <sub>CC</sub> = 6.0 V | 4.2 | 3.2 | - | 4.2 | - | 4.2 | - | V | | $V_{IL}$ | LOW-level | V <sub>CC</sub> = 2.0 V | - | 0.8 | 0.5 | - | 0.5 | - | 0.5 | V | | | input voltage | V <sub>CC</sub> = 4.5 V | - | 2.1 | 1.35 | - | 1.35 | - | 1.35 | V | | | | V <sub>CC</sub> = 6.0 V | - | 2.8 | 1.8 | - | 1.8 | - | 1.8 | V | | $V_{OH}$ | HIGH-level | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | | | | output voltage | $I_O = -20 \mu A$ ; $V_{CC} = 2.0 \text{ V}$ | 1.9 | 2.0 | - | 1.9 | - | 1.9 | - | V | | | | $I_{O} = -20 \mu A; V_{CC} = 4.5 V$ | 4.4 | 4.5 | - | 4.4 | - | 4.4 | - | V | | | | $I_{O} = -20 \mu A; V_{CC} = 6.0 V$ | 5.9 | 6.0 | - | 5.9 | - | 5.9 | - | V | | | | $I_{O} = -4 \text{ mA}; V_{CC} = 4.5 \text{ V}$ | 3.98 | 4.32 | - | 3.84 | - | 3.7 | - | V | | | | $I_{O} = -5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$ | 5.48 | 5.81 | - | 5.34 | - | 5.2 | - | V | | $V_{OL}$ | LOW-level | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | | | | output voltage | $I_O = 20 \mu A; V_{CC} = 2.0 V$ | - | 0 | 0.1 | - | 0.1 | - | 0.1 | V | | | | $I_O = 20 \mu A; V_{CC} = 4.5 V$ | - | 0 | 0.1 | - | 0.1 | - | 0.1 | V | | | | $I_O = 20 \mu A; V_{CC} = 6.0 \text{ V}$ | - | 0 | 0.1 | - | 0.1 | - | 0.1 | V | | | | $I_O = 4 \text{ mA}; V_{CC} = 4.5 \text{ V}$ | - | 0.15 | 0.26 | - | 0.33 | - | 0.4 | V | | | | $I_{O} = 5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$ | - | 0.16 | 0.26 | - | 0.33 | - | 0.4 | V | | l <sub>l</sub> | input leakage<br>current | $V_I = V_{CC}$ or GND;<br>$V_{CC} = 6.0 \text{ V}$ | - | - | ±0.1 | - | ±1.0 | - | ±1.0 | μΑ | | I <sub>CC</sub> | supply current | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 6.0 \text{ V}$ | - | - | 4.0 | - | 40.0 | - | 80.0 | μΑ | | Cı | input<br>capacitance | | - | 3.5 | - | - | - | - | - | pF | ### Dual JK flip-flop with reset; negative-edge trigger # 10. Dynamic characteristics Table 7. Dynamic characteristics GND (ground = 0 V); $C_L$ = 50 pF unless otherwise specified; for test circuit, see Figure 8 | Symbol | Parameter | Conditions | | | 25 °C | | -40 °C t | :o +85 °C | -40 °C to | o +125 °C | Unit | |------------------|-----------------|----------------------------------------------------------|------------|-----|-------|-----|----------|-----------|-----------|-----------|------| | | | | | Min | Тур | Max | Min | Max | Min | Max | | | t <sub>pd</sub> | propagation | nCP to nQ; see Figure 6 | <u>[1]</u> | | | | | | | ' | | | | delay | $V_{CC} = 2.0 \text{ V}$ | | - | 52 | 160 | - | 200 | - | 240 | ns | | | | $V_{CC} = 4.5 \text{ V}$ | | - | 19 | 32 | - | 40 | - | 48 | ns | | | | $V_{CC} = 6.0 \text{ V}$ | | - | 15 | 27 | - | 34 | - | 41 | ns | | | | $V_{CC} = 5.0 \text{ V}; C_L = 15 \text{ pF}$ | | - | 16 | - | - | - | - | - | ns | | | | nCP to nQ; see Figure 6 | | | | | | | | | | | | | $V_{CC} = 2.0 \text{ V}$ | | - | 52 | 160 | - | 200 | - | 240 | ns | | | | $V_{CC} = 4.5 \text{ V}$ | | - | 19 | 32 | - | 40 | - | 48 | ns | | | | V <sub>CC</sub> = 6.0 V | | - | 15 | 27 | | 34 | - | 41 | ns | | | | $V_{CC} = 5.0 \text{ V}; C_L = 15 \text{ pF}$ | | - | 16 | - | - | | | | ns | | | | $n\overline{R}$ to $nQ$ , $n\overline{Q}$ ; see Figure 7 | | | | | | | | | | | | | V <sub>CC</sub> = 2.0 V | | - | 50 | 145 | - | 180 | - | 220 | ns | | | | $V_{CC} = 4.5 \text{ V}$ | | - | 18 | 29 | - | 36 | - | 44 | ns | | | | $V_{CC} = 6.0 \text{ V}$ | | - | 14 | 25 | | 31 | - | 38 | ns | | | | $V_{CC} = 5.0 \text{ V}; C_L = 15 \text{ pF}$ | | - | 15 | - | - | - | - | - | ns | | t <sub>t</sub> | transition time | nQ, nQ; see Figure 6 | [2] | | | | | | | | | | | | $V_{CC} = 2.0 \text{ V}$ | | - | 19 | 75 | - | 95 | - | 110 | ns | | | | V <sub>CC</sub> = 4.5 V | | - | 7 | 15 | - | 19 | - | 22 | ns | | | | V <sub>CC</sub> = 6.0 V | | - | 6 | 13 | | 16 | - | 19 | ns | | $t_{VV}$ | pulse width | nCP input, HIGH or LOW;<br>see Figure 6 | | | | | | | | | | | | | V <sub>CC</sub> = 2.0 V | | 80 | 22 | - | 100 | | 120 | - | ns | | | | V <sub>CC</sub> = 4.5 V | | 16 | 8 | - | 20 | - | 24 | - | ns | | | | V <sub>CC</sub> = 6.0 V | | 14 | 6 | - | 17 | - | 20 | | ns | | | | nR input, HIGH or LOW;<br>see Figure 7 | | | | | | | | | | | | | V <sub>CC</sub> = 2.0 V | | 80 | 22 | - | 100 | | 120 | - | ns | | | | $V_{CC} = 4.5 \text{ V}$ | | 16 | 8 | - | 20 | - | 24 | - | ns | | | | V <sub>CC</sub> = 6.0 V | | 14 | 6 | - | 17 | - | 20 | | ns | | t <sub>rec</sub> | recovery time | $n\overline{R}$ to $n\overline{CP}$ ; see Figure 7 | | | | | | | | | | | | | V <sub>CC</sub> = 2.0 V | | 80 | 22 | - | 100 | | 120 | - | ns | | | | $V_{CC} = 4.5 \text{ V}$ | | 16 | 8 | - | 20 | - | 24 | - | ns | | | | V <sub>CC</sub> = 6.0 V | | 14 | 6 | - | 17 | - | 20 | | ns | | t <sub>su</sub> | set-up time | nJ, nK to nCP; see Figure 6 | | | | | | | | | | | | | V <sub>CC</sub> = 2.0 V | | 80 | 22 | - | 100 | | 120 | - | ns | | | | V <sub>CC</sub> = 4.5 V | | 16 | 8 | - | 20 | - | 24 | - | ns | | | | V <sub>CC</sub> = 6.0 V | | 14 | 6 | | 17 | | 20 | | | #### Dual JK flip-flop with reset; negative-edge trigger Table 7. Dynamic characteristics ...continued GND (ground = 0 V); $C_L$ = 50 pF unless otherwise specified; for test circuit, see Figure 8 | Symbol | Parameter | Conditions | | | 25 °C | | -40 °C t | o +85 °C | –40 °C to | +125 °C | Unit | |--------------------------|-------------------------------------|-----------------------------------------------|-----|-----|-------|-----|----------|----------|-----------|---------|------| | | | | | lin | Тур | Max | Min | Max | Min | Max | | | $t_h$ | hold time | nJ, nK to nCP; see Figure 6 | | | | | | | | | | | | $V_{CC} = 2.0 \text{ V}$ | | 3 | -8 | - | 3 | | 3 | - | ns | | | | | $V_{CC} = 4.5 \text{ V}$ | ; | 3 | -3 | - | 3 | - | 3 | - | ns | | | | $V_{CC} = 6.0 \text{ V}$ | ; | 3 | -2 | - | 3 | - | 3 | | ns | | f <sub>max</sub> maximum | nCP input; see Figure 6 | | | | | | | | | | | | | frequency | $V_{CC} = 2.0 \text{ V}$ | 6 | .0 | 23 | - | 4.8 | | 4.0 | - | MHz | | | | V <sub>CC</sub> = 4.5 V | 3 | 30 | 70 | - | 24 | - | 20 | - | MHz | | | | $V_{CC} = 6.0 \text{ V}$ | 3 | 35 | 83 | - | 28 | - | 24 | - | MHz | | | | $V_{CC} = 5.0 \text{ V}; C_L = 15 \text{ pF}$ | | - | 77 | - | | - | | - | MHz | | C <sub>PD</sub> | power<br>dissipation<br>capacitance | per flip-flop;<br>$V_I = GND$ to $V_{CC}$ | [3] | - | 30 | - | - | - | - | - | pF | <sup>[1]</sup> $t_{pd}$ is the same as $t_{PHL}$ , $t_{PLH}$ . $$P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \sum (C_L \times V_{CC}^2 \times f_o)$$ where: $f_i$ = input frequency in MHz; $f_o$ = output frequency in MHz; C<sub>L</sub> = output load capacitance in pF; V<sub>CC</sub> = supply voltage in V; N = number of inputs switching; $\Sigma(C_L \times V_{CC}^2 \times f_0)$ = sum of outputs. <sup>[2]</sup> $t_t$ is the same as $t_{THL}$ , $t_{TLH}$ . <sup>[3]</sup> $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ). Dual JK flip-flop with reset; negative-edge trigger #### 11. Waveforms The shaded areas indicate when the input is permitted to change for predictable output performance. Measurement points are given in Table 8. $V_{\text{OL}}$ and $V_{\text{OH}}$ are typical voltage output levels that occur with the output load. Fig 6. Waveforms showing the clock ( $n\overline{CP}$ ) to output (nQ, $n\overline{Q}$ ) propagation delays, the clock pulse width, the J and K to $n\overline{CP}$ set-up and hold times, the output transition times and the maximum clock frequency Measurement points are given in Table 8. $V_{OL}$ and $V_{OH}$ are typical voltage output levels that occur with the output load. Fig 7. Waveforms showing the reset ( $n\overline{R}$ ) input to output (nQ, $n\overline{Q}$ ) propagation delays and the reset pulse width and the $n\overline{R}$ to $n\overline{CP}$ removal time #### Dual JK flip-flop with reset; negative-edge trigger Table 8. Measurement points | Туре | Input | | Output | |--------|-----------------|--------------------|--------------------| | | V <sub>I</sub> | V <sub>M</sub> | V <sub>M</sub> | | 74HC73 | V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | Test data is given in Table 9. Definitions for test circuit: $R_T$ = Termination resistance should be equal to output impedance $Z_0$ of the pulse generator. C<sub>L</sub> = Load capacitance including jig and probe capacitance. Fig 8. Test circuit for measuring switching times Table 9. Test data | Туре | Input | | Load | |--------|------------------------|------|--------------| | | $V_{l}$ $t_{r}, t_{f}$ | | CL | | 74HC73 | V <sub>CC</sub> | 6 ns | 15 pF, 50 pF | ### Dual JK flip-flop with reset; negative-edge trigger # 12. Package outline #### DIP14: plastic dual in-line package; 14 leads (300 mil) SOT27-1 | | • | | | | | • | | | | | | | | | | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.13 | 0.53<br>0.38 | 0.36<br>0.23 | 19.50<br>18.55 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.2 | | inches | 0.17 | 0.02 | 0.13 | 0.068<br>0.044 | 0.021<br>0.015 | 0.014<br>0.009 | 0.77<br>0.73 | 0.26<br>0.24 | 0.1 | 0.3 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.087 | #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |---------|--------|--------|-----------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | | SOT27-1 | 050G04 | MO-001 | SC-501-14 | | <del>99-12-27</del><br>03-02-13 | | Fig 9. Package outline SOT27-1 (DIP14) SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT108-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 8.75<br>8.55 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.35<br>0.34 | 0.16<br>0.15 | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|--------|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | 1330E DATE | | | SOT108-1 | 076E06 | MS-012 | | | | <del>99-12-27</del><br>03-02-19 | | Fig 10. Package outline SOT108-1 (SO14) SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm SOT337-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | ISSUE DATE | | | | REFER | | OUTLINE | | |---------------------------------|------------|-------|-----|--------|-----|----------|--| | ISSUE DATE | PROJECTION | JEITA | JEI | JEDEC | IEC | VERSION | | | <del>99-12-27</del><br>03-02-19 | | | | MO-150 | | SOT337-1 | | | | | | | MO-150 | | SOT337-1 | | Fig 11. Package outline SOT337-1 (SSOP14) #### Dual JK flip-flop with reset; negative-edge trigger TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT402-1 #### 0.15 0.95 mm 1.1 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 0.19 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|--------|-------|------------|----------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT402-1 | | MO-153 | | | <del>-99-12-27</del><br>03-02-18 | Fig 12. Package outline SOT402-1 (TSSOP14) 0.80 ## Dual JK flip-flop with reset; negative-edge trigger ## 13. Abbreviations #### Table 10. Abbreviations | Acronym | Description | |---------|-----------------------------------------| | CMOS | Complementary Metal-Oxide Semiconductor | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | MM | Machine Model | | TTL | Transistor-Transistor Logic | # 14. Revision history #### Table 11. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | | |------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------|-----------------------|--|--|--|--|--| | 74HC73_4 | 20080319 | Product data sheet | - | 74HC73_3 | | | | | | | Modifications: | | of this data sheet has been NXP Semiconductors. | redesigned to comply v | vith the new identity | | | | | | | | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> | | | | | | | | | | | <ul> <li>Quick reference data incorporated into <u>Section 9</u> and <u>10</u>.</li> </ul> | | | | | | | | | | | • Section 8 "Recommended operating conditions" $t_r$ , $t_f$ converted to $\Delta t/\Delta V$ . | | | | | | | | | | 74HC73_3 | 20041112 | Product data sheet | - | 74HC_HCT73_CNV_2 | | | | | | | 74HC_HCT73_CNV_2 | December 1990 | Product specification | - | - | | | | | | | | | | | | | | | | | #### Dual JK flip-flop with reset; negative-edge trigger ## 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 15.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ## Dual JK flip-flop with reset; negative-edge trigger ## 17. Contents | 1 | General description | |------|----------------------------------| | 2 | Features 1 | | 3 | Ordering information | | 4 | Functional diagram | | 5 | Pinning information | | 5.1 | Pinning | | 5.2 | Pin description | | 6 | Functional description | | 7 | Limiting values | | 8 | Recommended operating conditions | | 9 | Static characteristics | | 10 | Dynamic characteristics | | 11 | Waveforms | | 12 | Package outline | | 13 | Abbreviations14 | | 14 | Revision history | | 15 | Legal information15 | | 15.1 | Data sheet status | | 15.2 | Definitions15 | | 15.3 | Disclaimers | | 15.4 | Trademarks15 | | 16 | Contact information | | 17 | Contents 16 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 19 March 2008 Document identifier: 74HC73\_4