

#### Rev V2

#### **Applications**

- · Serial Routing Switchers
- Distribution Amplifiers
- SMPTE Coaxial Cable Interface
- Studio video applications
- Broadcast video applications
- · Distribution video applications

#### **Standards Compliance**

SMPTE 259M, 292M, 344M and DVB-ASI

#### Features

- SD/HD operation: 143, 177, 270, 360, 540, 1483.5, 1485 Mbps and DVB-ASI at 270 Mbps
- · Auto and manual rate selection modes with rate indication in Auto
- · 4:1 Input MUX and Loss of Lock (LOL) indicator
- Input buffers are compatible with PCML voltage levels
- · Differential I/O with on chip termination resistors
- Selectable auto MUTE or BYPASS with manual BYPASS option
- Pin to pin compatible with GS1575 (without serial clock out and loss of signal indicator)
- Low typical power dissipation (430 mW @ 3.3V)
- 3.3V power supply operation
- Extended temperature operation: -10°C to +85°C

The M21315 is a high-speed, low-power reclocker designed to remove both random and inter-symbol interference (ISI) jitter from the input data for SMPTE and DVB-ASI serial digital video applications. MACOM's high-performance reclocker offers significant power reduction compared to legacy reclocking solutions.

The M21315 is based on a custom and proprietary reclocker core. The high-performance reclocker design results in high-jitter tolerance, especially in the presence of duty-cycle-distortion (DCD) that typically arises with AC coupling and video pathological test patterns. The M21315 also offers improved auto rate detect acquisition times over legacy reclocker solutions.

The M21315 supports SMPTE HD/SD-SDI data rates from 143 Mbps to 1485 Mbps. The M21315 is functionally and pin compatible with the GS1575B (without serial clock out and loss of signal indicators). The M21315 occupies the same footprint as the GS9075B (without serial clock out and loss of signal indicator). The M21315 also consumes less power than the GS1575B or GS9075B.



M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



## **Ordering Information**

| Part Number                | Package                                                      | Operating Data Rate                   | Operating Temperature                 |
|----------------------------|--------------------------------------------------------------|---------------------------------------|---------------------------------------|
| M21315G-XX*                | 64-pin, MLF, RoHS compliant                                  | 143 - 1485 Mbps                       | –10 °C to 85 °C                       |
| * The letter "G" designato | r after the part number indicates that the device is RoHS-co | mpliant. Consult the MACOM price list | for exact part numbers when ordering. |

## **Revision History**

| Revision | Level       | Date        | Description                                        |
|----------|-------------|-------------|----------------------------------------------------|
| V2       | Release     | May 2015    | Updated logos and page layout. No content changes. |
| B (V1)   | Release     | March 2008  | Revised packaging dimensions graphic Figure 1-2.   |
| А        | Preliminary | August 2007 | Preliminary Release.                               |



# **Table of Contents**

| Orde   | ring In | formation | n                 |                               | . 2 |
|--------|---------|-----------|-------------------|-------------------------------|-----|
| Revis  | ion H   | istory    |                   |                               | . 2 |
|        |         |           |                   |                               |     |
|        |         |           |                   |                               |     |
|        | Ŭ       |           |                   |                               |     |
| List o | t I abl | es        | • • • • • • • • • |                               | . 6 |
| 1.0    | Prod    | uct Spec  | ification         |                               | . 7 |
|        | 1.1     | General S | Specificatio      | ns                            | .7  |
|        | 1.2     | Input/Ou  | tput Level S      | Specifications:               | .8  |
|        | 1.3     | Reclocke  | er Performa       | nce Specifications            | 10  |
|        | 1.4     | Package   | Specificatio      | n                             | 12  |
|        | 1.5     | Manufac   | tureability.      |                               | 13  |
|        |         | 1.5.1     | Electrostati      | c Discharge                   | 13  |
|        |         | 1.5.2     |                   | <i>w</i> Temperature          |     |
|        |         | 1.5.3     |                   | ensitivity Level (MSL)        |     |
|        | 1.6     | · · ·     |                   | ns                            |     |
|        |         | 1.6.1     | Thermal Co        | nsiderations                  | 13  |
| 2.0    | Func    | tional De | scription.        |                               | 14  |
|        | 2.1     | General I | Description       |                               | 14  |
|        |         | 2.1.1     | Reclocker (       | General Overview              | 14  |
|        |         | 2.1.2     | Frequency         | Acquisition                   | 14  |
|        | 2.2     | Pin Desc  | riptions          |                               | 14  |
|        |         | 2.2.1     |                   | menclature                    |     |
|        |         | 2.2.2     |                   | tions                         |     |
|        |         |           | 2.2.2.1           | Reset                         |     |
|        |         |           | 2.2.2.2           | Input Selection Multiplexer   |     |
|        |         |           | 2.2.2.3           | High-Speed I/O Pins.          |     |
|        |         |           | 2.2.2.4           | Reclocker Reference Frequency |     |
|        |         |           | 2.2.2.5           | Reclocker Loop Bandwidth      | 21  |
|        |         |           | 2.2.2.6           | Loss of Lock Alarm            | 22  |
|        |         |           | 2.2.2.7           | Auto Rate Detect (ARD)        | 22  |

<sup>3</sup> 



#### Rev V2

| Appendix . |                            | 24 |
|------------|----------------------------|----|
| A.1        | Glossary of Terms/Acronyms | 24 |
| A.2        | Reference Documents        | 24 |
|            | A.2.1 External             | 24 |



Rev V2

# **List of Figures**

| Figure 1-1. | Output Symbols Definition                     | 11 |
|-------------|-----------------------------------------------|----|
| Figure 1-2. | Package Drawing                               | 12 |
| Figure 2-1. | M21315 Pin Out                                | 18 |
| Figure 2-2. | Input Circuit for GS1575B Drop-in             | 19 |
| Figure 2-3. | Input circuit for DC/AC coupled General Case. | 20 |
| Figure 2-4. | Crystal Interface                             | 20 |



Rev V2

# **List of Tables**

| Table 1-1. | Absolute Maximum Ratings                        |
|------------|-------------------------------------------------|
| Table 1-2. | Recommended Operating Conditions                |
| Table 1-3. | DC Power Electrical Specifications              |
| Table 1-4. | CMOS I/O Electrical Specifications              |
| Table 1-5. | High-Speed Input Electrical Specifications      |
| Table 1-6. | High-speed Output Electrical Specifications     |
| Table 1-7. | Reclocker Output Jitter Performance             |
| Table 1-8. | Reclocker High-speed Performance                |
| Table 2-1. | Control/Interface/Low-Speed Pins                |
| Table 2-2. | Power Pins                                      |
| Table 2-3. | High-speed Signal Pins                          |
| Table 2-4. | Reference Clock/Oscillator Input Specifications |
| Table 2-5. | Loop Bandwidth Control Settings                 |
| Table 2-6. | Rate Report Mapping when ARD is Enabled         |
| Table 2-7. | Rate Select with ARD Disabled                   |
| Table 2-8. | Manual and Auto Bypass Settings                 |
| Table A-1. | Glossary and Acronyms                           |



# **1.0 Product Specification**

## 1.1 General Specifications

| Table 1-1. A | bsolute Maximum Ratings <sup>(1)</sup> |  |
|--------------|----------------------------------------|--|
| Symbol       | Parameter                              |  |

| Symbol              | Parameter                          | Minimum               | Maximum               | Units |
|---------------------|------------------------------------|-----------------------|-----------------------|-------|
| V <sub>DD</sub>     | Device Power                       | V <sub>SS</sub> - 0.5 | V <sub>SS</sub> + 3.6 | V     |
| V <sub>HS</sub>     | High-Speed Signal Pins             | V <sub>SS</sub> - 0.5 | V <sub>SS</sub> + 0.5 | V     |
| V <sub>ID</sub>     | Control/Interface Pins             | V <sub>SS</sub> - 0.5 | V <sub>SS</sub> + 0.5 | V     |
| T <sub>STORE</sub>  | Storage Temperature                | -65                   | +150                  | °C    |
| ESD <sub>HBML</sub> | Human Body Model (low-speed pins)  | 2000                  | _                     | V     |
| ESD <sub>HBMH</sub> | Human Body Model (high-speed pins) | 2000                  | _                     | V     |
| ESD <sub>CDM</sub>  | Charged Device Model               | 500                   | _                     | V     |
| I <sub>DC</sub>     | Maximum DC input current           | -                     | 25                    | mA    |
| NOTE:               | - <b>·</b>                         |                       |                       |       |
| 1. No Damage        |                                    |                       |                       |       |

#### Table 1-2. Recommended Operating Conditions

| Symbol           | Parameter                              | Notes | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------------|-------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Device Power                           |       | 3.14    | 3.3     | 3.47    | V     |
| V <sub>SS</sub>  | V <sub>SS</sub> : Chip Ground          | _     | _       | 0       | _       | V     |
| T <sub>AMB</sub> | Ambient Temperature                    | _     | -10     | _       | +85     | °C    |
| $\theta_{JA}$    | Junction to ambient Thermal Resistance | -     | _       | 28.6    | _       | °C/W  |



#### Table 1-3. DC Power Electrical Specifications

| Symbol                      | Parameter                                                                                                   | Notes | Minimum | Typical | Maximum | Units |
|-----------------------------|-------------------------------------------------------------------------------------------------------------|-------|---------|---------|---------|-------|
| Total I <sub>DD</sub>       | Total I <sub>DD</sub> (constant for all supply voltages)                                                    | 1, 3  | _       | 130     | 150     | mA    |
| Total P <sub>DISS3.3V</sub> | Total P <sub>DISS</sub> (@3.3V)                                                                             | 2     | _       | 430     | 520     | mW    |
| NOTES:                      | NOTES:                                                                                                      |       |         |         |         |       |
| 1. Entire table spec        | 1. Entire table specified at recommended operating conditions - see Table 1-2.                              |       |         |         |         |       |
| 2. Typical computed         | Typical computed with nominal power supply voltage, maximum computed with nominal +5% power supply voltage. |       |         |         |         |       |
| 3. Current specified        | l with 800 mV differential output swing.                                                                    |       |         |         |         |       |

# 1.2 Input/Output Level Specifications:

| Symbol          | Parameter                   | Notes | Minimum                | Typical         | Maximum                | Units |
|-----------------|-----------------------------|-------|------------------------|-----------------|------------------------|-------|
| V <sub>OH</sub> | Output Logic High           | 1     | 0.8 x V <sub>DD</sub>  | V <sub>DD</sub> | —                      | V     |
| V <sub>OL</sub> | Output Logic Low            | 1     | _                      | 0.0             | 0.2 x V <sub>DD</sub>  | V     |
| I <sub>OH</sub> | Output Current (logic high) | -     | -10                    | —               | 0                      | mA    |
| I <sub>OL</sub> | Output Current (logic low)  | —     | 0                      | —               | 10                     | mA    |
| V <sub>IH</sub> | Input Logic High            | —     | 0.75 x V <sub>DD</sub> | —               | V <sub>DD</sub> + 0.3  | V     |
| V <sub>IL</sub> | Input Logic Low             | —     | 0                      | —               | 0.25 x V <sub>DD</sub> | V     |
| I <sub>IH</sub> | Input Current (logic high)  | -     | -100                   | —               | 100                    | μΑ    |
| ۱ <sub>IL</sub> | Input Current (logic low)   | _     | -100                   | _               | 100                    | μA    |

#### Table 1-4. CMOS I/O Electrical Specifications

M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



Rev V2

| Symbol            | Parameter                                                                       | Notes | Minimum                | Typical | Maximum                | Units |
|-------------------|---------------------------------------------------------------------------------|-------|------------------------|---------|------------------------|-------|
| DR <sub>IN</sub>  | Input Bit Rate (reclocker bypassed)                                             | -     | 0                      | -       | 1500                   | Mbps  |
| DR <sub>IN</sub>  | Input Bit Rate (reclocker enabled)                                              | _     | 143                    | _       | 1485                   | Mbps  |
| V <sub>ID</sub>   | Input Differential Voltage (peak - peak)                                        | 2,3   | 100                    | _       | 2000                   | mV    |
| V <sub>ICM</sub>  | Input Common-Mode Voltage                                                       | _     | V <sub>SS</sub> + 1.15 | _       | AV <sub>DD</sub>       | V     |
| V <sub>IMAX</sub> | Maximum Input High Voltage                                                      | _     | _                      | _       | AV <sub>DD</sub> + 400 | mV    |
| V <sub>IMIN</sub> | Minimum Input Low Voltage                                                       | _     | V <sub>SS</sub> +1.0   | _       | _                      | V     |
| $\Delta V_T T$    | Maximum voltage difference between input common-mode voltage and VDDI_TERM[3:0] | _     | _                      | _       | 600                    | mV    |
| R <sub>IN</sub>   | VDDI_TERM[3:0] input termination impedance to AV <sub>DD</sub>                  | _     | 40                     | 50      | 60                     | Ω     |
| OTES:             |                                                                                 |       |                        | I       |                        | 1     |
| . Specified       | at recommended operation conditions-see Table 1-2                               |       |                        |         |                        |       |
| Evomolo           | 1200  m/c differential = $600  m/c$ for each single ended terminal              |       |                        |         |                        |       |

#### Table 1-5. High-Speed Input Electrical Specifications

2. Example 1200 mV<sub>pp</sub> differential =  $600 \text{ mV}_{pp}$  for each single-ended terminal

3. Minimum input level defined as error free operation at 10<sup>-12</sup> BER with PRBS input pattern

#### Table 1-6. High-speed Output Electrical Specifications

| Symbol                         | Parameter                                          | Notes | Minimum              | Typical | Maximum              | Units |
|--------------------------------|----------------------------------------------------|-------|----------------------|---------|----------------------|-------|
| t <sub>r</sub> /t <sub>f</sub> | Rise/Fall Time (20-80%) for all levels             | —     | _                    | 120     | 150                  | ps    |
| V <sub>OCM</sub>               | Output Common Mode Voltage                         | _     | V <sub>DD</sub> –525 | _       | V <sub>DD</sub> –350 | mV    |
| V <sub>OD</sub>                | Differential Output Voltage Swing                  | 3     | 1300                 | 1600    | 2000                 | mV    |
| R <sub>O</sub>                 | <b>VDDO_TERM</b> Termination impedance to $V_{DD}$ | —     | 40                   | 50      | 60                   | Ω     |
| NOTES                          | •                                                  | •     | •                    | •       |                      | -     |

NOTES:

1. Specified at recommended operating conditions – see Table 1-2

2. Example 1200 mV  $_{P-P}$  differential = 600 mV  $_{P-P}$  for each single-ended terminal.

3. Measured with a  $50\Omega$  high speed oscilloscope.



## 1.3 Reclocker Performance Specifications

| Symbol                                                                                                     | Parameter                                                | Notes | Minimum | Typical | Maximum | Units |  |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------|---------|---------|---------|-------|--|
| J <sub>ERMS</sub>                                                                                          | Reclocker Enabled Output Data Jitter @ 1.485 Gbps (RMS)  | 1,2   | —       | 5.5     | 9       | ps    |  |
| $J_{EPP}$                                                                                                  | Reclocker Enabled Output Data Jitter @ 1.485 Gbps (pp)   | 1,2   | _       | 38      | 55      | ps    |  |
| $J_{EPP}$                                                                                                  | Reclocker Enabled Output Data Jitter @ 1.485 Gbps (pp)   | 1,2   | _       | 56      | 80      | mUI   |  |
| J <sub>BRMS</sub>                                                                                          | Reclocker Bypassed Output Data Jitter @ 1.485 Gbps (RMS) | 1,2   | _       | —       | 6       | ps    |  |
| $J_BPP$                                                                                                    | Reclocker Bypassed Output Data Jitter @ 1.485 Gbps (pp)  | 1,2   | _       | —       | 35      | ps    |  |
| $J_BPP$                                                                                                    | Reclocker Bypassed Output Data Jitter @ 1.485 Gbps (pp)  | 1,2   | _       | —       | 52      | mUI   |  |
| $J_{EPP}$                                                                                                  | Reclocker Enabled Output Data Jitter @ < 600 Mbps (pp)   | 1,2   | _       | —       | 40      | mUI   |  |
| J <sub>ERMS</sub>                                                                                          | Reclocker Enabled Output Data Jitter @ < 600 Mbps (RMS)  | 1,2   | _       | —       | 6.7     | mUI   |  |
| $J_BPP$                                                                                                    | Reclocker Bypassed Output Data Jitter @ < 600 Mbps (pp)  | 1,2   | _       | —       | 30      | mUI   |  |
| J <sub>BRMS</sub>                                                                                          | Reclocker Bypassed Output Data Jitter @ < 600 Mbps (RMS) | 1,2   | —       | —       | 5       | mUI   |  |
| NOTES:                                                                                                     | NOTES:                                                   |       |         |         |         |       |  |
| . All jitter is measured using a 2 <sup>23</sup> -1 PRBS pattern, and/or HD/SD-SDI color bar test pattern. |                                                          |       |         |         |         |       |  |

2. All jitter is measured using a wideband scope (minimum 10 GHz bandwidth).

| Table 1-8.Reclocker High-speed Performance |
|--------------------------------------------|
|--------------------------------------------|

| Symbol            | Parameter                                      | Notes | Minimum | Typical | Maximum | Units |
|-------------------|------------------------------------------------|-------|---------|---------|---------|-------|
| J <sub>TOL</sub>  | PLL pathological pattern jitter tolerance      | 2     | 0.4     | _       | _       | UI    |
| L <sub>BWPK</sub> | Loop bandwidth peaking                         |       | _       | 0.1     | _       | dB    |
| t <sub>LKA</sub>  | Asynchronous Lock (Auto Rate Detect lock time) | 3     | _       | 2       | 5       | ms    |
| t <sub>LKS</sub>  | Synchronous Switch Lock TIme @ 1.485 Gbps      | 4     | _       | 110     | 150     | ns    |
| t <sub>LKS</sub>  | Synchronous Switch Lock TIme @ 270 Mbps        | 4     | —       | 330     | 400     | ns    |

NOTES:

1. Entire table specified at recommended operating conditions – see Table 1-2.

2. Jitter tolerance is measured with pathological test pattern.

3. Switching from one data rate to a different data rate.

4. Switching from one data rate to the same data rate.

# M21315

### HD/SD-SDI Auto-rate Reclocker w/4:1 Selector



Rev V2



#### Figure 1-1. Output Symbols Definition

M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



Rev V2

## 1.4 Package Specification

The M21315 is available in a 64-pin 9 mm x 9 mm MLF package. The package drawing is shown in Figure 1-2. The M21315 is available in a package that is fully RoHS compliant.





M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



## 1.5 Manufactureability

The values shown in this section may change; however, these are standard requirements.

## 1.5.1 Electrostatic Discharge

Tested per JESD22-A114. This device passes 2000V of ESD Human Body Model (HBM) testing. Tested per JESD22-C101. This device passes 500V of ESD Charged Device Model (CDM) testing. Tested per EIA/JESD78. This device passes 150mA of trigger current at 85°C during Latchup testing.

## 1.5.2 Peak Reflow Temperature

M21315G (RoHS compliant package): Peak reflow temperature is 260°C per JEDEC standards.

## 1.5.3 Moisture Sensitivity Level (MSL)

All versions of this device (Std Pb-type and RoHS compliant packages) are Moisture Sensitivity Level (MSL) 3 per J-STD-020B and J-STD-033.

## 1.6 Design Considerations

See Digital Video Interfacing Application Note (212xx-APP-001-A) for guidance on the following:

- Component Placement and Layout
- Routing Considerations

## 1.6.1 Thermal Considerations

The M21315 consumes less power than legacy devices, therefore they will contribute less thermal energy and should result in a lower operating temperature.

M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



# 2.0 Functional Description

## 2.1 General Description

## 2.1.1 Reclocker General Overview

The M21315 reclocker is a dual-loop based design. The primary phase-locked loop (PLL) functions to 1) lock the VCO to the incoming data rate and 2) to retime the incoming data to remove jitter. In general, the VCO tuning range for a multi-rate design is much larger than the frequency pull-in range of the reclocker phase detector. As a result, a secondary frequency-locked loop (FLL) is added to tune the VCO to the approximate data frequency so the clock and data recovery unit (CDR) can lock onto valid data. The FLL uses an external crystal as an absolute frequency reference. As a result, the external reference is only used to assist the CDR frequency locking and the jitter performance of the reference has no effect on the recovered data output jitter.

## 2.1.2 Frequency Acquisition

When the reclocker is out of lock ( $\overline{LOL} = Low$ ), the FLL is enabled. The FLL compares the input data to the external reference and drives the VCO towards a target frequency that is very close to the incoming data rate frequency. The FLL is shut off when the VCO frequency and the frequency of the input data are within +/- 2000 ppm of each other. When FLL is shut off,  $\overline{LOL} =$  High, to indicate a lock condition. If data is present, then the phase lock loop of the reclocker will lock to the incoming data. When in lock, the FLL control circuit continues to monitor the frequency difference between the VCO and the reference. If the difference exceeds +/- 3000 ppm, a loss of lock condition is indicated and frequency acquisition is initiated. If there is no input data present, an internal loss of signal detector will keep  $\overline{LOL}$ =Low until an input signal has been detected. The output signal from the reclocker is undefined when there is no valid signal at the input of the reclocker. When a valid input signal is detected, frequency acquisition is initiated and the reclocker will lock to the appropriate data rate.

## 2.2 Pin Descriptions

## 2.2.1 General Nomenclature

Throughout this data sheet, physical pins will be denoted in **bold** print. An array of pins can be called by each individual pin name (e.g. **MF0**, **MF1**, **MF2**, **MF3**, and **MF6**) or as an array (e.g. **MF[0..3,6]** or **MF[0:3,6]**).

<sup>14</sup> 



Rev V2

## 2.2.2 Pin Descriptions

#### Table 2-1. Control/Interface/Low-Speed Pins (1 of 2)

| Pin Name        | Pin #    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Default            | Туре      |
|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|
| XTL_IN/XTL_IN   | 52,53    | Reference clock or crystal input. For GS1575B compatible operation, a 14.140 MHz series resonance crystal is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Internal pull up   | I-Analog  |
| XTL_OUT/XTL_OUT | 50,51    | Reference frequency output for chained reclocker applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                  | O-Analog  |
| IN_SEL[1:0]     | 18,17    | Input control signal that selects the active high-speed serial input<br>00b: Select DDI0/DDI0<br>01b: Select DDI1/DDI1<br>10b: Select DDI2/DDI2<br>11b: Select DDI3/DDI3                                                                                                                                                                                                                                                                                                                                                                                                                                                | Internal pull down | I-CMOS    |
| ARD_EN          | 21       | Input control signal that enables Auto Rate Detect (ARD) functionality or<br>manual rate setting mode.<br>ARD_EN = High: Auto Rate Detector (ARD) enabled,<br>ARD_EN = Low: Manual rate selection mode                                                                                                                                                                                                                                                                                                                                                                                                                  | Internal pull up   | I-CMOS    |
| RATE[2:0]       | 26,25,24 | Bidirectional control signals used to indicate the data rate in ARD enabled mode or to force a data rate setting in Manual mode         ARD_EN = High: RATE[2:0] pins indicate the date rate the M21315 is locked to according to pin decoding shown below         ARD_EN = Low: RATE[2:0] pins are used to force a particular data rate according to the pin decoding shown below.         RATE[2:0] = 000: 143 Mbps data rate         RATE[2:0] = 001: 177 Mbps data rate         RATE[2:0] = 010: 270 Mbps data rate         RATE[2:0] = 011: 360 Mbps data rate         RATE[2:0] = 101: 1483.5/1485 Mbps data rate | Internal pull down | I/O- CMOS |
| 177_L/O         | 27       | Input control signal used to lock out the 177Mbps data rate from the ARD search order sequences. This signal is mainly for drop-in compatibility with the GS1535 as the M21315 locks correctly with DVB-ASI data.<br>177_L/O = High: 177 Mbps data rate locked out from ARD search order 177_L/O = Low: 177 Mbps data rate included in ARD search order                                                                                                                                                                                                                                                                 | Internal pull up   | I-CMOS    |

M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



Rev V2

| Pin Name    | Pin #                                       | Function                                                                                                                                                                                 | Default            | Туре    |
|-------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| LOL         | 28                                          | Output Status indication signal for reclocker Loss of Lock. See the Frequency Acquisition section for more detailed information.                                                         | -                  | O-CMOS  |
|             |                                             | LOL = High: Reclocker PLL is locked                                                                                                                                                      |                    |         |
|             |                                             | $\frac{1}{100}$ = Low: Reclocker PLL is not locked                                                                                                                                       |                    |         |
|             |                                             |                                                                                                                                                                                          |                    |         |
| SD/HD       | 33                                          | Output status indication signal to control slew rate of downstream cable driver.                                                                                                         | _                  | O-CMOS  |
|             |                                             | SD/HD = High: Reclocker locked to a SD data rate (143-540 Mbps)                                                                                                                          |                    |         |
|             |                                             | SD/HD = Low: Reclocker locked to a HD rate (1.4835/1.485 Gbps)                                                                                                                           |                    |         |
| AUTO_BYPASS | 20                                          | Input control signal that automatically bypasses the data directly from the input to the output if the Reclocker PLL can NOT lock to the incoming data stream.                           | Internal pull up   | I-CMOS  |
|             |                                             | AUTO_BYPASS = High: Auto bypass reclocker if lock is not achieved                                                                                                                        |                    |         |
|             |                                             | AUTO_BYPASS = Low: Reclocker continues to attempt data lock but output data BER may be high.                                                                                             |                    |         |
| MAN_BYPASS  | 19                                          | Input control signal used to force a reclocker PLL bypass regardless of the setting of the AUTO_BYPASS signal.                                                                           | Internal pull down | I- CMOS |
|             |                                             | MAN_BYPASS = High: Force bypass (regardless of Autobypass state)                                                                                                                         |                    |         |
|             |                                             | MAN_BYPASS = Low: Enables normal AUTO_BYPASS operation                                                                                                                                   |                    |         |
| DDO_MUTE    | 36                                          | Input control signal that forces the DDO/DDO outputs to logic low states.                                                                                                                | Internal pull up   | I-CMOS  |
|             |                                             | DDO-MUTE = High: Normal output operation                                                                                                                                                 |                    |         |
|             |                                             | DDO-MUTE = Low: Forces output to a logic low state                                                                                                                                       |                    |         |
| LPF/LPF     | 62,63                                       | Loop Filter inputs on GS1535 that are left FLOATING on M21315.                                                                                                                           | _                  | Analog  |
|             |                                             | Loop filter is internal. Leave pins floating.                                                                                                                                            |                    |         |
| LBW_INC     | 34                                          | Input control signal used to increase the loop bandwidth (LBB) of the M21315.<br>LBW_INC pin 34 can be used alone to increase the LBW of the M21315 as a<br>GS1575B compatible function. | Internal pull up   | I-CMOS  |
|             |                                             | LBW_INC = 0: 3.5 MHz HD LBW, 1.0 MHz SD LBW                                                                                                                                              |                    |         |
|             |                                             | LBW_INC = 1: (default) 1.5 MHz HD LBW, 0.52 MHz SD LBW                                                                                                                                   |                    |         |
| NC          | 29,35,38,39,<br>40,45,54,55,<br>56,57,58,59 | No internal connection.                                                                                                                                                                  | _                  | —       |

#### Table 2-1. Control/Interface/Low-Speed Pins (2 of 2)

1. Internal pull-up/pull-down is 100 K $\Omega$ .

2. NAME/RSVD Indicates additional features of the M21315 that are mapped to the reserved pins of the GS1535. When left floating as recommended by the GS1535 data sheet, the M21315 defaults to a pin for pin and functionally compatible mode.

16

#### Table 2-2.Power Pins

| Pin Name             | Pin #                                           | Function                                                                    | Туре  |
|----------------------|-------------------------------------------------|-----------------------------------------------------------------------------|-------|
| V <sub>SS</sub>      | 4,8,12,16,23,31,<br>32,37,42,43,48,<br>49,60,64 | Power Supply Ground                                                         | Power |
| V <sub>DD</sub>      | 22,41,47,61                                     | Positive Power Supply                                                       | Power |
| AV <sub>DD_VCO</sub> | 30                                              | VCO Power Supply<br>This pin should be connected to a "quiet" power supply. | Power |
| Center Pad           | -                                               | Ground                                                                      | Power |

#### Table 2-3.High-speed Signal Pins

| Pin Name       | Pin #                  | Function                                                                                                                                                                                        | Default                   | Туре         |
|----------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------|
| DDI/DDI[3:0]   | 1,3,5,7,9,<br>11,13,15 | Non-inverting and inverting high speed serial data inputs. Inputs are compatible with PCML, LVDS, or LVPECL voltage levels. $\end{tabular}$                                                     |                           | I-High-speed |
| VDDI_TERM[3:0] | 2,6,10,14              | Input termination pin (center tap for $100\Omega$ )Case 1: Tie to a positive supply for $50\Omega$ to supply terminalCase 2: Leave floating and decouple to ground for $100\Omega$ differential |                           | I-Low-speed  |
| DDO/DDO        | 44,46                  | Non-inverting and inverting high speed serial data outputs.                                                                                                                                     | 100 $\Omega$ differential | O-High-speed |



# M21315

#### HD/SD-SDI Auto-rate Reclocker w/4:1 Selector



#### Figure 2-1. M21315 Pin Out

#### 2.2.2.1 Reset

The M21315 reclocker automatically resets after power up thus an external reset is not required. The M21315 is fully operational 10 ms after the power supply has stabilized to within 10% of the final value.

18

MACOM

Rev V2

M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



Rev V2

#### 2.2.2.2 Input Selection Multiplexer

The M21315 contains a 4:1 input selection multiplexer. The **IN\_SEL[1:0]** pins select one of the four possible inputs that will be retimed by the reclocker block and passed to the output. The mapping of the multiplexer <u>pins is</u> shown in Table 2-1. If the **IN\_SEL[1:0]** pins are left floating, the 4:1 input multiplexer defaults to input **DDI0/DDI0**.

#### 2.2.2.3 High-Speed I/O Pins

The high-speed inputs are designed to be used in both AC coupled and DC coupled (PCML) modes. The high-speed differential inputs contain on-chip  $50\Omega$  termination from DDI[n] to VDDI\_TERM[n] as well as from DDI[n] to VDDI\_TERM[n]. With VDDI\_TERM[n] tied to V<sub>DD</sub>, the single-ended input impedance is  $50\Omega$ . This mode is recommended for AC coupled inputs or with DC coupled PCML when the PCML is driven from the same supply voltage. For use in other DC coupled situations, it is recommended that the termination voltage for the M21315 be floated. For backwards compatibility with the GS1575B, VDDI\_TERM[n] contains a weak internal bias near V<sub>DD</sub> and the pin can be left floating for direct connection to the M21324 or the GS1524. In all cases, VDDI\_TERM[n] should be decoupled to V<sub>SS</sub> to reduce input noise with a 10nF capacitor. The GS1575B compatible input and an alternative is shown in Figure 2-2 and Figure 2-3.







#### Rev V2



Figure 2-3. Input circuit for DC/AC coupled General Case

The high-speed output contains integrated  $50\Omega$  resistors from both **DDO** and **DDO** to **VDDO\_TERM**. **VDDO\_TERM** should be bypassed to **V**<sub>SS</sub> with a 10nF capacitor. **VDDO\_TERM** is internally biased to **V**<sub>DD</sub>.

The output swing and common mode of the M21315 is the same as those of the GS1575B.

#### 2.2.2.4 Reclocker Reference Frequency

The reclocker frequency acquisition requires an external crystal connected to **XTL\_IN/XTL\_IN**. For daisy-chained reclocker applications, a buffered reference output is made available on **XTL\_OUT/XTL\_OUT**.

The input reference frequency is 14.140 MHz. A 14.140 MHz series resonant crystal with the same form factor as the GO1535 crystal should be used. The crystal should be connected as shown in Figure 2-4 below. A  $56\Omega$  resistor is recommended.





20



The series resonant crystal should operate at 14.14MHz with a frequency stability of +/- 50 ppm or better, equivalent series resistance of  $80\Omega$  or less, drive level of < 0.2 mW, and static capacitance of less than 5.0 pF.

The M21315 can also operate with a reference from an external clock buffer or oscillator instead of a crystal. The M21315 can accept a single ended or differential 14.14 MHz reference clock. When driving the M21315 with a single ended reference clock, the clock signal should be connected to the **XTL\_IN** pin and the **XTL\_IN** pin should be left floating. If the **XTL\_IN** pins on the M21315 are connected to a clock driver or oscillator, the requirements for the signal connected to the M21315 are detailed in Table 2-4.

| Mada                                                                                                                           | 14.14 MHz Refe       | rence Frequency      |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|--|--|--|
| Mode                                                                                                                           | Min                  | Max                  |  |  |  |
| Input Common Mode                                                                                                              | V <sub>DD</sub> -2.0 | V <sub>DD</sub> -1.2 |  |  |  |
| Differential input swing (p-p)                                                                                                 | 500mV                |                      |  |  |  |
| Single ended input swing (p-p)                                                                                                 | 250mV                |                      |  |  |  |
| Drive Impedance                                                                                                                |                      | 60Ω                  |  |  |  |
| NOTES:                                                                                                                         |                      |                      |  |  |  |
| 1. When driving a reference clock single ended, connected the clock signl to the XTL_IN pin and leave the XTL_IN pin floating. |                      |                      |  |  |  |
| 2. TTL Input levels are supported for 14.14 MHz reference frequency.                                                           |                      |                      |  |  |  |
|                                                                                                                                |                      |                      |  |  |  |

3. With a 14.14 MHz reference, the reference signal can be cascaded from one M21315 to another.

#### 2.2.2.5 Reclocker Loop Bandwidth

Unlike the GS1575B, the loop filter for the M21315 reclocker is fully integrated into the part. As a result, LPF/LPF pins are used for MACOM testing and should be left floating. This can be accomplished by not populating the loop filter capacitor used with the GS1575B. As in the GS1575B, when LBW\_INC =Floating, a lower bandwidth of 1.5 MHz for 1485 Mbps data rates and 0.52 MHz for 270 Mbps data rates is selected.

For other SD-SDI rates, the bandwidth scales proportionately to the bit rate, using the 270 Mbps as a reference point. For example, at 540 Mbps, the bandwidth is 2x the 270 Mbps bandwidth. When **LBW\_INC** = Low, the bandwidth increases to 3.5 MHz for 1485 Mbps data rates and 1 MHz for 270 Mbps data rates.

 Table 2-5.
 Loop Bandwidth Control Settings

|       | HD LOOP BANDWIDTH SETTING<br>(1485 Mbps) | SD LOOP BANDWIDTH SETTING<br>(270 Mbps) |
|-------|------------------------------------------|-----------------------------------------|
| 0     | 3.5 MHz                                  | 1.0 MHz                                 |
| 1     | 1.5 MHz (default)                        | 0.52 MHz (default)                      |
| NOTE: |                                          |                                         |

Typical values. Loop bandwidth scales to lower frequency with reduced data rates.

<sup>21</sup> 



Rev V2

#### 2.2.2.6 Loss of Lock Alarm

A los<u>s of lock alarm pin</u>,  $\overline{LOL}$ , is provided to indicate if the reclocker is in lock. When the reclocker has achieved lock,  $\overline{LOL}$  = High. If the reclocker is out of lock,  $\overline{LOL}$  = Low. For synchronous switching at the same data rate, the lock time is lower if a higher loop bandwidth is selected.

#### 2.2.2.7 Auto Rate Detect (ARD)

The reclocker is designed to operate in two modes. In the first mode, with **ARD\_EN** = High, the Auto Rate Detect is enabled which automatically locks the CDR to the rates typically used in SD-SDI, HD-SDI, and DVB-ASI applications. The locked data rate is then reported with the **RATE[2:0]** pins as shown in Table 2-6.

The M21315 does not have any of the false lock issues exhibited by the GS1535 or the GS1575B with DVB/ASI 8b/10b encoded data or idle patterns; however, for backwards compatibility, it is possible to lock out the 177 Mbps data rate by setting **177\_L/O** = High which removes 177Mbps from the ARD search sequence.

Note that this pin is only active if **ARD\_EN** = High. With the ARD disabled (**ARD\_EN** = Low), the reclocker locking frequency is forced by using the **RATE[2:0]** pins as inputs and selecting the data rate as shown in Table 2-7.

| RATE[2:0] | Bit Rate         |
|-----------|------------------|
| 000b      | 143 Mbps         |
| 001b      | 177 Mbps         |
| 010b      | 270 Mbps         |
| 011b      | 360 Mbps         |
| 100b      | 540 Mbps         |
| 101b      | 1485/1483.5 Mbps |

 Table 2-6.
 Rate Report Mapping when ARD is Enabled

| RATE[2:0] | Bit Rate         |
|-----------|------------------|
| 000b      | 143 Mbps         |
| 001b      | 177 Mbps         |
| 010b      | 270 Mbps         |
| 011b      | 360 Mbps         |
| 100b      | 540 Mbps         |
| 101b      | 1485/1483.5 Mbps |

For system reporting purposes as well as to set the output slew rate on the <u>cab</u>le drivers, the **SD/HD** output is used to indicate if the reclocker has locked to a HD rate. For SD-SDI rates, **SD/HD** = High and for the HD-SDI rate **SD/HD** = Low. This pin is used to set the output slew rate of the downstream cable driver.

M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information.



**177\_L/O** = High would remove the 177 Mbps rate from the search sequence resulting in a slightly faster asynchronous lock time but as there are not any false locking issues with DVB-ASI with the M21315 this is not required.

Also, if the M21315 is out-of-lock, the search pattern will not start unless the M21315 detects that there are transitions in the data through an internal loss of signal detector.

#### 2.2.2.7.1 Bypass and DDO\_MUTE

The reclocker can be forced into the bypass mode (input data to output without retiming) with **MAN\_BYPASS** = High. With **MAN\_BYPASS** = Low (normal operation), **AUTO\_BYPASS** = High enables the auto bypass mode that puts the reclocker into the bypass mode whenever **LOL** = Low (ie. the reclocker is out of lock).

This implies that if both **MAN\_BYPASS** and **AUTO\_BYPASS** = Low, when the reclocker is not in lock, undefined data may pass to the output. This mode may be used for troubleshooting or debug purposes.

The reclocker output can be forced to a logic low with **DDO\_MUTE** = Low. This function can be used to squelch the retimed noise output, or random transitions that are generated by AC coupled inputs when the upstream signals are disconnected.

Table 2-8. Manual and Auto Bypass Settings

|   | AUTO_BYPASS | Functional Description          |
|---|-------------|---------------------------------|
| 0 | 0           | Retimed Reclocker Output        |
| 0 | 1           | Bypass if Reclocker out of lock |
| 1 | 0           | Forced Bypass                   |
| 1 | 1           | Forced Bypass                   |



# Appendix

## A.1 Glossary of Terms/Acronyms

| Table A-1. | Glossary and Acronyms                              |
|------------|----------------------------------------------------|
| ASIC       | Application Specific Integrated Circuit            |
| DTV        | Digital Television                                 |
| DVB        | Digital Video Broadcast                            |
| EQ         | Equalizer or Equalization                          |
| HD         | High Definition                                    |
| SD         | Standard Definition                                |
| SDI        | Serial Digital Interface                           |
| SMPTE      | Society of Motion Picture and Television Engineers |
|            |                                                    |

# A.2 Reference Documents

## A.2.1 External

Society of Motion Picture and Television Engineers

SMPTE 292M Bit-Serial Digital Interface for High-Definition Television Systems

SMPTE 259M 10-Bit 4:2:2 Component and 4f<sub>SC</sub> Composite Digital Signals - Serial Digital Interface

SMPTE 344M 540Mb/s Serial Digital Interface

DVB-ASI Digital Video Broadcast





Rev V2

M/A-COM Technology Solutions Inc. All rights reserved.

Information in this document is provided in connection with M/A-COM Technology Solutions Inc ("MACOM") products. These materials are provided by MACOM as a service to its customers and may be used for informational purposes only. Except as provided in MACOM's Terms and Conditions of Sale for such products or in any separate agreement related to this document, MACOM assumes no liability whatsoever. MACOM assumes no responsibility for errors or omissions in these materials. MACOM may make changes to specifications and product descriptions at any time, without notice. MACOM makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document.

THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MACOM PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MACOM FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MACOM SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.

MACOM products are not intended for use in medical, lifesaving or life sustaining applications. MACOM customers using or selling MACOM products for use in such applications do so at their own risk and agree to fully indemnify MACOM for any damages resulting from such improper use or sale.