### Energy saving offline high voltage converter #### **Features** - 800 V avalanche-rugged power MOSFET to cover ultra-wide VAC input range - · Embedded HV startup and sense FET - · Current mode PWM controller - Drain current limit protection (OCP): - 710 mA (VIPER317) - 850 mA (VIPER318) - 990 mA (VIPER319) - Wide supply voltage range: 4.5 V to 30 V - < 20 mW @ 230 V<sub>AC</sub> in no-load; - < 430 mW @ 230 V<sub>AC</sub>, 25 0mW output load - Jittered switching frequency reduces the EMI filter cost: - 30 kHz $\pm$ 7% (type X) - 60 kHz ± 7% (type L) - 132 kHz ±7% (type H) - Embedded E/A with 1.2 V reference - · Built-in soft-start for improved system reliability - Protections with automatic restart: - overload/short-circuit (OLP) - thermal shutdown - overvoltage - Protections without automatic restart: - pulse-skip protection to avoid flux runaway - undervoltage/disable - max. duty cycle #### Product status link VIPER31 #### Product label ### **Application** - Low power SMPS for home appliances, home automation, industrial, consumers, lighting - Low power adapters ### **Description** The VIPER31 device is a high-voltage converter that smartly integrates an 800 V avalanche rugged power MOSFET with PWM current-mode control. The 800 V breakdown allows extended input voltage range to be applied, as well as to reduce the size of the DRAIN snubber circuit. The IC can meet the most stringent energy-saving standards as it has very low consumption and operates in pulse frequency modulation at light load. Overvoltage and undervoltage protections with separate and settable intervention thresholds are available at OVP and UVP pins respectively. UVP can also be used as a disabling input for the entire SMPS, with ultra-low residual input power consumption. Integrated HV startup, sense FET, error amplifier and oscillator with frequency jitter allow a complete application to be designed with a minimum component count. Flyback, buck and buck boost topologies are supported. ## 1 Pin setting GND [ DRAIN DRAIN N.C. vcc 🗌 DRAIN N. A. 🗌 DRAIN UVP 🗌 **■** N. C. **■** N. C. OVP 🗌 **◯** N. C. FB 🗌 СОМР ☐ N. C. Figure 1. Connection diagram **Table 1. Pin description** | Pin<br>number | Name | Function | |---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | <b>Ground and MOSFET source</b> . Connection of both the source of the internal MOSFET and the return of the bias current of the device. All of the groundings of bias components must be tied to a trace going to this pin and kept separate from the pulsed current return. | | 2 | N. C. | Not connected. When designing the PCB, this pin can be soldered to GND. | | 3 | VCC | Controller Supply. An external storage capacitor has to be connected across this pin and GND. The pin, internally connected to the high-voltage current source, provides the VCC capacitor charging current at startup. A small bypass capacitor (0.1 $\mu$ F typ.) in parallel, placed as close as possible to the IC, is also recommended, for noise filtering purposes. | | 4 | N.A. | <b>Not available for user.</b> This pin is mechanically connected to the controller die pad of the frame. In order to improve noise immunity, it is highly recommended to connect it to GND. | | 5 | UVP | <b>Undervoltage Protection.</b> If $V_{UVP}$ falls below the internal threshold $V_{UVP\_th}$ (0.4 V typ.) for more than $t_{UVP\_DEB}$ time (30 ms, typ.), the IC is disabled, and its consumption reduced to ultra-low values. When $V_{UVP}$ rises above $V_{UVP\_th}$ , the device waits for a $t_{UVP\_REST}$ time interval (30 ms, typ.) then resumes switching. The pin can be used to realize an input undervoltage protection or as a disabling input for the entire SMPS, with ultra-low residual input power consumption. If the feature is not required, the pin must be left open, which excludes the function. | | 6 | OVP | Overvoltage protection. If VOVP exceeds the internal threshold V <sub>OVP_th</sub> (4 V typ.) for more than t <sub>OVP_DEB</sub> time (250 µsec, typ.), the PWM is disabled in auto-restart for t <sub>OVP_REST</sub> (500 msec, typ.) until the OVP condition is removed, after that it restarts switching with soft-start phase. OVP pin can be used to realize an input overvoltage protection (or, in non-isolated topologies, an output overvoltage protection). If the feature is not required, the pin must be connected to GND, which excludes the function. | | | | | | 7 | FB | <b>Direct feedback</b> . It is the inverting input of the internal transconductance E/A, internally referenced to 1.2 V with respect to GND. In non-isolated converter, the output voltage information is directly fed into the pin through a voltage divider. In primary regulation, the FB voltage divider is connected to the VCC. The E/A is disabled if FB is connected to GND pin. | DS13285 - Rev 3 page 2/40 | Pin<br>number | Name | Function | |---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | COMP | <b>Compensation</b> . This is the output of the internal E/A. A compensation network is placed between this pin and GND to achieve stability and good dynamic performance of the control loop. In case of secondary feedback, the internal E/A must be disabled and the COMP directly driven by the optocoupler to control the DRAIN peak current setpoint. | | 9 to 12 | N.C. | Not connected. These pins must be left floating in order to get a safe clearance distance. | | 13 to 16 | DRAIN | MOSFET drain. The internal high-voltage current source sources current from these pins to charge the VCC capacitor at startup. The pins are mechanically connected to the internal metal PAD of the MOSFET in order to facilitate heat dissipation. On the PCB, some copper areas under these pins decreases the total junction-to-ambient thermal resistance thus facilitating the power dissipation. | DS13285 - Rev 3 page 3/40 ## 2 Electrical and thermal ratings Table 2. Absolute maximum ratings | Symbol | Parameter (1)(2) | Min. | Max. | Unit | |--------------------|---------------------------------------------------|------|-----------------------------------|------| | V <sub>DS</sub> | Drain-to- source (ground) voltage | | 800 | V | | I <sub>DRAIN</sub> | Pulsed drain current (pulse-width limited by SOA) | | 3 | А | | V <sub>CC</sub> | VCC voltage | -0.3 | 30.5V | V | | V <sub>OVP</sub> | OVP voltage | -0.3 | Internally limited <sup>(3)</sup> | V | | V <sub>UVP</sub> | UVP voltage | -0.3 | Internally limited (3) | V | | V <sub>FB</sub> | FB voltage | -0.3 | 5 (4) | V | | V <sub>COMP</sub> | COMP voltage | -0.3 | Internally<br>limited (3) | V | | P <sub>TOT</sub> | Power Dissipation @ Tamb < 50°C | | 1 <sup>(5)</sup> | W | | T <sub>J</sub> | Junction Temperature operating range | -40 | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -55 | 150 | °C | - 1. stresses beyond those listed absolute maximum ratings may cause permanent damage to the device. - 2. exposure to absolute-maximum-rated conditions for extended periods may affect the device reliability - 3. by internal clamp between 4.75 V and 5.25 V or Vcc + 0.6 V, whichever is lower - 4. the AMR value is intended when VCC ≥ 5 V, otherwise the value VCC + 0.3 V has to be considered. - 5. when mounted on a standard single side FR4 board with 100 mm² (0.155² inch) of Cu (35 μm thick) Table 3. Thermal data | Symbol | Parameter | Max. value | Unit | | |--------------------|-------------------------------------------------------------------------------|------------|------|--| | Symbol | Faranietei | SO16N | Onit | | | R <sub>TH-JC</sub> | Thermal resistance junction to case <sup>(1)</sup> (dissipated power = 1W) | 10 | °C/W | | | R <sub>TH-JA</sub> | Thermal resistance junction to ambient <sup>(1)</sup> (dissipated power = 1W) | 120 | °C/W | | | R <sub>TH-JC</sub> | Thermal resistance junction to case <sup>(2)</sup> (dissipated power = 1W) | 5 | °C/W | | | R <sub>TH-JA</sub> | Thermal resistance junction to ambient <sup>(2)</sup> (dissipated power = 1W) | 85 | °C/W | | - 1. when mounted on a standard single side FR4 board with minimum copper area - 2. when mounted on a standard single side FR4 board with $100 \text{mm}^2$ (0.155 $^2$ inch) of Cu (35 $\mu \text{m}$ thick) DS13285 - Rev 3 page 4/40 Figure 2. $R_{th\_JA}$ versus copper area Table 4. Avalanche characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------|----------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|------| | I <sub>AR</sub> | Avalanche current | Repetitive and non-repetitive.<br>Pulse-width limited by $T_{\mbox{\scriptsize Jmax}}$ | | | 1.15 | A | | EAS | Single pulse avalanche energy <sup>(1)</sup> | $I_{AS} = I_{AR},$ $V_{DS} = 100 \text{ V},$ Starting $T_J = 25^{\circ}\text{C}$ | | | 3 | mJ | <sup>1.</sup> Parameter derived by characterization ### 2.1 Electrical characteristics Tj = -40 to 125 $^{\circ}$ C, V<sub>CC</sub> = 9 V (unless otherwise specified) Table 5. Power section | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|--------------------------------------------------------------------------|------|------|------|------| | V <sub>BVDSS</sub> | Breakdown voltage | $I_{DRAIN}$ = 1 mA, $V_{COMP}$ = $V_{GND}$ , $T_{J}$ = 25°C | 800 | | | V | | I <sub>DSS</sub> | Drain-source leakage current | $V_{DS}$ = 400 V, $V_{COMP}$ = $V_{GND}$ , $T_{J}$ = 25°C | | | 1 | μA | | I <sub>OFF</sub> | OFF state drain current | $V_{DRAIN}$ = max. rating,<br>$V_{COMP} = V_{GND}$ , $T_J = 25^{\circ}C$ | | | 60 | μA | | R <sub>DS(on)</sub> | Static drain-source<br>ON-resistance | I <sub>DRAIN</sub> = 400 mA, T <sub>J</sub> = 25°C | | | 3.5 | Ω | | | | I <sub>DRAIN</sub> = 400 mA, T <sub>J</sub> = 125°C | | | 7 | Ω | DS13285 - Rev 3 page 5/40 Table 6. Supply section | Symbol | Parameter | Test condition | | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------|-------------------------------------------------------------------------|------------------------|------|------|------|------| | High-voltage | startup current source | • | | | | | | | V <sub>BVDSS_SU</sub> | Breakdown voltage of startup MOSFET | T <sub>J</sub> = 25°C | | 800 | | | V | | V <sub>HV_START</sub> | Drain-source startup voltage | | | | | 24 | V | | $R_{G}$ | Startup resistor | V <sub>FB</sub> > V <sub>FB_REF</sub> ,<br>V <sub>DRAIN</sub> = 400 V, | | 36 | 45 | 54 | ΜΩ | | I <sub>CH1</sub> | V <sub>CC</sub> charging current at startup | $V_{DRAIN} = 600 \text{ V}$ $V_{DRAIN} = 100 \text{ V}, V_{C}$ | <sub>CC</sub> ≤ 1V | 0.5 | 1 | 1.5 | | | I <sub>CH2</sub> | V <sub>CC</sub> charging current | $V_{FB} > V_{FB\_REF}, V_{DRAIN} = 100V$ $1V < V_{CC} < V_{CCon}$ | | 7.6 | 8.8 | 10 | mA | | IC supply an | d consumptions | | | | | | | | V <sub>CC</sub> | Operating voltage range | | | 4.5 | | 30 | V | | V <sub>Ccon</sub> | VCC startup threshold | | | 7.5 | 8 | 8.5 | V | | V <sub>Cson</sub> | HV current source turn-on threshold | V <sub>CC</sub> falling | | 4 | 4.25 | 4.5 | V | | V <sub>Ccoff</sub> | UVLO | | | 3.75 | 4 | 4.25 | V | | 1 | Quiescent current | Not switching, | X, L versions | | | 0.35 | mΛ | | Iq | Quiescent current | V <sub>FB</sub> > V <sub>FB_REF</sub> | H version | | | 0.48 | mA | | | | $V_{DS}$ = 150 V, $V_{COI}$<br>$F_{OSC}$ = 30 kHz | <sub>MP</sub> = 1.2 V, | | 1.25 | 1.7 | | | I <sub>CC</sub> | Operating supply current, switching | $V_{DS}$ = 150 V, $V_{COI}$<br>$F_{OSC}$ = 60 kHz | <sub>MP</sub> = 1.2 V, | | 1.5 | 2 | mA | | | | V <sub>DS</sub> = 150 V, V <sub>COM</sub><br>F <sub>OSC</sub> = 132 kHz | <sub>MP</sub> = 1.2 V, | | 2.25 | 2.8 | | #### Note: - 1. Current supplied only during the main MOSFET OFF time. - 2. Parameter assured by design and characterization. DS13285 - Rev 3 page 6/40 Table 7. Controller section | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|-------|-------|---------------------| | E/A | | | | | | | | V <sub>FB_REF</sub> | Reference voltage | | 1.175 | 1.2 | 1.225 | V | | V <sub>FB_DIS</sub> | E/A disable voltage | | 150 | 180 | 210 | mV | | I <sub>FB_PULL UP</sub> | Pull-up current | | 0.9 | 1 | 1.1 | μA | | G <sub>M</sub> | Trans conductance | V <sub>COMP</sub> =1.5 V,<br>V <sub>FB &gt;VFBREF</sub> | 400 | 550 | 700 | μA/V | | I <sub>COMP1</sub> | Max. source current | V <sub>COMP</sub> =1.5 V,<br>V <sub>FB</sub> =0.5 V | 75 | 100 | 125 | μА | | I <sub>COMP2</sub> | Max. sink current | V <sub>FB</sub> =2 V,<br>V <sub>COMP</sub> =1.5 V | 75 | 100 | 125 | μА | | R <sub>COMP(DYN)</sub> | Dynamic resistance | $V_{COMP}$ =2.7 V, $V_{FB}$ = $G_{ND}$ | 13 | 15 | 17 | kΩ | | V <sub>COMPH</sub> | Current limitation threshold | | 2.75 | 3.1 | 3.45 | V | | V <sub>COMPL</sub> | PFM threshold | | 0.6 | 0.8 | 1 | V | | | ΔV <sub>COMP</sub> /ΔI <sub>DRAIN</sub> | VIPER31 <b>7</b> * | 3.8 | 4.2 | 4,6 | | | H <sub>COMP</sub> | | VIPER318* | 3.2 | 3.5 | 3.8 | | | | | VIPER319* | 2.9 | 3.2 | 3.5 | V/A | | OLP and timi | ng | | | | | | | | Drain current limitation | T <sub>J</sub> = 25°C , VIPER31 <b>7</b> * | 675 | 710 | 745 | | | | | T <sub>J</sub> = 25°C , VIPER31 <b>8</b> * | 810 | 850 | 890 | | | | | T <sub>J</sub> = 25°C , VIPER31 <b>9</b> * | 940 | 990 | 1040 | mA | | I <sub>DLIM</sub> | | VIPER31 <b>7</b> *(1) | 639 | 710 | 781 | | | | | VIPER31 <b>8</b> *(1) | 765 | 850 | 935 | | | | | VIPER31 <b>9</b> *(1) | 891 | 990 | 1089 | | | | | VIPER317L | | 30.2 | | | | | | VIPER317H | | 66.5 | | | | | | VIPER318X | | 21.7 | | | | 126 | Power coefficient | VIPER318L | 400/ | 43.4 | .400/ | .2 | | l <sup>2</sup> f | I <sub>DLIM_TYP</sub> <sup>2</sup> x F <sub>OSC_TYP</sub> | VIPER318H | -10% | 95.4 | +10% | A <sup>2</sup> ·kHz | | | | VIPER319X | | 29.4 | | | | | | VIPER319L | | 58.8 | | | | | | VIPER319H | | 129.4 | | | | | | T <sub>J</sub> =25°C, V <sub>COMP</sub> =V <sub>COMPL</sub> <sup>(2)</sup> VIPER31 <b>7</b> * <sup>(1)</sup> | 80 | 110 | 140 | | | I <sub>Dlim_PFM</sub> | Drain current limitation at light load | T <sub>J</sub> =25°C, V <sub>COMP</sub> =V <sub>COMPL</sub> <sup>(2)</sup><br>VIPER318* <sup>(1)</sup> | 100 | 130 | 160 | mA | | | | T <sub>J</sub> =25°C, V <sub>COMP</sub> =V <sub>COMPL</sub> <sup>(2)</sup><br>VIPER31 <b>9</b> * <sup>(1)</sup> | 120 | 150 | | | DS13285 - Rev 3 page 7/40 | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------------|-------------------------------------------------------|-----------------------------------------------------|-------|---------------------|-------|------| | t <sub>OVL</sub> | Overload delay time | | 45 | 50 | 55 | ms | | t <sub>OVL_max</sub> | Max. overload delay time | When in pulse skipping | | | 100 | ms | | t <sub>SS</sub> | Soft-start time | | 5 | 8 | 11 | ms | | | | V <sub>CC</sub> =9 V, | | | | | | t <sub>ON_MIN</sub> | Minimum turn-on time | V <sub>COMP</sub> =1 V, | 250 | 300 | 350 | ns | | | | V <sub>FB</sub> =V <sub>FB_REF</sub> | | | | | | t <sub>RESTART</sub> | Restart time after fault | | 0.625 | 1 | 1.375 | s | | UVP | | 1 | _ | | | | | | | V <sub>CC</sub> =9 V, | | | | | | V <sub>UVP_th</sub> | UVP threshold | V <sub>COMP</sub> =1 V, | 0.38 | 0.4 | 0.42 | V | | | | V <sub>FB=VFB_REF</sub> | | | | | | I <sub>UVP_pull- up</sub> | UVP pull-up current | | | -1 | | μA | | t <sub>UVP_DEB</sub> | Debounce time before UVP tripping | | 18.75 | 30 | 41.25 | ms | | t <sub>UVP_REST</sub> | Debounce time for restoring normal operation from UVP | | 18.75 | 30 | 41.25 | ms | | I <sub>q_DIS</sub> | Quiescient current during UVP | Not switching, V <sub>FB</sub> >V <sub>FB_REF</sub> | | 0.25 | 0.35 | mA | | OVP | | | | | | | | | | V <sub>CC</sub> =9 V, | | | | | | V <sub>OVP_th</sub> | Overvoltage protection threshold | V <sub>COMP</sub> =1 V, | 3.85 | 4 | 4.15 | V | | | | V <sub>FB</sub> =V <sub>FB_REF</sub> | | | | | | t <sub>OVP_DEB</sub> | Debounce time before OVP tripping | | 156 | 250 | 344 | μs | | t <sub>OVP_REST</sub> | Restart time after overvoltage protection tripping | | 312 | 500 | 688 | ms | | Oscillator | | | | | | | | | | T <sub>J</sub> =25°C VIPER31*X | 27 | 30 | 33 | | | Fosc | Switching frequency | T <sub>J</sub> = 25°C, VIPER31*L | 54 | 60 | 66 | kHz | | | | T <sub>J</sub> = 25°C, VIPER31*H | 119 | 132 | 145 | | | F <sub>OSC MIN</sub> | Min. switching frequency | T <sub>J</sub> = 25°C (3) | 13.5 | 15 | 16.5 | kHz | | F <sub>D</sub> | Modulation depth | (4) | | ±7·F <sub>OSC</sub> | | % | | F <sub>M</sub> | Modulation frequency | (4) | | 200 | | Hz | | D <sub>MAX</sub> | Max. duty cycle | (4) | 70 | | 80 | % | | | Thern | nal shutdown protection | | l | | l | | T <sub>SD</sub> | Thermal shutdown temperature threshold | (4) | 150 | 160 | | °C | - 1. Measured at Vin = 100 Vdc in Flyback topology, with 1.5 mH transformer primary inductance - 2. See Section 4.10 Pulse frequency modulation - 3. See Section 4.7 Pulse skipping - 4. Parameter assured by design and characterization. DS13285 - Rev 3 page 8/40 ## 3 Typical electrical characteristics Figure 5. V<sub>HV\_START</sub> vs. T<sub>J</sub> V<sub>HV\_START</sub>/(V<sub>HV\_START</sub>@25°C) 1.1 0.9 0.8 -50 -25 0 25 50 75 100 125 150 T<sub>I</sub> [°C] DS13285 - Rev 3 page 9/40 1.05 1.095 0.99 0.100 200 300 400 500 600 700 800 DS13285 - Rev 3 page 10/40 Figure 15. R<sub>DSON</sub> vs. T<sub>J</sub> R<sub>DS(on)</sub>(R<sub>DS(on)</sub>@25°C) 2.50 1.50 1.00 0.50 2.50 2.50 2.50 7. FCI Figure 16. R<sub>DSON</sub> vs. I<sub>DRAIN</sub> 1.5 R<sub>DSIGN</sub> /(R<sub>DSIGN</sub>@I<sub>DRAIN</sub> = 360mA) T = 25°C O 50 100 150 200 250 300 350 400 I<sub>DRAIN</sub> [mA] Figure 17. Static drain-source on resistance DS13285 - Rev 3 page 11/40 Figure 21. SOA SO16N package Figure 22. Maximum avalanche energy vs. Tj DS13285 - Rev 3 page 12/40 GND ## **General description** #### 4.1 **Block diagram** Figure 23. Block diagram VCC DRAIN HV Start up REGULATOR 4V IC DISABLE LOGIC Q HV DISABLE LOGIC Internal Supply bus LIGHT LOAD PFM СОМРФ JITTERED SOFT START OSCILLATOR TURN ON I<sub>DLIM</sub> ref LEB LOGIC E/A FB 占 OCP \_\_\_\_\_ t<sub>OVL</sub> filter PROTECTION LOGIC V<sub>FB\_REF</sub> IC\_DIS\_RESET UVLO VCC t<sub>RESTART</sub> t<sub>UVP\_DEB</sub> filter OVP LOGIC t<sub>OVP\_DEB</sub> filter $t_{\text{OVP\_REST}}$ T<sub>SD</sub> LOGIC t<sub>UVP\_REST</sub> filter OTP IC DIS #### Typical power capability 4.2 Table 8. Typical power OVP | Vin: 2 | 30 V <sub>AC</sub> | Vin: 85- | 265 V <sub>AC</sub> | |-------------|--------------------|-------------|---------------------| | Adapter (1) | Open Frame (2) | Adapter (1) | Open Frame (2) | | 27 W | 31 W | 16 W | 19 W | <sup>1.</sup> Typical continuous power in non-ventilated enclosed adapter measured at 50°C ambient. UVP DS13285 - Rev 3 page 13/40 <sup>2.</sup> Maximum practical continuous power in an open frame design at 50°C ambient, with adequate heat sinking. Figure 24. Typical deliverable output power vs. T<sub>AMB</sub> (Vin: 85-265V<sub>AC</sub>) ### 4.3 Primary MOSFET The primary switch is implemented with an avalanche rugged N-channel MOSFET with 800 V minimum breakdown voltage, $V_{BVDSS}$ , and 3.5 $\Omega$ maximum on-resistance, $R_{DS(on)}$ . The sense-FET is embedded and allows a virtually lossless current sensing. The MOSFET gate driver controls the gate current during both turn-on and turn-off in order to minimize common mode EMI. Under UVLO conditions the embedded pull-down circuit holds the gate low in order to ensure that the MOSFET cannot be turned on accidentally. #### 4.4 High-voltage startup The embedded high-voltage startup includes both the 800 V startup FET, whose gate is biased through the resistor $R_G$ , and the switchable HV current source, delivering the current $I_{HV}$ . The major portion of $I_{HV}$ , ( $I_{CH}$ ), charges the capacitor connected to VCC pin. A minor portion is sunk by the controller block. Power on: at startup, as the voltage across the DRAIN pin exceeds the $V_{HV\_START}$ threshold, the HV current source is turned on, charging linearly the VCC capacitor with the current $I_{CH2}$ (8.8 mA typ.). This charging current is reduced to $I_{CH1}$ (1 mA typ.) in case $V_{CC}$ is lower than 1 V (typical value), in order to limit IC power dissipation in case the pin is accidentally shorted to GND. As $V_{CC}$ reaches the startup threshold, $V_{CCon}$ , the chip starts operating, the primary MOSFET is enabled to switch, the HV current source is disabled and the device is powered by the energy stored in the VCC capacitor. The IC can be supplied through a transformer auxiliary winding or, in case of not isolated topologies with $V_{OUT} \ge 5$ V, directly from the converter's output. The supply operating range is from 4.5 V to 30.5 V. If VCC pin voltage exceeds 30.5 V (referred to $V_{GND}$ ), the internal clamp could be reached, which causes the VIPER31 to stop switching. This condition is potentially dangerous for the VIPER31 and must be avoided, by means of proper transformer design and/or external protection (zener diode between VCC and GND pins). In normal operation the HV current source is always kept off by maintaining $V_{CC}$ above $V_{Cson}$ , so its residual consumption is given by the power dissipated on $R_G$ only, calculated as follows: **Equation 1** (1) $P_{HV}(V_{IN}) = V_{IN}^2/R_G$ DS13285 - Rev 3 page 14/40 At nominal input voltage (230 $V_{AC}$ ), typical and worst-case consumptions are 2.4 mW and 3.0 mW respectively (corresponding to $R_{G}$ \_typ = 45 Mohm and $R_{G}$ \_min = 36 Mohm). This means that, with a careful design, the overall no-load input power consumption of the application can be maintained very low (typically, below 10 mW @230 $V_{AC}$ ) Power-off: when the IC is disconnected from the mains, or there is a mains interruption, for some time the converter keeps on working, powered by the energy stored in the input bulk capacitor. When it is discharged below a critical value, the converter is no longer able to keep the output voltage regulated. During the power down, when the DRAIN voltage becomes too low, the HV current source remains off and the IC is stopped as soon as $V_{CC}$ drops below the UVLO threshold, $V_{Ccoff}$ . Figure 25. Power ON and power OFF ### 4.5 Soft startup The internal soft-start function of the VIPer31 progressively increases the cycle-by-cycle current limitation set point from zero up to $I_{DLIM}$ . The soft-start time, $t_{SS}$ , which is internally set at 8 ms, is activated at any attempt of converter power-on and at any restart after a fault event. The feature is used to reduce the stress of the power components and increase the reliability of the system. DS13285 - Rev 3 page 15/40 Figure 26. Soft startup #### 4.6 Oscillator The IC embeds a fixed frequency oscillator with jittering feature. The switching frequency is modulated by approximately $\pm 7\% \cdot F_{OSC}$ at 200 Hz rate. The purpose of the jittering is to get a spread-spectrum action that distributes the energy of each harmonic of the switching frequency over a number of frequency bands, having the same energy on the whole but smaller amplitudes. This helps to reduce the conducted emissions, especially when measured with the average detection method or, which is the same, to pass the EMI tests with an input filter of smaller size with respect to the one that should be needed in absence of jittering feature. Three switching frequency options, $F_{OSC}$ , are available: 30 kHz (X type), 60 kHz (L type) and 132 kHz (H type). #### 4.7 Pulse skipping The IC embeds a pulse skip circuit that operates in the following way: - Each time the DRAIN peak current exceeds I<sub>DLIM</sub> level within t<sub>ON\_MIN</sub>, the next switching cycle is skipped. The cycles can be skipped until the minimum switching frequency F<sub>OSC\_MIN</sub> (15 kHz) is reached. - Each time the DRAIN peak current does not exceed I<sub>DLIM</sub> within t<sub>ON\_MIN</sub>, the next switching cycle is restored. The cycles can be restored until the nominal switching frequency FOSC is reached. The protection is intended in order to avoid the so called "flux runaway" condition often present at converter startup and due to the fact that the primary MOSFET, which is turned on by the internal oscillator, cannot be turned off before the minimum on-time. During the on-time, the inductor is charged through the input voltage and, if it cannot be discharged by the same amount during the off-time, in every switching cycle there is a net increase of the average inductor current, that can reach dangerously high values until the output capacitor is not charged enough to ensure the inductor discharge rate needed for the volt-second balance. This condition is common at converter startup, because of the low output voltage. In the following Figure 27. Pulse skipping during startup the effect of pulse skipping feature on the DRAIN peak current shape is shown (solid line), compared with the DRAIN peak current shape when pulse skipping feature is not implemented (dashed line). Providing more time for cycle-by-cycle inductor discharge when needed, this feature is effective in keeping low the maximum DRAIN peak current avoiding the flux runaway condition. DS13285 - Rev 3 page 16/40 Figure 27. Pulse skipping during startup #### 4.8 Direct feedback The IC embeds a transconductance type error amplifier (E/A) whose inverting input and output are FB and COMP, respectively. The internal reference voltage of the E/A is $V_{FB\_REF}$ (1.2 V typical value referred to GND). In non-isolated topologies, a positive output voltage can be tightly set through a simple voltage divider applied among the output voltage terminal, FB and GND. The E/A output is scaled down and fed into the PWM comparator, where it is compared to the voltage across the sense resistor in series to the sense-FET, thus setting the cycle-by-cycle drain current limitation. An R-C network connected on the output of the error amplifier (COMP) is usually used to stabilize the overall control loop. The FB is provided with an internal pull-up to prevent a wrong IC behavior when the pin is accidentally left floating. The E/A is disabled if the FB voltage is lower than V<sub>FB DIS</sub> (200 mV, typ). #### 4.9 Secondary feedback When a secondary feedback is required, the internal E/A has to be disabled shorting FB to GND ( $V_{FB} < V_{FB}D_{IS}$ ). With this setting, COMP is internally connected to the parallel of a 100 uA current generator and the 15 k $\Omega$ (typ.) $R_{COMP(DYN)}$ resistor, and the voltage across COMP is set by the current sunk. This allows to set the output voltage value through an external error amplifier (TS431 or similar) placed on the secondary side, whose error signal is used to set the DRAIN peak current setpoint corresponding to the output power demand. If isolation is required, the error signal must be transferred through an optocoupler, with the phototransistor collector connected across COMP and GND. #### 4.10 Pulse frequency modulation If the output load is decreased, the feedback loop reacts by lowering $V_{COMP}$ , which reduces the DRAIN peak current setpoint. The minimum value is $I_{DLIM\ PFM}$ , corresponding to the $V_{COMPL}$ threshold. If the load is further decreased, the DRAIN peak current value is maintained at $I_{DLIM\_PFM}$ and some PWM cycles are skipped. This kind of operation is referred to as "pulse frequency modulation" (PFM), the number of the skipped cycles depending on the balance between the output power demand and the power transferred from the input. The result is an equivalent switching frequency which can go down to some hundreds Hz, thus reducing all the frequency-related losses. DS13285 - Rev 3 page 17/40 This kind of operation, together with the extremely low IC quiescent current, allows very low input power consumption in no-load and light load, while the low DRAIN peak current value, $I_{DLIM\_PFM}$ , prevents any audible noise which could arise from low switching frequency values. When the output load is increased, $V_{COMP}$ increases and PFM is exited. $V_{COMP}$ reaches its maximum at $V_{COMPH}$ , corresponding to the DRAIN current limitation (IDLIM). #### 4.11 Overload protection In order to manage the overload condition the IC embeds the following main blocks: the OCP comparator to turn off the power MOSFET when the drain current reaches its limit ( $I_{DLIM}$ ), the up and down OCP counter to define the turn-off delay time in case of continuous overload ( $t_{OVL}$ = 50 ms typ.) and the timer to define the restart time after protection tripping ( $t_{RESTART}$ = 1 sec, typ.). In case of short-circuit or overload, the control level on the inverting input of the PWM comparator is greater than the reference level fed into the inverting input of the OCP comparator. As a result, the cycle-by-cycle turn off of the power switch is triggered by the OCP comparator instead of by the PWM comparator. Every cycle this condition is met, the OCP counter is incremented. If the fault condition persists for a time greater than $t_{OVL}$ (corresponding to the counter end-of-count), the protection is tripped, the PWM is disabled for $t_{RESTART}$ , then it resumes switching with soft-start and, if the fault is still present, it is disabled again after $t_{OVL}$ . The OLP management prevents the IC from being indefinitely operated at $t_{IDLIM}$ and the low repetition rate of the restart attempts of the converter avoids overheating the IC in case of repeated fault events. After the fault removal, the IC resumes working normally. If the fault is removed before the protection tripping (before $t_{OVL}$ ), the $t_{OVL}$ counter is decremented on a cycle-by-cycle basis down to zero and the protection is not tripped. If the fault is removed during $t_{RESTART}$ , the IC waits for the $t_{RESTART}$ period of have elapsed before resuming switching. In fault condition, $V_{CC}$ is kept between $V_{CSon}$ and $V_{CCon}$ by the periodical activation of the HV current source, which recharges the VCC capacitor to $V_{Ccon}$ any time the IC internal consumption discharges it to $V_{Cson}$ . Figure 28. Overload protection #### 4.12 Undervoltage protection If the voltage across the UVP pin ( $V_{UVP}$ ) falls below the internal threshold $V_{UVP\_th}$ (0.4 V typ.) for a time greater than $t_{UVP\_DEB}$ (30 ms, typ.), the IC is disabled and its consumption is reduced to ultra-low values ( $I_{q\_DIS}$ ). When $V_{UVP}$ rises above $V_{UVP}$ th, the IC must wait $t_{UVP}$ REST (30 ms, typ.) before resuming switching. Both $t_{\text{UVP\_DEB}}$ and $t_{\text{UVP\_REST}}$ are intended to filter out possible noises/disturbances of the line, which could affect the correct operation of the function. They are obtained through two separate up/down counters: DEB (REST) up/down counter has a deb\_eoc (rest\_eoc) end-of-count. The operation is illustrated in Figure 29. UVP timing. If the counter starts from zero and counts always up, end-of-count is reached in a time interval $t_{UVP\_DEB}$ $(t_{UVP\_REST})$ . DS13285 - Rev 3 page 18/40 If $V_{UVP}$ falls below $V_{UVP\_th}$ , the DEB counter is incremented. If $V_{UVP}$ increases above $V_{UVP\_th}$ before uvp\_eoc is reached, the counter is decremented. If the count goes back down to zero, a disturbance on the UVP pin is assumed and there is no consequence on the IC behavior. If $V_{UVP}$ stays below $V_{UVP\_th}$ until the counter reaches deb\_eoc: the device is disabled; most of the internal blocks are turned off and the internal consumption is reduced to $I_{q\_DIS}$ ; $V_{CC}$ is maintained between $V_{Cson}$ and $V_{Ccon}$ by the periodical activation of the internal HV-current source; the DEB counter is reset. Of course, if during the count-up $V_{UVP}$ exceeds $V_{UVP\_th}$ for some time, the DEB counter is decremented during that time and the IC disable is delayed accordingly. With IC disabled: if $V_{UVP}$ rises above $V_{UVP\_th}$ , the REST counter is incremented, and when it reaches rest\_eoc (corresponding to $t_{UVP\_REST}$ ), the IC resumes switching. Of course, if during the count-up, $V_{UVP}$ falls below $V_{UVP\_th}$ for some time, the REST counter is decremented during that time and the IC re-enabling is delayed accordingly. Figure 29. UVP timing An input undervoltage protection can be easily realized connecting the rectified mains to UVP pin through a voltage divider, as shown in Figure 30. Connection for input undervoltage protection/disable (isolated or non-isolated topologies). DS13285 - Rev 3 page 19/40 Figure 30. Connection for input undervoltage protection/disable (isolated or non-isolated topologies) If UVP function is not required, the UVP pin must be left floating. In this case, noise immunity of the pin is guaranteed by the internal pull-up $I_{UVP\ pull-up}$ (1 uA, typ.) present in the UVP block. If UVP function is required, RH value can be set arbitrarily, but some Mohms at least are recommended in order to minimize the power consumption of the UVP network. Then, if $V_{in\_UVP}$ is the desired input undervoltage threshold, the value of RL can be found from the following formula: #### **Equation 2** $$RL = \frac{V_{UVP\_th}}{\frac{V_{in\_UVP} - V_{UVP\_th}}{RH} + I_{UVP\_pull} - up}$$ (2) **Equation 3** (3) $$PUVP\left(Vin\right) = \frac{Vin^2}{RH + RL}$$ Thanks to the ultra-low consumption, the UVP pin can be used as an input to disable the SMPS from external, reaching the lowest input power consumption while the SMPS is still connected to the AC mains but not delivering power to its output. The purpose of the UVP debounce time $t_{UVP\_DEB}$ is also to guarantee some hold-up in case of a missing cycle of the input line, as illustrated in Figure 31. Hold-up in case of input line missing cycles. DS13285 - Rev 3 page 20/40 Figure 31. Hold-up in case of input line missing cycles ### 4.13 Overvoltage protection If the voltage across OVP pin ( $V_{OVP}$ ) exceeds the internal threshold $V_{OVP\_th}$ (4 V typ.) for a time greater than $t_{OVP\_DEB}$ (250 us, typ.), the PWM is disabled in autorestart for $t_{OVP\_REST}$ time (500 ms, typ.), until $V_{OVP}$ falls below $V_{OVP\_th}$ . The time interval $t_{\text{OVP\_DEB}}$ is intended to filter out possible noises/disturbances of the line, which could affect the correct operation of the function, and is obtained through an up/down counter, where $t_{\text{OVP\_DEB}}$ is the time the counter needs to reach its end-of-count (ovp\_eoc) starting from zero and counting always up. The operation is shown in Figure 32. OVP timing. When $V_{OVP}$ exceeds $V_{OVP\_th}$ , the up/down OVP counter is incremented. If $V_{OVP}$ falls below $V_{OVP\_th}$ before the OVP counter reaches ovp\_eoc, the counter is decremented. If the count goes down to zero, a disturbance on the OVP pin is assumed and there is no consequence on the IC behavior. If $V_{OVP}$ stays above $V_{OVP\_th}$ until the OVP counter reaches ovp\_eoc: the PWM is disabled in autorestart for a $t_{OVP\_REST}$ time interval; the OVP counter is reset; $V_{CC}$ is maintained between $V_{Cson}$ and $V_{Ccon}$ by the periodical activation of the internal HV-current source. Of course, if during the count-up $V_{OVP}$ falls below $V_{OVP\_th}$ for some time, during that time the counter is decremented and the PWM disable is delayed accordingly. When V<sub>OVP</sub> drops below V<sub>OVP th</sub>, the IC waits for the end of t<sub>OVP REST</sub>, then restarts with soft-start phase. DS13285 - Rev 3 page 21/40 Figure 32. OVP timing An input overvoltage protection can be easily realized connecting the rectified mains to OVP pin through a voltage divider, as shown in Figure 33. Connection for input overvoltage protection (iso/non-iso topologies). In case of non-isolated topologies, with the same principle an output overvoltage protection can be implemented, as shown in Figure 34. Connection for output overvoltage protection (non-iso topologies). If the OVP feature is not required, OVP pin must be connected to GND, which excludes the function. If the OVP feature is required, RH value can be set arbitrarily, but some Mohms at least are recommended in order to minimize the power consumption of the OVP network. Then, if $V_{in/out\_OVP}$ is the desired input/output overvoltage threshold, the value of RL can be calculated from the following formula: #### **Equation 4** $$RL = \frac{RH}{\frac{V_{in/out\_OVP}}{V_{OVP\_th}} - 1}$$ The power consumption of the OVP network at given Vin is expressed as: #### **Equation 5** (5) $$POVP\bigg(Vin\bigg) = \frac{Vin^2}{RH + RL}$$ in case of connection for input overvoltage protection and #### **Equation 6** (6) $$POVP\left(VOUT\right) = \frac{VOUT^2}{RH + RI}$$ in case of connection for output overvoltage protection. DS13285 - Rev 3 page 22/40 Figure 33. Connection for input overvoltage protection (iso/non-iso topologies) Figure 34. Connection for output overvoltage protection (non-iso topologies) ## 4.14 Undervoltage and overvoltage protection If both undervoltage and overvoltage protections are required, they can be set independently from each other through a single voltage divider, as illustrated in the figure below. DS13285 - Rev 3 page 23/40 Figure 35. Connection for input and output overvoltage protections (iso/non-iso topologies) The voltage divider equations are: #### **Equation 7** $$V_{in\_UVP} = \left(\frac{V_{UVP\_th}}{RL} - I_{UVP\_pull - up}\right) \cdot (RH + RM + RL) + RL \cdot I_{UVP\_pull - up}$$ (7) #### **Equation 8** $$V_{in\_OVP} = \left(V_{OVP\_th} - \frac{RH}{RH + RM + RL} \cdot \left(RL \cdot I_{UVP\_pull} - up\right)\right) \cdot \frac{RH + RM + RL}{RM + RL}$$ Considering that the value of RH is much higher than the values of RM and RL (Mohms vs. kohms), equations 7 and 8 can be approximated into Eq. 7.a) and Eq. 8.a) respectively: #### Equation 7.a (7.a) $$V_{in\_UVP} \sim \left(\frac{V_{UVP\_th}}{RL} - I_{UVP\_pull-up}\right) \cdot RH + RL \cdot I_{UVP\_pull-up}$$ #### **Equation 8.a** (8.a) $$V_{in\_OVP} \sim \left(V_{OVP\_th} - RL \cdot I_{UVP\_pull} - up\right) \cdot \frac{RH}{RM + RL}$$ Selecting arbitrarily the RH value, Equation 7.a) can be solved for RL: #### **Equation 9** (9) $$RL = \frac{V_{in\_UVP} + I_{UVP\_pull - up} \cdot RH - \sqrt{\left(V_{in\_UVP} + I_{UVP\_pull - up} \cdot RH\right)^2 - 4 \cdot V_{UVP\_th} \cdot I_{UVP\_pull - up} \cdot RH}}{2 \cdot I_{UVP\_pull - up}}$$ and Equation 8.a) for RM: #### **Equation 10** DS13285 - Rev 3 page 24/40 $$RM = \left( V_{OVP\_th} - RL \cdot I_{UVP\_pull} - up \right) \cdot \frac{RH}{V_{in\_OVP}} - RL$$ The power consumption of the UVP-OVP network at given Vin is expressed as: #### **Equation 11** (11) $$P_{UVP\_OVP}\bigg(V_{in}\bigg) = \frac{V_{in}^2}{RH + RM + RL}$$ As an example, if $V_{in\_UVP}$ and $V_{in\_OVP}$ design values are 50 Vdc and 450 Vdc respectively, and RH is set to 6 Mohm: from Equations 9 and 10 we have RL = 43 kohm, and RM = 60 kohm respectively, while from Equation 11 the power consumption of the network at 230 Vac is about 17 mW. #### 4.15 Thermal shutdown The power MOSFET junction temperature is sensed during the on-time through a diode integrated into the HV section of the chip. If a junction temperature higher than the internal threshold TSD ( $160^{\circ}$ C, typ.) is measured, the PWM is disabled for t<sub>RESTART</sub>. In order to increase robustness against electromagnetic noises, the protection is triggered only if the condition is met for nth = 3 consecutive switching cycles. After $t_{RESTART}$ , the IC resumes switching with soft-start phase: if a junction temperature above TSD is still measured for nth consecutive switching cycles, the protection is triggered and PWM is disabled again for $t_{RESTART}$ ; otherwise normal operation is restored. During $t_{RESTART}$ , $V_{CC}$ is maintained between $V_{Cson}$ and $V_{Ccon}$ by the HV current source periodical activation. Such a behavior is summarized in Figure 36. Thermal shutdown timing diagram. Figure 36. Thermal shutdown timing diagram DS13285 - Rev 3 page 25/40 # 5 Application information ## 5.1 Typical schematics AC Din Rin Dout Vout Col Col Col Cout VIPER31 VCC DRAIN OVP CONTROL FB COMP UVP GND R1 R2 C1 R2 C2 R1 R1 R1 R1 R1 R1 Figure 37. Flyback converter (non-isolated) Figure 38. Flyback converter (isolated) DS13285 - Rev 3 page 26/40 Figure 39. Flyback converter (primary regulation) Figure 40. Buck converter Figure 41. Buck-boost converter DS13285 - Rev 3 page 27/40 ### 5.2 Energy saving performances The VIPer31 allows the design of applications compliant with the most stringent energy saving regulations. In order to show the typical performances achievable, the active mode average efficiency and the efficiency at 10% of the rated output power of a single output flyback converter using VIPer31 have been measured and are reported in Table 9. In addition, Figures 52 and 53 show no-load and light load consumptions. 10% output load Active mode average Pin @ no-load **Parameter** $V_{\text{IN}}$ efficiency [%] efficiency [%] [mW] 115 V<sub>AC</sub> 83.2 85.9 26.0 Flyback iso, 15V/1.2A 230 V<sub>AC</sub> 77.4 86.6 29.7 Table 9. Power supply efficiency, VOUT = 15 V 30 20 10 50 100 150 200 250 300 V<sub>IN</sub> [V<sub>AC</sub>] Figure 42. PIN versus VIN in no-load, VOUT = 15V DS13285 - Rev 3 page 28/40 Figure 43. PIN versus VIN in light-load, VOUT = 15V DS13285 - Rev 3 page 29/40 ### 5.3 Layout guidelines and design recommendations A proper printed circuit board layout is essential for correct operation of any switch-mode converter and this is true for the VIPer as well. The main reasons to have a proper PCB layout are to: - · Provide clean signals to the IC, ensuring good immunity against external noises and switching noises - · Reduce the electromagnetic interferences, both radiated and conducted, to pass more easily the EMC When designing an SMPS using VIPer, the following basic rules should be considered: - Separating signal from power tracks: generally, traces carrying signal currents should run far from those carrying pulsed currents or with quickly swinging voltages. Signal ground traces should be connected to the IC signal ground, GND, using a single "star point", placed close to the IC. Power ground traces should be connected to the IC power ground, GND. The compensation network should be connected to the COMP, maintaining the trace to GND as short as possible. In case of two layer PCB, it is a good practice to route signal traces on one PCB side and power traces on the other side. - **Filtering sensitive pins:** some crucial points of the circuit need or may need filtering. A small high-frequency bypass capacitor to GND might be useful to get a clean bias voltage for the signal part of the IC and protect the IC itself during EFT/ESD tests. A low ESL ceramic capacitor (a few hundreds pF up to 0.1 µF) should be connected across VCC and GND, placed as close as possible to the IC. With flyback topologies, when the auxiliary winding is used, it is suggested to connect the VCC capacitor on the auxiliary return and then to the main GND using a single track. - Keep power loops as confined as possible: minimize the area circumscribed by current loops where high pulsed currents flow, in order to reduce its parasitic self-inductance and the radiated electromagnetic field: this greatly reduces the electromagnetic interferences produced by the power supply during the switching. In a flyback converter the most critical loops are: the one including the input bulk capacitor, the power switch, the power transformer, the one including the snubber, the one including the secondary winding, the output rectifier and the output capacitor. In a buck converter the most critical loop is the one including the input bulk capacitor, the power switch, the power inductor, the output capacitor and the free-wheeling diode. - Reduce line lengths: any wire acts as an antenna. With the very short rise times exhibited by EFT pulses, any antenna has the capability of receiving high-voltage spikes. By reducing line lengths, the level of radiated energy that is received is reduced, and the resulting spikes from electrostatic discharges are lower. This also keeps both resistive and inductive effects to a minimum. In particular, all of the traces carrying high currents, especially if pulsed (tracks of the power loops) should be as short and fat as possible. - Optimize track routing: as levels of pickup from static discharges are likely to be greater closer to the extremities of the board, it is wise to keep any sensitive lines away from these areas. Input and output lines often need to reach the PCB edge at some stage, but they can be routed away from the edge as soon as possible where applicable. Since vias are to be considered inductive elements, it is recommended to minimize their number in the signal path and avoid them when designing the power path. - **Improve thermal dissipation:** an adequate copper area has to be provided under the DRAIN pins as heat sink, while it is not recommended to place large copper areas on the GND. DS13285 - Rev 3 page 30/40 Figure 44. Recommended routing for flyback converter Figure 45. Recommended routing for buck converter DS13285 - Rev 3 page 31/40 ## 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ## 6.1 SO16N package information С SEATING PLANE 0,25 mm GAGE PLANE $\mathbb{C}$ Ε Α2 E1 Α1 Φ Figure 46. SO16N package outline DS13285 - Rev 3 page 32/40 Table 10. SO16N mechanical data | Dim. | mm | | | | | |--------|------|------|------|--|--| | Dilli. | Min. | Тур. | Max. | | | | Α | | | 1.75 | | | | A1 | 0.1 | | 0.25 | | | | A2 | 1.25 | | | | | | b | 0.31 | | 0.51 | | | | С | 0.17 | | 0.25 | | | | D | 9.8 | 9.9 | 10 | | | | E | 5.8 | 6 | 6.2 | | | | E1 | 3.8 | 3.9 | 4 | | | | е | | 1.27 | | | | | h | 0.25 | | 0.5 | | | | L | 0.4 | | 1.27 | | | | k | 0 | | 8 | | | | ccc | | | 0.1 | | | DS13285 - Rev 3 page 33/40 ## 7 Order code Table 11. Order code | Order code | I <sub>DLIM</sub> (OCP) typ | FOSC ± jitter | Package | |--------------|-----------------------------|---------------|----------------------| | VIPER318XDTR | <b>850</b> mA | 30 kHz ± 7% | | | VIPER319XDTR | <b>9</b> 90 mA | 30 KHZ ± 1 /0 | | | VIPER317LDTR | <b>7</b> 10 mA | | | | VIPER318LDTR | <b>85</b> 0 mA | 60 kHz ± 7% | SO16N tape and reel | | VIPER319LDTR | <b>9</b> 90 mA | | 30 for tape and feel | | VIPER317HDTR | <b>7</b> 10 mA | | | | VIPER318HDTR | PER318HDTR 850 mA 1: | | | | VIPER319HDTR | <b>9</b> 90 mA | | | DS13285 - Rev 3 page 34/40 ## **Revision history** **Table 12. Document revision history** | Date | Version | Changes | |-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------| | 31-Mar-2020 | 1 | Initial release. | | 8-Jun-2020 | 2 | Updated Section Features; updated Table 6, Table 7, Table 11; updated figures in Section 5.1 Typical schematics; minor text update. | | 17-Nov-2020 | 3 | Added data for VIPER317/318/319 in Section Features, in Table 7 and Table 11 | DS13285 - Rev 3 page 35/40 ## **Contents** | 1 | Pin s | setting | 2 | | |-----|--------|----------------------------------------------|----|--| | 2 | Elec | Electrical and thermal ratings | | | | | 2.1 | Electrical characteristics | 5 | | | 3 | Турі | cal electrical characteristics | 9 | | | 4 | Gen | eral description | 13 | | | | 4.1 | Block diagram | 13 | | | | 4.2 | Typical power capability | 13 | | | | 4.3 | Primary MOSFET | 14 | | | | 4.4 | High-voltage startup | 14 | | | | 4.5 | Soft startup | 15 | | | | 4.6 | Oscillator | 16 | | | | 4.7 | Pulse skipping | 16 | | | | 4.8 | Direct feedback | 17 | | | | 4.9 | Secondary feedback | 17 | | | | 4.10 | Pulse frequency modulation | 17 | | | | 4.11 | Overload protection | 18 | | | | 4.12 | Undervoltage protection | 18 | | | | 4.13 | Overvoltage protection | 21 | | | | 4.14 | Undervoltage and overvoltage protection | 23 | | | | 4.15 | Thermal shutdown | 25 | | | 5 | Appl | lication information | 26 | | | | 5.1 | Typical schematics | 26 | | | | 5.2 | Energy saving performances | 28 | | | | 5.3 | Layout guidelines and design recommendations | 30 | | | 6 | Pack | kage information | 32 | | | | 6.1 | [Package name] package information | 32 | | | 7 | Orde | er code | 34 | | | Rev | ision | history | 35 | | | Coı | ntents | | 36 | | | List of tables | <br> | 38 | |-----------------|------|----| | List of figures | <br> | 39 | ## **List of tables** | Table 1. | Pin description | |-----------|--------------------------------------| | Table 2. | Absolute maximum ratings | | Table 3. | Thermal data | | Table 4. | Avalanche characteristics | | Table 5. | Power section | | Table 6. | Supply section | | Table 7. | Controller section | | Table 8. | Typical power | | Table 9. | Power supply efficiency, VOUT = 15 V | | Table 10. | SO16N mechanical data | | Table 11. | Order code | | Table 12. | Document revision history 3 | # **List of figures** | Figure 1. | Connection diagram | . 2 | |--------------------------|--------------------------------------------------------------------------------------------|-----| | Figure 2. | R <sub>th JA</sub> versus copper area | . 5 | | Figure 3. | | . 9 | | Figure 4. | F <sub>OSC</sub> vs. T <sub>J</sub> | . 9 | | Figure 5. | V <sub>HV START</sub> vs. T <sub>J</sub> | . 9 | | Figure 6. | VF <sub>B_REF</sub> vs. T <sub>J</sub> | . 9 | | Figure 7. | Quiescent Current I <sub>q</sub> vs. T <sub>J</sub> | . 9 | | Figure 8. | Operating current I <sub>CC</sub> vs. T <sub>J</sub> | . 9 | | Figure 9. | I <sub>CH1</sub> vs. T <sub>J</sub> | 10 | | Figure 10. | I <sub>CH2</sub> vs. T <sub>J</sub> | 10 | | Figure 11. | I <sub>CH1</sub> vs. V <sub>DRAIN</sub> | 10 | | Figure 12. | I <sub>CH2</sub> vs. V <sub>DRAIN</sub> | 10 | | Figure 13. | G <sub>M</sub> vs. T <sub>J</sub> | 10 | | Figure 14. | I <sub>COMP</sub> vs. T <sub>J</sub> | 10 | | Figure 15. | R <sub>DSON</sub> vs. T <sub>J</sub> | 11 | | Figure 16. | R <sub>DSON</sub> vs. I <sub>DRAIN</sub> | | | Figure 17. | Static drain-source on resistance | | | Figure 18. | Power MOSFET C <sub>OSS</sub> vs. V <sub>DS</sub> @ V <sub>GS</sub> =0, f=1MHz | | | Figure 19. | V <sub>BVDSS</sub> vs. T <sub>J</sub> | | | Figure 20. | Output characteristic | | | Figure 21. | SOA SO16N package | | | Figure 22. | Maximum avalanche energy vs. Tj | 12 | | Figure 23. | Block diagram | 13 | | Figure 24. | Typical deliverable output power vs. T <sub>AMB</sub> (Vin: 85-265V <sub>AC</sub> ) | 14 | | Figure 25. | Power ON and power OFF | 15 | | Figure 26. | Soft startup | | | Figure 27. | Pulse skipping during startup | | | Figure 28. | Overload protection | | | Figure 29. | UVP timing. | | | Figure 30. | Connection for input undervoltage protection/disable (isolated or non-isolated topologies) | | | Figure 31. | Hold-up in case of input line missing cycles | | | Figure 32.<br>Figure 33. | OVP timing | | | Figure 34. | Connection for output overvoltage protection (non-iso topologies) | | | Figure 35. | Connection for input and output overvoltage protections (iso/non-iso topologies) | | | Figure 36. | Thermal shutdown timing diagram | | | Figure 37. | Flyback converter (non-isolated) | | | Figure 38. | Flyback converter (isolated) | | | Figure 39. | Flyback converter (primary regulation) | | | Figure 40. | Buck converter | 27 | | Figure 41. | Buck-boost converter | 27 | | Figure 42. | PIN versus VIN in no-load, VOUT = 15V | 28 | | Figure 43. | PIN versus VIN in light-load, VOUT = 15V | | | Figure 44. | Recommended routing for flyback converter | | | Figure 45. | Recommended routing for buck converter | | | Figure 46. | SO16N package outline | 32 | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS13285 - Rev 3 page 40/40