

## **GENERAL DESCRIPTION**



The ICS83940-02 is a low skew, 1-to-18 Fanout Buffer and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from ICS. The 83940-02 has two selectable clock inputs. The CLK0, nCLK0 pair can accept most

standard differential input levels. The single ended clock input accepts LVCMOS or LVTTL input levels. The low impedance LVCMOS/LVTTL outputs are designed to drive  $50\Omega$ series or parallel terminated transmission lines. The effective fanout can be increased from 18 to 36 by utilizing the ability of the outputs to drive two series terminated lines.

The ICS83940-02 is characterized at full 3.3V, full 2.5V and mixed 3.3V input and 2.5V output operating supply modes. Guaranteed output and part-to-part skew characteristics make the ICS83940 ideal for those clock distribution applications demanding well defined performance and repeatability.

## FEATURES

- 18 LVCMOS/LVTTL outputs,  $7\Omega$  typical output impedance
- Selectable LVCMOS\_Clock or CLK0, nCLK0 input pair
- LVCMOS\_CLK supports the following input types: LVCMOS or LVTTL
- CLK0, nCLK0 pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- Maximum output frequency: 200MHz
- Output skew: 120ps (maximum)
- Part-to-part skew: 850ps (maximum)
- Output supply modes:
- Core/Output 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V
- 0°C to 70°C ambient operating temperature
- · Industrial temperature information available upon request
- Pin compatible with the MPC940L in single supply applications

## BLOCK DIAGRAM



## **PIN ASSIGNMENT**



7mm x 7mm x 1.4mm package body Top View



## TABLE 1. PIN DESCRIPTIONS

| Number              | Name                     | Т      | уре      | Description                                                                                                                         |
|---------------------|--------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 12, 17, 25    | GND                      | Power  |          | Output supply ground.                                                                                                               |
| 3                   | LVCMOS_CLK               | Input  | Pulldown | Clock input. LVCMOS/LVTTL interface levels.                                                                                         |
| 4                   | CLK_SEL                  | Input  | Pulldown | Clock select input. Selects LVCMOS clock input<br>when HIGH. Selects CLK0, nCLK0 inputs when<br>LOW. LVCMOS/LVTTL itnerface levels. |
| 5                   | CLK0                     | Input  | Pulldown | Non-inverting differential clock input.                                                                                             |
| 6                   | nCLK0                    | Input  | Pullup   | Inverting differential clock input                                                                                                  |
| 7                   | V <sub>DD</sub>          | Power  |          | Core supply pin.                                                                                                                    |
| 8, 16, 21, 29       | V <sub>DDO</sub>         | Power  |          | Output supply pins.                                                                                                                 |
| 9, 10, 11, 13, 14,  | Q17, Q16, Q15, Q14, Q13, |        |          |                                                                                                                                     |
| 15, 18, 19, 20, 22, | Q12, Q11, Q10, Q9, Q8,   | Output |          | Clock outputs. $7\Omega$ typical output impedance.                                                                                  |
| 23, 24, 26, 27, 28, | Q7, Q6, Q5, Q4, Q3,      | Output |          | LVCMOS/LVTTL interface levels.                                                                                                      |
| 30, 31, 32          | Q2, Q1, Q0               |        |          |                                                                                                                                     |

NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                                  | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                          |                                                     |         | 4       |         | рF    |
|                       |                                            | $V_{dd}$ , $V_{ddd}$ = 3.465V                       |         | 12      |         | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance (per output) | V <sub>DD</sub> = 3.465V, V <sub>DDO</sub> = 2.625V |         | 18      |         | pF    |
|                       | (por carpar)                               | $V_{DD}, V_{DDO} = 2.625V$                          |         | 18      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                      |                                                     |         | 51      |         | KΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                    |                                                     |         | 51      |         | KΩ    |
| R <sub>out</sub>      | Output Impedance                           |                                                     | 5       | 7       | 12      | Ω     |

### TABLE 3A. CLOCK SELECT FUNCTION TABLE

| Control Input | Clo         | ock         |
|---------------|-------------|-------------|
| CLK_SEL       | CLK0, nCLK0 | LVCMOS_CLK  |
| 0             | Selected    | De-selected |
| 1             | De-selected | Selected    |

#### TABLE 3B. CLOCK INPUT FUNCTION TABLE

|         |            | Inputs         |                | Outputs | Innut to Output Mode         | Delerity      |
|---------|------------|----------------|----------------|---------|------------------------------|---------------|
| CLK_SEL | LVCMOS_CLK | CLK0           | nCLK0          | Q0:Q17  | Input to Output Mode         | Polarity      |
| 0       | _          | 0              | 1              | LOW     | Differential to Single Ended | Non Inverting |
| 0       | _          | 1              | 0              | HIGH    | Differential to Single Ended | Non Inverting |
| 0       |            | 0              | Biased; NOTE 1 | LOW     | Single Ended to Single Ended | Non Inverting |
| 0       | _          | 1              | Biased; NOTE 1 | HIGH    | Single Ended to Single Ended | Non Inverting |
| 0       | _          | Biased; NOTE 1 | 0              | HIGH    | Single Ended to Single Ended | Inverting     |
| 0       | _          | Biased; NOTE 1 | 1              | LOW     | Single Ended to Single Ended | Inverting     |
| 1       | 0          | _              | _              | LOW     | Single Ended to Single Ended | Non Inverting |
| 1       | 1          | —              | —              | HIGH    | Single Ended to Single Ended | Non Inverting |

NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels".



#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $V_{DD}$                                   | 4.6V                             |
|------------------------------------------------------------|----------------------------------|
| Inputs, V <sub>I</sub>                                     | -0.5V to $V_{_{\rm DD}}$ + 0.5 V |
| Outputs, V <sub>o</sub>                                    | -0.5V to $V_{\text{DDO}}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{J\!A}}$ | 47.9°C/W (0 lfpm)                |
| Storage Temperature, $T_{STG}$                             | -65°C to 150°C                   |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

## TABLE 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{DDD} = 3V \pm 5\%$ or $2.5V \pm 5\%$ , Ta = 0° to 70° to

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V                | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| V                | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 25      | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 25      | mA    |

## $\textbf{TABLE 4B. LVCMOS DC Characteristics, } V_{\text{dd}} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, V_{\text{ddo}} = 3V \pm 5\% \text{ or } 2.5V \pm 5\%, \text{Ta} = 0^{\circ} \text{ to } 70^{\circ} \text{$

| Symbol          | Parameter               |                        | Test Conditions                                        | Minimum | Typical | Maximum               | Units |
|-----------------|-------------------------|------------------------|--------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Innut Lligh Voltage     | LVCMOS_CLK             |                                                        | 0       |         | V . 0.2               | v     |
| V <sub>IH</sub> | Input High Voltage      | CLK_SEL                |                                                        | 2       |         | V <sub>DD</sub> + 0.3 | v     |
| V <sub>IL</sub> | Input Low Voltage       | LVCMOS_CLK             |                                                        | -0.3    |         | 1.3                   | V     |
|                 |                         | CLK_SEL                |                                                        | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current      | LVCMOS_CLK,<br>CLK_SEL | $V_{DD} = V_{IN} = 3.465 V \text{ or}$<br>2.625 V      |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current       | LVCMOS_CLK,<br>CLK_SEL | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -5      |         |                       | μA    |
| V               | Output High Voltage: NC |                        | V <sub>DDO</sub> = 3.465V                              | 2.4     |         |                       | V     |
| V <sub>OH</sub> | Output High Voltage; NC |                        | V <sub>DDO</sub> = 2.625V                              | 1.8     |         |                       | V     |
| V <sub>ol</sub> | Output Low Voltage; NC  | TE 1                   | V <sub>DDO</sub> = 3.465V or 2.625V                    |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DDO</sub>/2. See 3.3V Output Load Test Circuit Diagram.



### TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS, $V_{DD} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{DDO} = 3V \pm 5\%$ or $2.5V \pm 5\%$ , TA = 0° to 70° to

| Symbol           | Parameter                        |         | Test Conditions                                                 | Minimum   | Typical | Maximum                | Units |
|------------------|----------------------------------|---------|-----------------------------------------------------------------|-----------|---------|------------------------|-------|
|                  | Input High Current               | CLK0    | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$                   |           |         | 150                    | μA    |
| IH               | Input High Current               | nCLK0   | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$                 |           |         | 5                      | μA    |
| 1                | Input Low Current                | CLK0    | $V_{_{DD}} = 3.465 V \text{ or } 2.625 V,$<br>$V_{_{IN}} = 0 V$ | -5        |         |                        | μA    |
| IL               |                                  | nCLK0   | $V_{_{DD}} = 3.465V \text{ or } 2.625V,$<br>$V_{_{IN}} = 0V$    | -150      |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input Volt          | age     |                                                                 | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Input Common Mode V<br>NOTE 1, 2 | oltage; |                                                                 | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | V     |

NOTE 1: For single ended applications, the maximum input voltage for CLK0, nCLK0 is  $V_{DD}$  + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{\mu}$ .

### TABLE 5A. AC CHARACTERISTICS, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0° to 70°

| Symbol           | Parameter                    | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency             |                 |         |         | 200     | MHz   |
| tp <sub>LH</sub> | Propagation Delay; NOTE 1    |                 | 2       |         | 3.5     | ns    |
| tp <sub>HL</sub> | Propagation Delay; NOTE 1    |                 | 2       |         | 3.5     | ns    |
| <i>t</i> sk(o)   | Output Skew; NOTE 2, 4       |                 |         |         | 120     | ps    |
| <i>t</i> sk(pp)  | Part-to-Part Skew; NOTE 3, 4 |                 |         |         | 850     | ps    |
| t <sub>B</sub>   | Output Rise Time             | 20% to 80%      | 350     |         | 1050    | ns    |
| t <sub>F</sub>   | Output Fall Time             | 20% to 80%      | 350     |         | 1050    | ns    |
| odc              | Output Duty Cycle            | f ≤ 133MHz      | 45      |         | 55      | %     |

All parameters measured at  $f_{MAX}$  unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at  $V_{\text{DDO}}/2$ .

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{\text{DDO}}/2$ .

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages,

with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{_{DDO}}/2$ . NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



#### **TABLE 5B. AC CHARACTERISTICS,** $V_{DD} = 3.3V \pm 5\%$ ; $V_{DDO} = 2.5V \pm 5\%$ , TA = 0° to 70°

| Symbol           | Parameter                    | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency             |                 |         |         | 200     | MHz   |
| tp <sub>LH</sub> | Propagation Delay; NOTE 1    |                 | 2       |         | 3.5     | ns    |
| tp <sub>HL</sub> | Propagation Delay; NOTE 1    |                 | 2       |         | 3.5     | ns    |
| <i>t</i> sk(o)   | Output Skew; NOTE 2, 4       |                 |         |         | 120     | ps    |
| <i>t</i> sk(pp)  | Part-to-Part Skew; NOTE 3, 4 |                 |         |         | 850     | ps    |
| t <sub>R</sub>   | Output Rise Time             | 20% to 80%      | 350     |         | 1050    | ns    |
| t <sub>F</sub>   | Output Fall Time             | 20% to 80%      | 350     |         | 1050    | ns    |
| odc              | Output Duty Cycle            | f ≤ 133MHz      | 45      |         | 55      | %     |

All parameters measured at  $\mathbf{f}_{_{\rm MAX}}$  unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at  $V_{\text{DDO}}/2$ .

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{_{DDO}}/2$ .

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages,

with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{ppo}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

| Symbol           | Parameter                    | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency             |                 |         |         | 200     | MHz   |
| tp <sub>LH</sub> | Propagation Delay; NOTE 1    |                 | 2       |         | 3.5     | ns    |
| tp <sub>HL</sub> | Propagation Delay; NOTE 1    |                 | 2       |         | 3.5     | ns    |
| <i>t</i> sk(o)   | Output Skew; NOTE 2, 4       |                 |         |         | 120     | ps    |
| <i>t</i> sk(pp)  | Part-to-Part Skew; NOTE 3, 4 |                 |         |         | 850     | ps    |
| t <sub>B</sub>   | Output Rise Time             | 20% to 80%      | 350     |         | 1050    | ns    |
| t <sub>F</sub>   | Output Fall Time             | 20% to 80%      | 350     |         | 1050    | ns    |
| odc              | Output Duty Cycle            | f ≤ 133MHz      | 40      |         | 60      | %     |

### Table 5C. AC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , TA = 0° to 70°

All parameters measured at f<sub>MAX</sub> unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at  $V_{DDO}/2$ .

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{\text{DDO}}/2$ .

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages,

with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{\text{DDO}}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



# **PARAMETER MEASUREMENT INFORMATION**









# **APPLICATION** INFORMATION

## WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 1* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{cc}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{cc}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.





## DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested

here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER







FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE



FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER



## **APPLICATION SCHEMATIC EXAMPLE**

*Figure 3* shows an example of ICS83940-02 application schematic. In this example, the device is operated at  $V_{cc}$ =3.3V. The decoupling capacitor should be located as close as possible to the power pin. The differential input can accept different type of

input signals. In this example, this input is driven by a 3.3V LVPECL driver. For the LVCMOS output, a termination example is shown in this schematic. For more termination approaches, please refer to the LVCMOS Termination Application Note.



#### FIGURE 3. APPLICATION SCHEMATIC EXAMPLE



# **R**ELIABILITY INFORMATION

## Table 6. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 32 Lead LQFP

| θ <sub>JA</sub> by Velocity (Linear Feet per Minute)  |                    |                  |                       |  |  |  |  |
|-------------------------------------------------------|--------------------|------------------|-----------------------|--|--|--|--|
|                                                       | 0                  | 200              | 500                   |  |  |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards          | 67.8°C/W           | 55.9°C/W         | 50.1°C/W              |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards           | 47.9°C/W           | 42.1°C/W         | 39.4°C/W              |  |  |  |  |
| NOTE: Most modern PCB designs use multi-layered board | s. The data in the | second row perta | ains to most designs. |  |  |  |  |

#### TRANSISTOR COUNT

The transistor count for ICS83940-02 is: 4270



LOW SKEW, 1-TO-18 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

#### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP



#### TABLE 7. PACKAGE DIMENSIONS

| JEDEC VARIATION<br>ALL DIMENSIONS IN MILLIMETERS |            |         |         |  |  |  |
|--------------------------------------------------|------------|---------|---------|--|--|--|
| 0,445.01                                         | BBA        |         |         |  |  |  |
| SYMBOL                                           | MINIMUM    | NOMINAL | MAXIMUM |  |  |  |
| N                                                | 32         |         |         |  |  |  |
| Α                                                |            | 1.60    |         |  |  |  |
| A1                                               | 0.05       |         | 0.15    |  |  |  |
| A2                                               | 1.35       | 1.40    | 1.45    |  |  |  |
| b                                                | 0.30       | 0.37    | 0.45    |  |  |  |
| с                                                | 0.09       |         | 0.20    |  |  |  |
| D                                                | 9.00 BASIC |         |         |  |  |  |
| D1                                               | 7.00 BASIC |         |         |  |  |  |
| D2                                               | 5.60 Ref.  |         |         |  |  |  |
| E                                                | 9.00 BASIC |         |         |  |  |  |
| E1                                               | 7.00 BASIC |         |         |  |  |  |
| E2                                               | 5.60 Ref.  |         |         |  |  |  |
| е                                                | 0.80 BASIC |         |         |  |  |  |
| L                                                | 0.45       | 0.60    | 0.75    |  |  |  |
| θ                                                | 0°         |         | 7°      |  |  |  |
| ccc                                              |            |         | 0.10    |  |  |  |
| REFERENCE DOCUMENT: JEDEC PUBLICATION 95, MS-026 |            |         |         |  |  |  |

www.icst.com/products/hiperclocks.html



#### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking       | Package                | Count              | Temperature |
|-------------------|---------------|------------------------|--------------------|-------------|
| ICS83940AY-02     | ICS83940AY-02 | 32 Lead LQFP           | tray               | 0°C to 70°C |
| ICS83940AY-02T    | ICS83940AY-02 | 32 Lead LQFP           | 1000 Tape and Reel | 0°C to 70°C |
| ICS83940AY-02LF   | ICS3940AY02L  | 32 Lead LQFP Lead Free | tray               | 0°C to 70°C |
| ICS83940AY-02LFT  | ICS3940AY02L  | 32 Lead LQFP Lead Free | 1000 Tape and Reel | 0°C to 70°C |

NOTE: Parts that are ordered with an ""LF"" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

The aforementioned trademark, HiPerClockS<sup>™</sup> is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.



| REVISION HISTORY SHEET |                                     |    |                                                               |         |  |
|------------------------|-------------------------------------|----|---------------------------------------------------------------|---------|--|
| Rev                    | ev Table Page Description of Change |    |                                                               | Date    |  |
| A                      | Τ8                                  | 13 | Ordering Information Table - Added Lead Free Marking and Note | 7-30-07 |  |
|                        |                                     |    |                                                               |         |  |