# ICS843011C

# FemtoClock<sup>®</sup> Crystal-to-3.3V LVPECL Clock Generator

#### DATA SHEET

### **GENERAL DESCRIPTION**

The ICS843011C is a Fibre Channel Clock Generator. The ICS843011C uses a 26.5625MHz crystal to synthesize 106.25MHz or a 25MHz crystal to synthesize 100MHz. The ICS843011C has excellent <1ps phase jitter performance, over the 637kHz – 10MHz integration range. The ICS843011C is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space.

### FEATURES

- One differential 3.3V LVPECL output
- Crystal oscillator interface designed for 26.5625MHz, 18pF parallel resonant crystal
- Output frequency: 106.25MHz or 100MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter @ 100MHz, using a 25MHz crystal (637kHz 10MHz): 0.29ps (typical)
- 3.3V operating supply
- 0°C to 70°C ambient operating temperature
- Available in lead-free (RoHS 6) packaging

#### FREQUENCY TABLE

| Crystal (MHz) | Output Frequency (MHz) |
|---------------|------------------------|
| 26.5625       | 106.25                 |
| 25            | 100                    |

### BLOCK DIAGRAM



### **PIN ASSIGNMENT**



#### ICS843011C

8-Lead TSSOP 4.40mm x 3.0mm x 0.925mm package body G Package Top View

#### TABLE 1. PIN DESCRIPTIONS

| Number  | Name                 | Тур    | De | Description                                                                    |
|---------|----------------------|--------|----|--------------------------------------------------------------------------------|
| 1       | V <sub>CCA</sub>     | Power  |    | Analog supply pin.                                                             |
| 2       | V <sub>EE</sub>      | Power  |    | Negative supply pin.                                                           |
| 3,<br>4 | XTAL_OUT,<br>XTAL_IN | Input  |    | Crystal oscillator interface. XTAL_IN is the input,<br>XTAL_OUT is the output. |
| 5       | nc                   | Unused |    | No connect.                                                                    |
| 6, 7    | nQ, Q                | Output |    | Differential clock outputs. LVPECL interface levels.                           |
| 8       | V <sub>cc</sub>      | Power  |    | Core supply pin.                                                               |

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, V <sub>cc</sub>                                | 4.6V                     |
|----------------------------------------------------------------|--------------------------|
| Inputs, V <sub>I</sub>                                         | -0.5V to $V_{cc}$ + 0.5V |
| Outputs, I <sub>o</sub><br>Continuous Current<br>Surge Current | 50mA<br>100mA            |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{JA}}$       | 101.7°C/W (0 mps)        |
| Storage Temperature, T <sub>STG</sub>                          | -65°C to 150°C           |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### Table 2A. Power Supply DC Characteristics, $V_{_{CC}}$ = 3.3V±5%, Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions             | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------------------|------------------------|---------|-----------------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                             | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                             | V <sub>cc</sub> - 0.12 | 3.3     | V <sub>cc</sub> | V     |
| I <sub>CCA</sub> | Analog Supply Current | included in I <sub>EE</sub> |                        |         | 12              | mA    |
| I <sub>EE</sub>  | Power Supply Current  |                             |                        |         | 90              | mA    |

#### TABLE 2B. LVPECL DC CHARACTERISTICS, $V_{CC} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cc</sub> - 1.4 |         | V <sub>cc</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cc</sub> - 2.0 |         | V <sub>cc</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V  $_{\rm CC}$  - 2V.

#### TABLE 3. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 25          |         | 26.5625 | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

#### Table 4. AC Characteristics, $V_{cc} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                         | Parameter                  | Test Conditions                                 | Minimum | Typical | Maximum | Units |
|--------------------------------|----------------------------|-------------------------------------------------|---------|---------|---------|-------|
| F                              |                            | 25MHz                                           |         | 100     |         | MHz   |
| F <sub>out</sub>               | Output Frequency           | 26.5625MHz                                      |         | 106.25  |         | MHz   |
| +ii+( <i>Q</i> )               | RMS Phase Jitter (Random); | 106.25MHz;<br>Integration Range: 637kHz - 10MHz |         | 0.29    |         | ps    |
| <i>t</i> jit(Ø)                | NOTE 1                     | 100MHz;<br>Integration Range: 637kHz - 10MHz    |         | 0.29    |         | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                                      | 250     |         | 500     | ps    |
| odc                            | Output Duty Cycle          |                                                 | 49      |         | 51      | %     |

NOTE 1: Please refer to the Phase Noise Plots.



TYPICAL PHASE NOISE AT 106.25MHz



# **PARAMETER MEASUREMENT INFORMATION**

## **APPLICATION** INFORMATION

#### POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843011C provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$  and  $V_{CCA}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 1* illustrates how a 10 $\Omega$  resistor along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each V<sub>CCA</sub> pin.



FIGURE 1. POWER SUPPLY FILTERING

#### **C**RYSTAL INPUT INTERFACE

The ICS843011C has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using an 18pF parallel resonant

crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



FIGURE 2. CRYSTAL INPUT INTERFACE

#### **APPLICATION SCHEMATIC**

*Figure 3A* shows a schematic example of the ICS843011C. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18 pF parallel resonant 26.5625MHz crystal is used for generating

106.25MHz output frequency. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. For different board layout, the C1 and C2 values may be slightly adjusted for optimizing frequency accuracy.



FIGURE 3A. ICS843011C SCHEMATIC EXAMPLE

#### PC BOARD LAYOUT EXAMPLE

*Figure 3B* shows an example of ICS843011C P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed in the *Table 6*. There should be at least one decoupling



FIGURE 3B. ICS843011C PC BOARD LAYOUT EXAMPLE

capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane.

#### TABLE 6. FOOTPRINT TABLE

| Reference | Size |
|-----------|------|
| C1, C2    | 0402 |
| C3        | 0805 |
| C4, C5    | 0603 |
| R2        | 0603 |

NOTE: Table 6, lists component sizes shown in this layout example.

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS843011C. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS843011C is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 90mA = 311.85mW
- Power (outputs)<sub>Max</sub> = 30mW/Loaded Output pair

**Total Power**  $_{MAX}$  (3.465V, with all outputs switching) = 311.85mW + 30mW = **341.85mW** 

#### 2. Junction Temperature.

Junction temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_{A}$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_{A} =$  Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 5 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:  $70^{\circ}C + 0.342W * 90.5^{\circ}C/W = 101^{\circ}C$ . This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 5. THERMAL RESISTANCE $\theta_{_{JA}}$ FOR 8-PIN TSSOP, FORCED CONVECTION

| θ <sub>JA</sub> by Velocity (Meters per Second) |                       |                      |                        |  |  |
|-------------------------------------------------|-----------------------|----------------------|------------------------|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>101.7°C/W | <b>1</b><br>90.5°C/W | <b>2.5</b><br>89.8°C/W |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 4*.



FIGURE 4. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V  $_{\infty}$  - 2V.

• For logic high,  $V_{\text{out}} = V_{\text{ch_max}} = V_{\text{cc_max}} - 0.9V$ 

$$(V_{CCO_MAX} - V_{OH_MAX}) = 0.9V$$

• For logic low,  $V_{out} = V_{ol_MAX} = V_{cc_MAX} - 1.7V$  $(V_{cco_MAX} - V_{ol_MAX}) = 1.7V$ 

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$\begin{split} \mathsf{Pd}_{-}\mathsf{H} &= [(\mathsf{V}_{_{\mathsf{OH}_{-}\mathsf{MAX}}} - (\mathsf{V}_{_{\mathsf{CC}_{-}\mathsf{MAX}}} - 2\mathsf{V}))/\mathsf{R}_{_{-}}]^{*} (\mathsf{V}_{_{\mathsf{CC}_{-}\mathsf{MAX}}} - \mathsf{V}_{_{\mathsf{OH}_{-}\mathsf{MAX}}}) \\ &= [(2\mathsf{V} - (\mathsf{V}_{_{\mathsf{CC}_{-}\mathsf{MAX}}} - \mathsf{V}_{_{\mathsf{OH}_{-}\mathsf{MAX}}}))/\mathsf{R}_{_{-}}]^{*} (\mathsf{V}_{_{\mathsf{CC}_{-}\mathsf{MAX}}} - \mathsf{V}_{_{\mathsf{OH}_{-}\mathsf{MAX}}}) \\ &= [(2\mathsf{V} - 0.9\mathsf{V})/50\Omega]^{*} 0.9\mathsf{V} \\ &= \mathbf{19.8}\mathsf{mW} \end{split}$$

 $Pd_{L} = [(V_{ol_{MAX}} - (V_{ol_{MAX}} - 2V))/R_{L}] * (V_{ol_{MAX}} - V_{ol_{MAX}}) = [(2V - (V_{ol_{MAX}} - V_{ol_{MAX}}))/R_{L}] * (V_{ol_{MAX}} - V_{ol_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW** 

# **R**ELIABILITY INFORMATION

### TABLE 6. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for 8 Lead TSSOP

| $\theta_{JA}$ by Velocity (Meters per Second) |                       |                      |                        |  |  |  |
|-----------------------------------------------|-----------------------|----------------------|------------------------|--|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards   | <b>0</b><br>101.7°C/W | <b>1</b><br>90.5°C/W | <b>2.5</b><br>89.8°C/W |  |  |  |

#### TRANSISTOR COUNT

The transistor count for ICS843011C is: 2436

#### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



| TABLE 7 | . PACKAGE | DIMENSIONS |
|---------|-----------|------------|
|---------|-----------|------------|

| SYMBOL | Millin  | neters  |
|--------|---------|---------|
| STMBOL | Minimum | Maximum |
| N      | ł       | 8       |
| A      |         | 1.20    |
| A1     | 0.05    | 0.15    |
| A2     | 0.80    | 1.05    |
| b      | 0.19    | 0.30    |
| с      | 0.09    | 0.20    |
| D      | 2.90    | 3.10    |
| E      | 6.40 E  | BASIC   |
| E1     | 4.30    | 4.50    |
| е      | 0.65 E  | BASIC   |
| L      | 0.45    | 0.75    |
| α      | 0°      | 8°      |
| aaa    |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153

#### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature |
|-------------------|---------|--------------------------|--------------------|-------------|
| 843011CGLF        | 011CL   | 8 lead "Lead-Free" TSSOP | Tube               | 0°C to 70°C |
| 843011CGLFT       | 011CL   | 8 lead "Lead-Free" TSSOP | Tape & Reel        | 0°C to 70°C |

|     | REVISION HISTORY SHEET |              |                                                                                                                                                                                                                                                                 |         |  |  |
|-----|------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
| Rev | Table                  | Page         | Description of Change                                                                                                                                                                                                                                           |         |  |  |
| A   | Т8                     | 1<br>8<br>12 | Deleted HiperClocks logo and reference sentence in General Description.<br>Junction Temperature - updated paragraph.<br>Ordering Information Table - deleted leaded parts, deleted tape & reel count,<br>added nonleaded marking.<br>Updated header and footer. | 3/12/14 |  |  |
|     |                        |              |                                                                                                                                                                                                                                                                 |         |  |  |

# We've Got Your Timing Solution.



6024 Silver Creek Valley Road San Jose, CA 95138 Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Tech Support netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of vibra.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.