

"Spansion, Inc." and "Cypress Semiconductor Corp." have merged together to deliver high-performance, high-quality solutions at the heart of today's most advanced embedded systems, from automotive, industrial and networking platforms to highly interactive consumer and mobile devices. The new company "Cypress Semiconductor Corp." will continue to offer "Spansion, Inc." products to new and existing customers.

#### CONTINUITY OF SPECIFICATIONS

There is no change to this document as a result of offering the device as a Cypress product. Any changes that have been made are the result of normal document improvements and are noted in the document history page, where supported. Future revisions will occur when appropriate, and changes will be noted in a document history page.

#### CONTINUITY OF ORDERING PART NUMBERS

Cypress continues to support existing part numbers. To order these products, please use only the Ordering Part Numbers listed in this document.

#### FOR MORE INFORMATION

Please visit our website at www.cypress.com or contact your local sales office for additional information about Cypress products and services.

#### **OUR CUSTOMERS**

Cypress is for true innovators - in companies both large and small.

Our customers are smart, aggressive, out-of-the-box thinkers who design and develop game-changing products that revolutionize their industries or create new industries with products and solutions that nobody ever thought of before.

#### **ABOUT CYPRESS**

Founded in 1982, Cypress is the leader in advanced embedded system solutions for the world's most innovative automotive, industrial, home automation and appliances, consumer electronics and medical products. Cypress's programmable systems-onchip, general-purpose microcontrollers, analog ICs, wireless and USB-based connectivity solutions and reliable, high-performance memories help engineers design differentiated products and get them to market first.

Cypress is committed to providing customers with the best support and engineering resources on the planet enabling innovators and out-of-the-box thinkers to disrupt markets and create new product categories in record time. To learn more, go to www.cypress.com.

198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Revised November 16, 2017



### S98GL064NB0-007 MCP S98GL064NB0-008 MCP

64 Mbit (4M x 16-bit), 3 V, Flash and 32 Mbit (2M x 16-bit) Async Pseudo Static RAM

# **Distinctive Characteristics**

#### **MCP** Features

- Power supply voltage of 2.7 to 3.6 volt
- High performance
  - 90 ns access time (90 ns Flash, 70 ns pSRAM/SRAM)
  - 25 ns page read times

# **General Description**

The S98GL064NB0-007, -008 product series consists of:

- One S29GL064N flash memory device
- Top Boot (-007)
- Bottom Boot (-008)
- One 32 Mb asynchronous pSRAM (SPG032D970R3R)

Document

For detailed specifications, please refer to the individual data sheets.

- Packages
- 7 x 9 x 1.2 mm 56-ball FBGA
- Operating temperature

Publication Identification Number (PID)

– -40°C to +85°C

 S29GL-N
 S29GL-N\_00

 SPG032D970R3R
 SPG032D970R3R

٠



## 1. Product Selector Guide

| Device-Model#         | Flash Access<br>time (ns) | (p)SRAM<br>density | (p)SRAM Access time<br>(ns) | (p)SRAM type  | Package |
|-----------------------|---------------------------|--------------------|-----------------------------|---------------|---------|
| S98GL064NB0-007, -008 | 90                        | 32 Mb              | 70                          | SPG032D970R3R | TLC056  |

# 2. MCP Block Diagram





## 3. Connection Diagram



| MCP         | Flash-only Addresses | Shared Addresses |  |
|-------------|----------------------|------------------|--|
| S98GL064NB0 | A21                  | A20-A0           |  |

## 3.1 Special Handling Instructions For FBGA Package

Special handling is required for flash memory products in FBGA packages.

Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time.



# 4. Pin Description

| Pin               | Description                                                                                                                                                                                                                                                                                                                               |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A21–A0            | 22 Address Inputs (Common and Flash only) (A20-A0 for the S71GL032N)                                                                                                                                                                                                                                                                      |
| DQ15–DQ0          | 16 Data Inputs/Outputs (Common)                                                                                                                                                                                                                                                                                                           |
| CE1#f             | Chip Enable (Flash)                                                                                                                                                                                                                                                                                                                       |
| CE1#s             | Chip Enable 1 (pSRAM/SRAM)                                                                                                                                                                                                                                                                                                                |
| CE2s              | Chip Enable 2 (pSRAM/SRAM)                                                                                                                                                                                                                                                                                                                |
| OE#               | Output Enable (Common)                                                                                                                                                                                                                                                                                                                    |
| WE#               | Write Enable (Common)                                                                                                                                                                                                                                                                                                                     |
| RY/BY#            | Ready/Busy Output (Flash 1)                                                                                                                                                                                                                                                                                                               |
| UB#               | Upper Byte Control (pSRAM/SRAM)                                                                                                                                                                                                                                                                                                           |
| LB#               | Lower Byte Control (pSRAM/SRAM)                                                                                                                                                                                                                                                                                                           |
| RESET#            | Hardware Reset Pin, Active Low (Flash)                                                                                                                                                                                                                                                                                                    |
| WP#/ACC           | Hardware Write Protect/Acceleration Pin (Flash)                                                                                                                                                                                                                                                                                           |
| V <sub>CC</sub> f | Flash 3.0 volt-only single power supply (see <i>Product Selector Guide</i> for speed options and voltage supply tolerances)                                                                                                                                                                                                               |
| V <sub>CCS</sub>  | pSRAM/SRAM Power Supply                                                                                                                                                                                                                                                                                                                   |
| V <sub>SS</sub>   | Device Ground (Common)                                                                                                                                                                                                                                                                                                                    |
| NC                | Not Connected. No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB).                                                                                         |
| RFU               | Reserved for Future Use. No device internal signal is currently connected to the package connector but there is potential future use for the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices. |



# 5. Ordering Information

The order number is formed by a valid combinations of the following:



#### Valid Combinations

|                              | S98GL064N                | NB0 Valid Combinations             | Speed Options (po) ( |                         |               |                                    |
|------------------------------|--------------------------|------------------------------------|----------------------|-------------------------|---------------|------------------------------------|
| Base Ordering<br>Part Number | Package &<br>Temperature | Package Modifier /<br>Model Number |                      |                         |               | (p)SRAM Type /<br>Access Time (ns) |
| S98GL064NB0                  | н                        | 007                                | 0, 2, 3 (1)          | 90 / Top Boot Sector    | SPG032D970R3R | TLC056                             |
| 590GL004INB0                 |                          | 008                                |                      | 90 / Bottom Boot Sector |               |                                    |

Note

1. Type 0 is standard. Specify other options as required.

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.



### 6. Physical Dimensions

### 6.1 TLC056—56-ball Fine-Pitch Ball Grid Array (FBGA) 9 x 7 mm Package



| PACKAGE | TLC 056                      |           |      |                          |
|---------|------------------------------|-----------|------|--------------------------|
| JEDEC   | N/A                          |           |      |                          |
| D x E   | 9.00 mm x 7.00 mm<br>PACKAGE |           |      |                          |
| SYMBOL  | MIN                          | NOM       | MAX  | NOTE                     |
| A       |                              |           | 1.20 | PROFILE                  |
| A1      | 0.20                         |           |      | BALL HEIGHT              |
| A2      | 0.81                         |           | 0.97 | BODY THICKNESS           |
| D       |                              | 9.00 BSC. |      | BODY SIZE                |
| E       | 7.00 BSC.                    |           |      | BODY SIZE                |
| D1      | 5.60 BSC.                    |           |      | MATRIX FOOTPRINT         |
| E1      | 5.60 BSC.                    |           |      | MATRIX FOOTPRINT         |
| MD      | 8                            |           |      | MATRIX SIZE D DIRECTION  |
| ME      | 8                            |           |      | MATRIX SIZE E DIRECTION  |
| n       | 56                           |           |      | BALL COUNT               |
| φb      | 0.35                         | 0.40      | 0.45 | BALL DIAMETER            |
| eE      | 0.80 BSC.                    |           |      | BALL PITCH               |
| eD      | 0.80 BSC                     |           |      | BALL PITCH               |
| SD / SE | 0.40 BSC.                    |           |      | SOLDER BALL PLACEMENT    |
|         | A1,A8,D4,D5,E4,E5,H1,H8      |           |      | DEPOPULATED SOLDER BALLS |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

 ${\sf n}$  IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.

- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{e/2}$ 

8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

3348 \ 16-038.22a

<sup>9.</sup> N/A



## 7. Revision History

Spansion Publication Number: S98GL064NB0-007\_008

| Section                        | Description |  |  |
|--------------------------------|-------------|--|--|
| Revision 01 (October 21, 2014) |             |  |  |
| Initial release                |             |  |  |

### **Document History Page**

Document Title: S98GL064NB0-007 MCP, S98GL064NB0-008 MCP 64 Mbit (4M x 16 bit), 3 V, Flash and 32 Mbit (2M x 16 bit) Async Pseudo Static RAM Document Number: 002-00509

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change       |
|------|---------|--------------------|--------------------|-----------------------------|
| **   | -       | RYSU               | 10/21/2014         | Initial release             |
| *A   | 4996550 | RYSU               | 10/30/2015         | Updated to Cypress template |
| *В   | 5968845 | AESATMP8           | 11/16/2017         | Updated logo and Copyright. |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

#### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2014-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software in binary code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.