# 18Mb Pipelined QDR™II SRAM Burst of 4 ## IDT71P74804 IDT71P74604 #### **Features** - 18Mb Density (1Mx18, 512kx36) - Separate, Independent Read and Write Data Ports - Supports concurrent transactions - Dual Echo Clock Output - 4-Word Burst on all SRAM accesses - Multiplexed Address Bus One Read or One Write request per clock cycle - DDR (Double Data Rate) Data Bus - Four word burst data per two clock cycles on each port - Four word transfers per clock cycle - Depth expansion through Control Logic - HSTL (1.5V) inputs that can be scaled to receive signals from 1.4V to 1.9V. - Scalable output drivers - Can drive HSTL, 1.8V TTL or any voltage level from 1.4V to 1.9V. - Output Impedance adjustable from $35\Omega$ to $70\Omega$ - 1.8V Core Voltage (VDD) - 165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package - JTAG Interface #### Description The IDT QDRII™ Burst of four SRAMs are high-speed synchronous memories with independent, double-data-rate (DDR), read and write data ports. This scheme allows simultaneous read and write access for the maximum device throughput, with four data items passed with each read or write. Four data word transfers occur per clock cycle, providing quad-data-rate (QDR) performance. Comparing this with standard SRAM common I/O (CIO), single data rate (SDR) devices, a four to one increase in data access is achieved at equivalent clock speeds. Considering that QDRII allows clock speeds in excess of standard SRAM devices, the throughput can be increased well beyond four to one in most applications. Using independent ports for read and write data access, simplifies system design by eliminating the need for bi-directional buses. All buses associated with the QDRII are unidirectional and can be optimized for signal integrity at very high bus speeds. The QDRII has scalable output impedance on its data output bus and echo clocks, allowing the user to tune the bus for low noise and high performance. The QDRII has a single SDR address bus with read addresses and write addresses multiplexed. The read and write addresses interleave with each occurring a maximum of every other cycle. In the event that no operation takes place on a cycle, the subsequest cycle may begin with either a read or write. During write operations, the writing of individual bytes may be blocked through the use of byte write control signals. ## Functional Block Diagram Notes - 1) Represents 18 data signal lines for x18 and 36 signal lines for x36. - 2) Represents 18 address signal lines for x18 and 17 address signal lines for x36. - 3) Represents 2 signal lines for x18 and 4 signal lines for x36. - 4) Represents 36 signal lines for x18 and 72 signal lines for x36. SEPTEMBER 2008 The QDRII has echo clocks, which provide the user with a clock that is precisely timed to the data output, and tuned with matching impedance and signal quality. The user can use the echo clock for downstream clocking of the data. Echo clocks eliminate the need for the user to produce alternate clocks with precise timing, positioning, and signal qualities to guarantee data capture. Since the echo clocks are generated by the same source that drives the data output, the relationship to the data is not significantly affected by voltage, temperature and process, as would be the case if the clock were generated by an outside source. All interfaces of the QDRII SRAM are HSTL, allowing speeds beyond SRAM devices that use any form of TTL interface. The interface can be scaled to higher voltages (up to 1.9V) to interface with 1.8V systems if necessary. The device has a VDDQ and a separate Vref, allowing the user to designate the interface operational voltage, independent of the device core voltage of 1.8V VDD. The output impedance control allows the user to adjust the drive strength to adapt to a wide range of loads and transmission lines. The device is capable of sustaining full bandwidth on both the input and output ports simultaneously. All data is in four word bursts, with addressing capability to the burst level. #### Clocking The QDRII SRAM has two sets of input clocks, namely the K, $\overline{K}$ clocks and the C, $\overline{C}$ clocks. In addition, the QDRII has an output "echo" clock, CQ, $\overline{CQ}$ . The K and $\overline{K}$ clocks are the primary device input clocks. The K clock is, used to clock in the control signals ( $\overline{R}$ , $\overline{W}$ and $\overline{BWx}$ ), the address, first and third words of the data burst during a write operation. The $\overline{K}$ clock is used to clock in the control signals ( $\overline{BWx}$ ) and the second and fourth words of the data burst during a write operation. The K and $\overline{K}$ clocks are also used internally by the SRAM. In the event that the user disables the C and $\overline{C}$ clocks, the K and $\overline{K}$ clocks will be used to clock the data out of the output register and generate the echo clocks. The C and C clocks may be used to clock the data out of the output register during read operations and to generate the echo clocks. C and $\overline{C}$ must be presented to the SRAM within the timing tolerances. The output data from the QDRII will be closely aligned to the C and $\overline{C}$ input, through the use of an internal DLL. When C is presented to the QDRII SRAM, the DLL will have already internally clocked the first data word to arrive at the device output simultaneously with the arrival of the $\overline{C}$ clock. The C and second data word of the burst will also correspond. The third and fourth data words will follow on the next clock cycle of $\overline{C}$ and C, respectively. #### Single Clock Mode The QDRII SRAM may be operated with a single clock pair. C and $\overline{C}$ may be disabled by tying both signals high, forcing the outputs and echo clocks to be controlled instead by the K and $\overline{K}$ clocks. #### **DLL Operation** The DLL in the output structure of the QDRII SRAM can be used to closely align the incoming clocks C and $\overline{C}$ with the output of the data, generating very tight tolerances between the two. The user may disable the DLL by holding $\overline{Doff}$ low. With the DLL off, the C and $\overline{C}$ (or K and $\overline{K}$ if C and $\overline{C}$ are not used) will directly clock the output register of the SRAM. With the DLL off, there will be a propagation delay from the time the clock enters the device until the data appears at the output. #### **Echo Clock** The echo clocks, CQ and $\overline{CQ}$ , are generated by the C and $\overline{C}$ clocks (or K, $\overline{K}$ if C, $\overline{C}$ are disabled). The rising edge of C generates the rising edge of CQ, and the falling edge of $\overline{CQ}$ . The rising edge of $\overline{C}$ generates the rising edge of $\overline{CQ}$ and the falling edge of CQ. This scheme improves the correlation of the rising and falling edges of the echo clock and will improve the duty cycle of the individual signals. The echo clock is very closely aligned with the data, guaranteeing that the echo clock will remain closely correlated with the data, within the tolerances designated. #### **Read and Write Operations** QDRII devices internally store the 4 words of the burst as a single, wide word and will retain their order in the burst. There is no ability to address to the single word level or reverse the burst order; however, the byte write signals can be used to prevent writing any individual bytes, or combined to prevent writing one word of the burst. Read and write operations may be interleaved with each occurring on every other clock cycle. In the event that two reads or two writes are requested on adjacent clock cycles, the operation in progress will complete and the second request will be ignored. In the event that both a read and write are requested simultaneously, the read operation will win and the write operation will be ignored. Read operations are initiated by holding the read port select $(\overline{R})$ low, and presenting the read address to the address port during the rising edge of K which will latch the address. The data will then be read and will appear at the device output at the designated time in correspondence with the C and $\overline{C}$ clocks. Write operations are initiated by holding the write port select $(\overline{W})$ low and presenting the designated write address to the address bus. The QDRII SRAM will receive the address on the rising edge of clock K. On the following rising edge of K clock, the QDRII SRAM will receive the first data item of the four word burst on the data bus. Along with the data, the byte write $(\overline{BWx})$ inputs will be accepted, indicating which bytes of the data inputs should be written to the SRAM. On the following rising edge of $\overline{K}$ , the next word of the write burst and $\overline{BWx}$ will be accepted. The subsequent K and $\overline{K}$ rising edges will receive the last two words of the four word burst, with their $\overline{BWx}$ enables. #### **Output Enables** The QDRII SRAM automatically enables and disables the Q[X:0] outputs. When a valid read is in progress, and data is present at the output, the output will be enabled. If no valid data is present at the output (read not active), the output will be disabled (high impedance). The echo clocks will remain valid at all times and cannot be disabled or turned off. During power-up the Q outputs will come up in a high impedance state. #### Programmable Impedance An external resistor, RQ, must be connected between the ZQ pin on the SRAM and Vss to allow the SRAM to adjust its output drive impedance. The value of RQ must be 5X the value of the intended drive impedance of the SRAM. The allowable range of RQ to guarantee impedance matching with a tolerance of +/- 10% is between 175 ohms and 350 ohms, with $V_{\rm DDQ} = 1.5 \text{V}$ . The output impedance is adjusted every 1024 clock cycles to correct for drifts in supply voltage and temperature. If the user wishes to drive the output impedance of the SRAM to it's lowest value, the ZQ pin may be tied to $V_{\rm DDQ}$ . ### Pin Definitions | Symbol | Pin Function | Description | |----------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[X:0] | Input Synchronous | Data input signals, sampled on the rising edge of K and $\overline{K}$ clocks during valid write operations 1M x 18 D[17:0] 512K x 36 D[35:0] | | BW0, BW1<br>BW2, BW3 | Input Synchronous | Byte Write Select 0, 1, 2, and 3 are active LOW. Sampled on the rising edge of the K and again on the rising edge of $\overline{K}$ clocks during write operations. Used to select which byte is written into the device during the current portion of the write operations. Bytes not written remain unaltered. All the byte writes are sampled on the same edge as the data. Deselecting a Byte Write Select will cause the corresponding byte of data to be ignored and not written in to the device. 1M x 18 - $\overline{BWo}$ controls D[8:0] and $\overline{BW1}$ controls D[17:9], $\overline{BW2}$ controls D[26:18] and $\overline{BW3}$ controls D[35:27] | | SA | Input Synchronous | Address inputs are sampled on the rising edge of K clock during active read or write operations. These address inputs are multiplexed so a read and write can be initiated on alternate clock cycles. These inputs are ignored when the appropriate port is deselected. | | Q[X:0] | Output Synchronous | Data Output signals. These pins drive out the requested data during a Read operation. Valid data is driven out on the rising edge of both the C and $\overline{C}$ clocks during Read operations or K and $\overline{K}$ when operating in single clock mode. When the Read port is deselected, Q[X:0] are automatically three-stated. | | W | Input Synchronous | Write Control Logic active Low. Sampled on the rising edge of the positive input clock (K). When asserted active, a write operation is initiated. Deasserting will deselect the Write port, causing D[X:0] to be ignored. If a write operation has successfully been initiated, it will continue to completion, ignoring the $\overline{W}$ on the following clock cycle. This allows the user to continuously hold $\overline{W}$ low while bursting data into the SRAM. | | R | Input Synchronous | Read Control Logic, active LOW. Sampled on the rising edge of Positive Input Clock (K). When active, a read operation is initiated. Deasserting will cause the Read port to be deselected. When deselected, the pending access is allowed to complete and the output drivers are automatically three-stated following the next rising edge of the C clock. Each read access consists of a burst of four sequential transfer. If a read operation has successfully been initiated, it will continue to completion, ignoring the $\overline{R}$ on the following clock cycle. This allows the user to continuously hold $\overline{R}$ low while bursting data from the SRAM. | | С | Input Clock | Positive Output Clock Input. C is used in conjunction with $\overline{C}$ to clock out the Read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See application example for further details. | | C | Input Clock | Negative Output Clock Input. $\overline{C}$ is used in conjunction with C to clock out the Read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See application example for further details. | | К | Input Clock | Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the device and to drive out data through Q[X:0] when in single clock mode. All accesses are initiated on the rising edge of K. | | ĸ | Input Clock | Negative Input Clock Input. $\overline{K}$ is used to capture synchronous inputs being presented to the device and to drive out data through Q[X:0] when in single clock mode. | | CQ, CQ | Output Clock | Synchronous Echo clock outputs. The rising edges of these outputs are tightly matched to the synchronous data outputs and can be used as a data valid indication. These signals are free running and do not stop when the output data is three-stated. | | ZQ | Input | Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus impedance. Q[X:0] output impedance is set to 0.2 x RQ, where RQ is a resistor connected between ZQ and ground. Alternately, this pin can be connected directly to VDDQ, which enables the minimum impedance mode. This pin cannot be connected directly to GND or left unconnected. | 6111 tbl 02a ## Pin Definitions continued | Symbol | Pin Function | Description | |--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Doff | Input | DLL Turn Off. When low this input will turn off the DLL inside the device. The AC timings with the DLL turned off will be different from those listed in this data sheet. There will be an increased propagation delay from the incidence of C and $\overline{C}$ to Q, or K and $\overline{K}$ to Q as configured. The propagation delay is not a tested parameter, but will be similar to the propagation delay of other SRAM devices in this speed grade. | | TDO | Output | TDO pin for JTAG. | | TCK | Input | TCK pin for JTAG. | | TDI | Input | TDI pin for JTAG. An internal resistor will pull TDI to VDD when the pin is unconnected. | | TMS | Input | TMS pin for JTAG. An internal resistor will pull TMS to VDD when the pin is unconnected. | | NC | No Connect | No connects inside the package. Can be tied to any voltage level | | VREF | Input<br>Reference | Reference Voltage input. Static input used to set the reference level for HSTL inputs and Outputs as well as AC measurement points. | | VDD | Power<br>Supply | Power supply inputs to the core of the device. Should be connected to a 1.8V power supply. | | Vss | Ground | Ground for the device. Should be connected to ground of the system. | | VDDQ | Power<br>Supply | Power supply for the outputs of the device. Should be connected to a 1.5V power supply for HSTL or scaled to the desired output voltage. | 6111 tbl 02b ## Pin Configuration IDT71P74804 (1M x 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|---------------------------|---------------|----------------|-----|-----|-----------------|------|------|---------------------------|--------------| | Α | CQ | Vss/<br>SA <sup>(3)</sup> | NC/<br>SA (1) | $\overline{W}$ | BW1 | K | NC | R | SA | Vss/<br>SA <sup>(2)</sup> | CQ | | В | NC | Q9 | D9 | SA | NC | K | BW <sub>0</sub> | SA | NC | NC | Q8 | | С | NC | NC | D10 | Vss | SA | NC | SA | Vss | NC | Q7 | D8 | | D | NC | D11 | Q10 | Vss | Vss | Vss | Vss | Vss | NC | NC | D7 | | Е | NC | NC | Q11 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D6 | Q6 | | F | NC | Q12 | D12 | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | <b>Q</b> 5 | | G | NC | D13 | Q13 | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | D5 | | Н | Doff | VREF | VDDQ | VDDQ | VDD | Vss | VDD | VDDQ | VDDQ | Vref | ZQ | | J | NC | NC | D14 | VDDQ | VDD | Vss | VDD | VDDQ | NC | Q4 | D4 | | K | NC | NC | Q14 | VDDQ | VDD | Vss | VDD | VDDQ | NC | D3 | Q3 | | L | NC | Q15 | D15 | VDDQ | Vss | Vss | Vss | VDDQ | NC | NC | <b>Q</b> 2 | | М | NC | NC | D16 | Vss | Vss | Vss | Vss | Vss | NC | Q1 | D2 | | N | NC | D17 | Q16 | Vss | SA | SA | SA | Vss | NC | NC | D1 | | Р | NC | NC | Q17 | SA | SA | С | SA | SA | NC | D0 | Q0 | | R | TDO | TCK | SA | SA | SA | C | SA | SA | SA | TMS | TDI | | | | | | | | | | | | | 6111 thl 12h | 6111 tbl 12b ## 165-ball FBGA Pinout TOP VIEW #### NOTES: - 1. A3 is reserved for the 36Mb expansion address. - 2. A10 is reserved for the 72Mb expansion address. This must be tied or driven to VSS on the 1M x 18 QDRII Burst of 4 (71P74804) devices. - 3. A2 is reserved for the 144Mb expansion address. This must be tied or driven to VSS on the 1M x 18 QDRII Burst of 4 (71P74804) devices. ## Pin Configuration IDT71P74604 (512K x 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|---------------------------|--------------------------|----------------|-----------------|-----|-----------------|------|--------------------------|--------------------------|------------| | А | CQ | Vss/<br>SA <sup>(4)</sup> | NC/<br>SA <sup>(2)</sup> | $\overline{W}$ | BW <sub>2</sub> | ĸ | BW <sub>1</sub> | R | NC/<br>SA <sup>(1)</sup> | Vss<br>SA <sup>(3)</sup> | CQ | | В | Q27 | Q18 | D18 | SA | BW₃ | K | BW₀ | SA | D17 | Q17 | Q8 | | С | D27 | Q28 | D19 | Vss | SA | NC | SA | Vss | D16 | Q7 | D8 | | D | D28 | D20 | Q19 | Vss | Vss | Vss | Vss | Vss | Q16 | D15 | D7 | | Е | Q29 | D29 | Q20 | VDDQ | Vss | Vss | Vss | VDDQ | Q15 | D6 | Q6 | | F | Q30 | Q21 | D21 | VDDQ | VDD | Vss | VDD | VDDQ | D14 | Q14 | <b>Q</b> 5 | | G | D30 | D22 | Q22 | VDDQ | VDD | Vss | VDD | VDDQ | Q13 | D13 | <b>D</b> 5 | | Н | Doff | VREF | VDDQ | VDDQ | VDD | Vss | VDD | VDDQ | VDDQ | VREF | ZQ | | J | D31 | Q31 | D23 | VDDQ | VDD | Vss | VDD | VDDQ | D12 | Q4 | D4 | | Κ | Q32 | D32 | Q23 | VDDQ | VDD | Vss | VDD | VDDQ | Q12 | D3 | Q3 | | L | Q33 | Q24 | D24 | VDDQ | Vss | Vss | Vss | VDDQ | D11 | Q11 | Q2 | | М | D33 | Q34 | D25 | Vss | Vss | Vss | Vss | Vss | D10 | Q1 | D2 | | N | D34 | D26 | Q25 | Vss | SA | SA | SA | Vss | Q10 | D9 | D1 | | Р | Q35 | D35 | Q26 | SA | SA | С | SA | SA | Q9 | Do | Q0 | | R | TDO | TCK | SA | SA | SA | C | SA | SA | SA | TMS | TDI | 6111 tbl 12c ### 165-ball FBGA Pinout TOP VIEW #### NOTES: - 1. A9 is reserved for the 36Mb expansion address. - 2. A3 is reserved for the 72Mb expansion address. - 3. A10 is reserved for the 144Mb expansion address. This must be tied or driven to VSS on the 512K x 36 QDRII Burst of 4 (71P74604) devices. - 4. A2 is reserved for the 288Mb expansion address. This must be tied or driven to VSS on the 512K x 36 QDRII Burst of 4 (71P74604) devices. ## Absolute Maximum Ratings(1)(2) | Symbol | Rating | Value | Unit | |--------|----------------------------------------------------------|------------------------------|------| | VTERM | Supply Voltage on VDD with Respect to GND | -0.5 to +2.9 | V | | VTERM | Supply Voltage on VDDQ with Respect to GND | -0.5 to V <sub>DD</sub> +0.3 | ٧ | | VTERM | Voltage on Input terminals with respect to GND | -0.5 to VDD +0.3 | V | | VTERM | Voltage on Output and I/O terminals with respect to GND. | -0.5 to VDDQ +0.3 | V | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | Tstg | Storage Temperature | -65 to +150 | °C | | ЮИТ | Continuous Current into Outputs | <u>+</u> 20 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VDDQ must not exceed VDD during normal operation. ## Write Descriptions(1,2) | Signal | $\overline{BW}_0$ | BW <sub>1</sub> | BW <sub>2</sub> | BW <sub>3</sub> | |--------------|-------------------|-----------------|-----------------|-----------------| | Write Byte 0 | L | Х | Χ | Х | | Write Byte 1 | Χ | L | Χ | Х | | Write Byte 2 | Χ | Χ | L | Х | | Write Byte 3 | Х | Х | Х | L | #### NOTES: - 1) All byte write $(\overline{BWx})$ signals are sampled on the rising edge of K and again on $\overline{K}$ . The data that is present on the data bus in the designated byte will be latched into the input if the corresponding $\overline{BWx}$ held low. The rising edge of K will sample the first and third bytes of the four word burst and the rising edge of $\overline{K}$ will sample the second and fourth bytes of the four word burst. - 2) The availability of the $\overline{BWx}$ on designated devices is de scribed in the pin description table. - 3) The QDRII Burst of four SRAM has data forwarding. Aread request that is initiated on the cycle following a write request to the same address will produce the newly written data in response to the read request. ## Capacitance $(TA = +25^{\circ}C, f = 1.0MHz)^{(1)}$ | Symbol | Parameter | Conditions | Max. | Unit | |--------|-------------------------|-------------------------------------|------|------| | Cin | Input Capacitance | | 5 | pF | | Cclk | Clock Input Capacitance | $V_{DD} = 1.8V$<br>$V_{DDQ} = 1.5V$ | 6 | pF | | Co | Output Capacitance | | 7 | pF | #### NOTE: 6111 tbl 05 6111 tbl 09 6111 tbl 06 Tested at characterization and retested after any design or process change that may affect these parameters. ## Recommended DC Operating and Temperture Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|----------------------------|------|--------|------|------| | VDD | Power Supply<br>Voltage | 1.7 | 1.8 | 1.9 | ٧ | | VDDQ | I/O Supply Voltage | 1.4 | 1.5 | 1.9 | ٧ | | Vss | Ground | 0 | 0 | 0 | ٧ | | VREF | Input Reference<br>Voltage | 0.68 | VDDQ/2 | 0.95 | ٧ | | Та | Ambient<br>Temperature (1) | 0 | 25 | +70 | °C | #### NOTE: 6111 tbl 04 1. During production testing, the case temperarure equals the ambient temperature. ## **Application Example** ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 1.8 ± 100mV, VDDQ = 1.4V to 1.9V) | Parameter | Symbol | Test Conditions | | Min | Max | Unit | Note | |------------------------------|--------|--------------------------------------------|---------------------------------|-------------|-------------|------|------| | Input Leakage Current | liL | VDD = Max VIN = VSS to VDDQ | | -2 | +2 | μА | | | Output Leakage Current | lol | Output Disabled | | -2 | +2 | μΑ | | | | | VDD = Max. | 250MHz | - | 1100 | | | | Operating Current (x36): DDR | IDD | IOUT = 0mA (outputs open), | 200MHz | - | 950 | mA | 1 | | (100). 2211 | | Cycle Time > tkhkh Min | 167MHz | - | 850 | | | | | | VDD = Max, | 250MHz | - | 850 | | | | Operating Current (x18): DDR | IDD | IOUT = 0mA (outputs open), | 200MHz | - | 750 | mA | 1 | | | | Cycle Time <u>&gt;</u> tkhkh Min | 167MHz | - | 650 | | | | | | Device Deselected (in NOP state) | 250MHz | - | 375 | | | | Standby Current: NOP | ISB1 | IOUT = 0mA (outputs open),<br>f=Max. | 200MHz | - | 335 | mA | 2 | | | | All Inputs $\leq$ 0.2V or $\geq$ VDD -0.2V | 167MHz | - | 300 | 1 | | | Output High Voltage | VOH1 | $RQ = 250\Omega$ , $IOH = -15mA$ | | VDDQ/2-0.12 | VDDQ/2+0.12 | V | 3,7 | | Output Low Voltage | VOL1 | $RQ = 250\Omega$ , $IOL = 15mA$ | $RQ = 250\Omega$ , $IOL = 15mA$ | | VDDQ/2+0.12 | V | 4,7 | | Output High Voltage | VOH2 | IOH = -0.1mA | | VDDQ-0.2 | VDDQ | V | 5 | | Output Low Voltage | VOL2 | IOL = 0.1mA | | Vss | 0.2 | V | 6 | 6111 tbl 10c #### NOTES: - 1. Operating Current is measured at 100% bus utilization. - 2. Standby Current is only after all pending read and write burst operations are completed. - 3. Outputs are impedance-controlled. IOH = -(VDDQ/2)/(RQ/5) and is guaranteed by device characterization for $175\Omega \le RQ < 350\Omega$ . This parameter is tested at RQ = $250\Omega$ , which gives a nominal $50\Omega$ output impedance. - 4. Outputs are impedance-controlled. IOL = (VDDQ/2)/(RQ/5) and is guaranteed by device characterization for $175\Omega \le RQ < 350\Omega$ . This parameter is tested at $RQ = 250\Omega$ , which gives a nominal $50\Omega$ output impedance. - 5. This measurement is taken to ensure that the output has the capability of pulling to the VDDQ rail, and is not intended to be used as an impedance measurement point. - 6. This measurement is taken to ensure that the output has the capability of pulling to Vss, and is not intended to be used as an impedance measurement point. - 7. Programmable Impedance Mode. ## Input Electrical Characteristics Over the Operating Temperature and Supply Voltage Range ( $VDD = 1.8 \pm 100 \text{mV}$ , VDDQ = 1.4 V to 1.9V) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------|----------|-----------|-----------|------|-------| | Input High Voltage, DC | VIH (DC) | VREF +0.1 | VDDQ +0.3 | V | 1,2 | | Input Low Voltage, DC | VIL (DC) | -0.3 | VREF -0.1 | V | 1,3 | | Input High Voltage, AC | VIH (AC) | VREF +0.2 | - | V | 4,5 | | Input Low Voltage, AC | VIL (AC) | - | VREF -0.2 | V | 4,5 | **NOTES:** 6111 tbl 10d - 1. These are DC test criteria. DC design criteria is VREF <u>+</u> 50mV. The AC VIH/VIL levels are defined separately for measuring timing parameters. - 2. VIH (Max) DC = VDDQ+0.3, VIH (Max) AC = VDD +0.5V (pulse width $\leq$ 20% tKHKH (min)) - 3. VIL (Min) DC = -0.3V, VIL (Min) AC = -0.5V (pulse width $\leq$ 20% tKHKH (min)) - 4. This conditon is for AC function test only, not for AC parameter test. - 5. To maintain a valid level, the transitioning edge of the input must: - a) Sustain a constant slew rate from the current AC level through the target AC level, VIL(AC) or VIH(AC) - b) Reach at least the target AC level. - c) After the AC target level is reached, continue to maintain at least the target DC level, VIL(DC) or VIH(DC) ### **Overshoot Timing** ## ## **Undershoot Timing** ## **AC Test Conditions** | Parameter | Symbol | Value | Unit | |-------------------------------|--------|---------------|------| | Core Power Supply Voltage | VDD | 1.7-1.9 | V | | Output Power Supply Voltage | VDDQ | 1.4-1.9 | V | | Input High Level | VIH | (VDDQ/2)+ 0.5 | V | | Input Low Level | VIL | (VDDQ/2)- 0.5 | ٧ | | Input Reference Level | VREF | VDDQ/2 | V | | Input Rise/Fall Time | TR/TF | 0.3/0.3 | ns | | Output Timing Reference Level | | VDDQ/2 | V | NOTE: 6111tbl 11a 1. Parameters are tested with RQ=250 $\Omega$ ## Input Waveform ## **Output Waveform** ## AC Test Load ΔC Flectrical Characteristics (Vpp - 18 + 100mV Vppo | C EIE | <u>ctrical Characterist</u><br>I | - | <u>= 1.8 ± 10</u><br>MHz | | | | | ()(s,/) | | |------------|----------------------------------------------------------------------------------------------------------------|-------|--------------------------|-------|----------|-------|------|---------|-------| | | | | I | | MHz<br>I | | MHz | - | | | Symbol | Parameter | Min. | Max | Min. | Max | Min. | Max | Unit | Notes | | Clock Para | ameters | • | | • | | ı | | | I | | tkhkh | Clock Cycle Time $(K,\overline{K},C,\overline{C})$ | 4.00 | 8.40 | 5.00 | 8.40 | 6.00 | 8.40 | ns | | | tKC var | Clock Phase Jitter (K, $\overline{K}$ ,C, $\overline{C}$ ) | - | 0.20 | - | 0.20 | - | 0.20 | ns | 1,5 | | tkhkl | Clock High Time (K, $\overline{K}$ ,C, $\overline{C}$ ) | 1.60 | - | 2.00 | - | 2.40 | - | ns | 8 | | tklkh | Clock LOW Time $(K,\overline{K},C,\overline{C})$ | 1.60 | - | 2.00 | - | 2.40 | - | ns | 8 | | tkhkh | Clock to $\overline{\text{clock}}$ (K $\rightarrow \overline{\text{K}}$ ,C $\rightarrow \overline{\text{C}}$ ) | 1.80 | - | 2.20 | - | 2.70 | - | ns | 9 | | t⊼нкн | $\overline{\text{Clock}}$ to clock $(\overline{K} \rightarrow K, \overline{C} \rightarrow C)$ | 1.80 | - | 2.20 | - | 2.70 | - | ns | 9 | | tkhch | Clock to data clock (K $\rightarrow$ C, $\overline{K}$ $\rightarrow$ $\overline{C}$ ) | 0.00 | 1.80 | 0.00 | 2.30 | 0.00 | 2.80 | ns | | | tKC lock | DLL lock time (K, C) | 1024 | - | 1024 | - | 1024 | - | cycles | 2 | | tKC reset | K static to DLL reset | 30 | - | 30 | - | 30 | • | ns | | | Output Pa | rameters | | | | | | | | | | tchqv | C, C HIGH to output valid | - | 0.45 | - | 0.45 | - | 0.50 | ns | 3 | | tCHQX | C, C HIGH to output hold | -0.45 | - | -0.45 | - | -0.50 | - | ns | 3 | | tCHCQV | C, C HIGH to echo clock valid | - | 0.45 | - | 0.45 | - | 0.50 | ns | 3 | | tCHCQX | C, C HIGH to echo clock hold | -0.45 | - | -0.45 | - | -0.50 | - | ns | 3 | | tcqhqv | CQ, CQ HIGH to output valid | - | 0.30 | - | 0.35 | - | 0.40 | ns | | | tcqhqx | CQ, CQ HIGH to output hold | -0.30 | - | -0.35 | - | -0.40 | 1 | ns | | | tCHQZ | C HIGH to output High-Z | - | 0.45 | - | 0.45 | - | 0.50 | ns | 3,4,5 | | tCHQX1 | C HIGH to output Low-Z | -0.45 | - | -0.45 | - | -0.50 | - | ns | 3,4,5 | | Set-Up Tir | mes | | | | | | | | | | tavkh | Address valid to $K,\overline{K}$ rising edge | 0.50 | - | 0.60 | - | 0.70 | - | ns | 6 | | tIVKH | $\overline{R}, \overline{W}$ inputs valid to $K, \overline{K}$ rising edge | 0.50 | - | 0.60 | - | 0.70 | - | ns | | | tdvkh | Data-in and BWx valid to K, K rising edge | 0.35 | - | 0.40 | - | 0.50 | - | ns | | | Hold Time | es | • | - | | | | | | | | tkhax | $K,\overline{K}$ rising edge to address hold | 0.50 | - | 0.60 | - | 0.70 | - | ns | 6 | | tkhix | $K,\overline{K}$ rising edge to $\overline{R},\overline{W}$ inputs hold | 0.50 | - | 0.60 | - | 0.70 | - | ns | | | tkhdx | K, $\overline{K}$ rising edge to data-in and $\overline{BWx}$ hold | 0.35 | - | 0.40 | - | 0.50 | - | ns | | 6111 tbl 11 #### NOTES: - All address in puts must meet the specified setup and floor times for all falcining clock edges. During production testing, the case temperature equals TA. Clock High Time (tKHKL) and Clock Low Time (tKLKH) should be within 40% to 60% of the cycle time (tKHKH). Clock to clock time (tKHKH) and Clock to clock time (tKHKH) should be within 45% to 55% of the cycle time (tKHKH). NOTES: Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. Vdd slew rate must be less than 0.1V DC per 50 ns for DLL lock retention. DLL lock time begins once Vdd and input clock are stable. If C,C are tied High, K,K become the references for C,C timing parameters. To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention because tCHQX1 is a MIN parameter that is worse case at totally different test conditions (0°C, 1.9V) than tCHQZ, which is a MAX parameter (worst case at 70°C, 1.7V) It is not possible for two SRAMs on the same board to be at such different voltage and temperature. This parameter is guaranteed by device characterization, but not production tested. All address inputs must meet the specified setup and hold times for all latching clock edges. During production testing the case temperature equals TA ## Timing Waveform of Combined Read and Write Cycles #### IEEE 1149.1 TEST ACCESS PORT AND BOUNDARY SCAN-JTAG This part contains an IEEE standard 1149.1 Compatible Test Access Port (TAP). The package pads are monitored by the Serial Scan circuitry when in test mode. This is to support connectivity testing during manufacturing and system diagnostics. In conformance with IEEE 1149.1, the SRAM contains a TAP controller, Instruction register, Bypass Register and ID register. The TAP controller has a standard 16-state machine that resets internally upon power-up; therefore, the TRST signal is not required. It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfacing with normal operation of the SRAM, TCK must be tied to VSS to preclude a mid level input. TMS and TDI are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected, but they may also be tied to VDD through a resistor. TDO should be left unconnected. #### JTAG Block Diagram ## TAP Controller State Diagram #### JTAG Instruction Coding | IR2 | IR1 | IR0 | Instruction | TDO Output | Notes | |-----|-----|-----|----------------|-------------------------|-------| | 0 | 0 | 0 | EXTEST | Boundary Scan Register | | | 0 | 0 | 1 | IDCODE | Identification register | 2 | | 0 | 1 | 0 | SAMPLE-Z | Boundary Scan Register | 1 | | 0 | 1 | 1 | RESERVED | Do Not Use | 5 | | 1 | 0 | 0 | SAMPLE/PRELOAD | Boundary Scan register | 4 | | 1 | 0 | 1 | RESERVED | Do Not Use | 5 | | 1 | 1 | 0 | RESERVED | Do Not Use | 5 | | 1 | 1 | 1 | BYPASS | Bypass Register | 3 | NOTES: 6111tbl 13 - Places Qs in Hi-Z in order to sample all input data regardless of other SRAM inputs. - 2. TDI is sampled as an input to the first ID register to allow for the serial shift of the external TDI data. - Bypass register is initialized to Vss when BYPASS instruction is invoked. The Bypass Register also holds serially loaded TDI when existing the Shift DR states. - 4. SAMPLE instruction does not place output pins in Hi-Z. - 5. This instruction is reserved for future use. ## Scan Register Definition | Part | Instrustion<br>Register | Bypass<br>Register | ID<br>Register | Boundry<br>Scan | |---------|-------------------------|--------------------|----------------|-----------------| | 512Kx36 | 3 bits | 1 bit | 32 bits | 107 bits | | 1Mx18 | 3 bits | 1 bit | 32 bits | 107 bits | 6111 tbl14 ## **Identification Register Definitions** | INSTRUCTION FIELD | ALL DEVICES | DESCRIPTION | PART NUMBER | |------------------------------------|------------------|----------------------------------------------|------------------------| | Revision Number (31:29) | 0x0 | Revision Number | | | Device ID (28:12) | 0x0280<br>0x0281 | 512Kx36 QDRII BURST OF 4<br>1Mx18 | 71P74604S<br>71P74804S | | IDT JEDEC ID CODE (11:1) | 0x033 | Allows unique identification of SRAM vendor. | | | ID Register Presence Indicator (0) | 1 | Indicates the presence of an ID register. | | 6111 tbl 15 ## Boundary Scan Exit Order | ORDER | PIN ID | |-------|--------| | 1 | 6R | | 2 | 6P | | 3 | 6N | | 4 | 7P | | 5 | 7N | | 6 | 7R | | 7 | 8R | | 8 | 8P | | 9 | 9R | | 10 | 11P | | 11 | 10P | | 12 | 10N | | 13 | 9P | | 14 | 10M | | 15 | 11N | | 16 | 9M | | 17 | 9N | | 18 | 11L | | 19 | 11M | | 20 | 9L | | 21 | 10L | | 22 | 11K | | 23 | 10K | | 24 | 9J | | 25 | 9K | | 26 | 10J | | 27 | 11J | | 28 | 11H | | 29 | 10G | | 30 | 9G | | 31 | 11F | | 32 | 11G | | 33 | 9F | | 34 | 10F | | 35 | 11E | | 36 | 10E | | ORDER | PIN ID | |-------|----------| | 37 | 10D | | 38 | 9E | | 39 | 10C | | 40 | 11D | | 41 | 9C | | 42 | 9D | | 43 | 11B | | 44 | 11C | | 45 | 9B | | 46 | 10B | | 47 | 11A | | 48 | Internal | | 49 | 9A | | 50 | 8B | | 51 | 7C | | 52 | 6C | | 53 | 8A | | 54 | 7A | | 55 | 7B | | 56 | 6B | | 57 | 6A | | 58 | 5B | | 59 | 5A | | 60 | 4A | | 61 | 5C | | 62 | 4B | | 63 | 3A | | 64 | 1H | | 65 | 1A | | 66 | 2B | | 67 | 3B | | 68 | 1C | | 69 | 1B | | 70 | 3D | | 71 | 3C | | 72 | 1D | | ORDER | PIN ID | |-------|--------| | 73 | 2C | | 74 | 3E | | 75 | 2D | | 76 | 2E | | 77 | 1E | | 78 | 2F | | 79 | 3F | | 80 | 1G | | 81 | 1F | | 82 | 3G | | 83 | 2G | | 84 | 1J | | 85 | 2يا | | 86 | 3K | | 87 | 3J | | 88 | 2K | | 89 | 1K | | 90 | 2L | | 91 | 3L | | 92 | 1M | | 93 | 1L | | 94 | 3N | | 95 | 3M | | 96 | 1N | | 97 | 2M | | 98 | 3P | | 99 | 2N | | 100 | 2P | | 101 | 1P | | 102 | 3R | | 103 | 4R | | 104 | 4P | | 105 | 5P | | 106 | 5N | | 107 | 5R | 6111 tbl 16 6111 tbl 17 6111 tbl 18 JTAG DC Operating Conditions | Parameter | Symbol | Min | Тур | Max | Unit | Note | |----------------------------------|--------|------------|-----|---------|------|------| | Output Power Supply | VDDQ | 1.4 | - | 1.9 | ٧ | | | Power Supply Voltage | VDD | 1.7 | 1.8 | 1.9 | ٧ | | | Input High Level | VIH | 1.3 | - | VDD+0.3 | ٧ | | | Input Low Level | VIL | -0.3 | - | 0.5 | ٧ | | | TCK Input Leakage Current | liL | -5 | - | +5 | μΑ | | | TMS, TDI Input Leakage Current | lıL | -15 | - | +15 | μΑ | | | TDO Output Leakage Current | lol | -5 | - | +5 | μΑ | | | Output High Voltage (IOH = -1mA) | Voh | VDDQ - 0.2 | - | VDDQ | V | 1 | | Output Low Voltage (IOL = 1mA) | Vol | Vss | - | 0.2 | ٧ | 1 | NOTE: 6111 tbl 19 #### JTAG AC Test Conditions | Parameter | Symbol | Value | Unit | Note | |-----------------------------------------|--------|---------|------|------| | Input High Level | VIH | 1.8 | V | | | Input Low Level | VIL | 0 | V | | | Input Rise/Fall Time | TR/TF | 1.0/1.0 | ns | | | Input and Output Timing Reference Level | | 0.9 | ٧ | 1 | NOTE: 6111 tbl 20 ### JTAG Input Test Waveform ## JTAG AC Test Load ## JTAG Output Test Waveform <sup>1.</sup> The output impedance of TDO is set to 50 ohms (nominal process) and does not vary with the external resistor connected to ZQ. <sup>1.</sup> For SRAM outputs see AC test load on page 13. JTAG AC Characteristics | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------|--------|-----|-----|------|------| | TCK Cycle Time | tchch | 50 | - | ns | | | TCK High Pulse Width | tCHCL | 20 | - | ns | | | TCK Low Pulse Width | tclch | 20 | - | ns | | | TMS Input Setup Time | tMVCH | 5 | - | ns | | | TMS Input Hold Time | tchmx | 5 | - | ns | | | TDI Input Setup Time | tDVCH | 5 | - | ns | | | TDI Input Hold Time | tCHDX | 5 | - | ns | | | SRAM Input Setup Time | tsvch | 5 | - | ns | | | SRAM Input Hold Time | tchsx | 5 | - | ns | | | Clock Low to Output Valid | tclav | 0 | 10 | ns | | 6111 tbl21 ## JTAG Timing Diagram ## Package Diagram Outline for 165-Ball Fine Pitch Grid Array ## Ordering Information CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: ipchelp@idt.com 800-345-7015 ## **Revision History** | <b>REVISION</b> | <u>DATE</u> | <u>PAGES</u> | <u>DESCRIPTION</u> | |-----------------|-------------|--------------|------------------------------------------------------------------| | 0 | 07/20/05 | p. 1-22 | Released Final datasheet | | 1 | 12/07/07 | p. 1-22 | Removed 71P4204 and 71P4104 speed grades. | | 2 | 09/23/08 | p. 12 | Change 250MHz and 200MHz max tKHKH from 6.30 and 7.88 to 8.40ns. |