# Power-Voltage Monitoring IC with Watchdog Timer # **Description** The MB3793 is an integrated circuit to monitor power voltage; it incorporates a watchdog timer. A reset signal is output when the power is cut or falls abruptly. When the power recovers normally after resetting, a power-on reset signal is output to microprocessor units (MPUs). An internal watchdog timer with two inputs for system operation diagnosis can provide a fail-safe function for various application systems. The model number and package code are as shown below. | Model No. | Marking Code | Detection Voltage | |-----------|--------------|-------------------| | MB3793-42 | 3793-A | 4.2 V | ### **Features** - Precise detection of power voltage fall: ±2.5% - Detection voltage with hysteresis - Low power dispersion: $I_{CC}$ = 27 $\mu$ A (reference) - Internal dual-input watchdog timer - Watchdog timer halt function (by inhibition terminal) - Independently-set watchdog and reset times - Mask option for detection voltage (4.9 to 2.4 V, 0.1-V steps) - Two types of packages (SOP-8pin: 2 types) # **Application** ■ Arcade Amusement etc. ### Contents | De | escription | 1 | |----|---------------------------------------------------|----| | Fe | eatures | 1 | | Αŗ | pplication | 1 | | 1. | PIN ASSIGNMENT | 3 | | 2. | PIN DESCRIPTION | 3 | | 3. | BLOCK DIAGRAM | 4 | | 4. | BLOCK FUNCTIONS | 5 | | 5. | ABSOLUTE MAXIMUM RATINGS | 6 | | 6. | RECOMMENDED OPERATING CONDITIONS | 6 | | 7. | ELECTRICAL CHARACTERISTICS | 7 | | | 7.1 DC Characteristics | | | | 7.2 AC Characteristics | | | 8. | TIMING DIAGRAM | 9 | | | 8.1 Basic operation (Positive clock pulse) | 9 | | | 8.2 Basic operation (Negative clock pulse) | | | | 8.3 Single-clock input monitoring (Positive clock | k | | | pulse) | 11 | | | | | | 8.4 Inhibition operation (Positive clock pulse | . 12 | |------------------------------------------------|------| | 8.5 Clock pulse input (Positive clock pulse) | 13 | | 8.6 Inhibition input rising and falling time | 13 | | 9. OPERATION SEQUENCE | 14 | | 10. TYPICAL CHARACTERISTICS | 15 | | 11. STANDARD CONNECTION | 18 | | 12. APPLICATION EXAMPLE | 19 | | 12.1 Monitoring Single Clock | 19 | | 12.2 Watchdog Timer Stopping | 19 | | 13. NOTES ON USE | 20 | | 14. ORDERING INFORMATION | 20 | | 15. ROHS COMPLIANCE INFORMATION | 20 | | 16. PACKAGE DIMENSIONS | 21 | | 17. MAJOR CHANGES | 23 | | Document History | 23 | | Sales Solutions and Legal Information | 24 | 1. Pin Assignment # 2. Pin Description | Pin No. | Symbol | Description | Pin No. | Symbol | Description | |---------|--------|-------------------------------|---------|-----------------|----------------------------------| | 1 | RESET | Outputs reset | 5 | V <sub>CC</sub> | Power supply | | 2 | CTW | Sets monitoring time | 6 | INH | Inhibits watchdog timer function | | 3 | CTP | Sets power-on reset hold time | 7 | CK2 | Inputs clock 2 | | 4 | GND | Ground | 8 | CK1 | Inputs clock 1 | 3. Block Diagram ### 4. Block Functions ### 1. Comp. S Comp. S is a comparator with hysteresis to compare the reference voltage with a voltage (Vs) that is the result of dividing the power voltage (Vcc) by resistors $R_1$ and $R_2$ . When Vs falls below 1.24 V, a reset signal is output. This function enables the MB3793 to detect an abnormality within 1 $\mu$ s when the power is cut or falls abruptly. ### 2. Comp. O Comp. O is a comparator to control the reset signal (RESET) output and compares the threshold voltage with the voltage at the CTP terminal for setting the power-on reset hold time. When the voltage at the CTP terminal exceeds the threshold voltage, resetting is canceled. ### 3. Reset Output Buffer Since the reset (RESET) output buffer has CMOS organization, no pull-up resistor is needed. #### 4. Pulse Generator The pulse generator generates pulses when the voltage at the CK1 and CK2 input clock terminals changes to High from Low level (positive-edge trigger) and exceeds the threshold voltage; it sends the clock signal to the watchdog timer. ### 5. Watchdog Timer The watchdog timer can monitor two clock pulses. Short-circuit the CK1 and CK2 clock terminals to monitor a single clock pulse. ### 6. Inhibition Terminal The inhibition (INH) terminal forces the watchdog timer on/off. When this terminal is High level, the watchdog timer is stopped. ### 7. Flip-flop Circuit The flip-flop circuit RSFF1 controls charging and discharging of the power-on reset hold time setting capacity ( $C_{TP}$ ). The flip-flop circuit RSFF2 switches the charging accelerator for charging $C_{TP}$ during resetting on/off. This circuit only functions during resetting and does not function at power-on reset. # 5. Absolute Maximum Ratings | Parameter | | Symbol | Ra | Unit | | |---------------------------------------|-------|------------------------------------|------|------|-------| | Faiaiii | etei | Symbol | Min | Max | Oille | | Power voltage* | | V <sub>CC</sub> | -0.3 | +7 | V | | | CK1 | V <sub>CK1</sub> | | | V | | Input voltage* | CK2 | V <sub>CK2</sub> | -0.3 | +7 | | | | INH | V <sub>INH</sub> | | | | | Reset output voltage (direct current) | RESET | I <sub>OL</sub><br>I <sub>OH</sub> | -10 | +10 | mA | | Power dissipation (Ta ≤ +8 | 5°C) | P <sub>D</sub> | _ | 200 | mW | | Storage temperature | | Tstg | -55 | +125 | °C | <sup>\*:</sup> The power voltage is based on the ground voltage (0 V). ### **WARNING:** 1. Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings. # 6. Recommended Operating Conditions | Parameter | Symbol | | Unit | | | |-------------------------------------------------|------------------------------------|-------|------|------|-------| | Falametei | Symbol | Min | Тур | Max | Oilit | | Power supply voltage | V <sub>CC</sub> | 1.2 | 5.0 | 6.0 | V | | Reset (RESET) output current | I <sub>OL</sub><br>I <sub>OH</sub> | -5 | _ | +5 | mA | | Power-on reset hold time setting capacity | C <sub>TP</sub> | 0.001 | 0.1 | 10 | μF | | Watchdog timer monitoring time setting capacity | C <sub>TW</sub> | 0.001 | 0.1 | 1 | μF | | Watchdog timer monitoring time | t <sub>WD</sub> | 0.1 | _ | 1500 | ms | | Operating ambient temperature | Та | -40 | +25 | +85 | °C | ### WARNING: - 1. The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions. - 2. Any use of semiconductor devices will be under their recommended operating condition. - 3. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure. - 4. No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand. # 7. Electrical Characteristics # 7.1 DC Characteristics $(V_{CC} = +5 \text{ V}, \text{Ta} = +25^{\circ}\text{C})$ | _ , | | | • | Value | | | 11.24 | |--------------------------------------------|-------------------|-----------------------------------|----------------------------|-------|------|-----------------|-------| | Parameter | Symbol | 1 | Conditions | | Тур | Max | Unit | | Dower ourrent | I <sub>CC1</sub> | Watchdog tin | ner operation*1 | _ | 27 | 50 | | | Power current | I <sub>CC2</sub> | Watchdog tin | ner halt* <sup>2</sup> | _ | 25 | 45 | μA | | | V | \/ falling | Ta = +25°C | 4.10 | 4.20 | 4.30 | V | | Detection voltage | $V_{\mathrm{SL}}$ | V <sub>CC</sub> falling | Ta = -40 to +85°C | 4.05 | 4.20 | 4.35 | v | | Detection voltage | V | \/ riging | Ta = +25°C | 4.20 | 4.30 | 4.40 | W | | | $V_{SH}$ | V <sub>CC</sub> rising | Ta = -40 to +85°C | 4.15 | 4.30 | 4.45 | V | | Detection voltage<br>hysteresis difference | V <sub>SHYS</sub> | V <sub>SH</sub> - V <sub>SL</sub> | | 50 | 100 | 150 | mV | | CV input throubold voltage | V <sub>CIH</sub> | | _ | | 1.9 | (2.5) | V | | CK input threshold voltage | V <sub>CIL</sub> | | _ | (8.0) | 1.3 | (1.8) | V | | CK input hysteresis | V <sub>CHYS</sub> | | _ | | 0.6 | (0.8) | V | | INH input voltage | V <sub>IIH</sub> | | _ | | _ | V <sub>CC</sub> | V | | inn input voitage | V <sub>IIL</sub> | | _ | 0 | 0 | 0.8 | V | | Input current | I <sub>IH</sub> | V <sub>CK</sub> = V <sub>CC</sub> | | _ | 0 | 1.0 | μA | | (CK1,CK2,INH) | I <sub>IL</sub> | V <sub>CK</sub> = 0 V | V <sub>CK</sub> = 0 V | | 0 | _ | μA | | Donat autaut valtaga | V <sub>OH</sub> | I <sub>RESET</sub> = -5 n | I <sub>RESET</sub> = -5 mA | | 4.75 | _ | V | | Reset output voltage | V <sub>OL</sub> | I <sub>RESET</sub> = +5 mA | | _ | 0.12 | 0.4 | V | | Reset-output minimum power voltage | V <sub>CCL</sub> | I <sub>RESET</sub> = +50 μA | | _ | 0.8 | 1.2 | V | <sup>\*1:</sup> At clock input terminals CK1 and CK2, the pulse input frequency is 1 kHz and the pulse amplitude is 0 V to V<sub>CC</sub>. <sup>\*2:</sup> Inhibition input is at High level. # 7.2 AC Characteristics $(V_{CC} = +5 \text{ V}, \text{Ta} = +25^{\circ}\text{C})$ | Downston | Course had | Conditions | Value | | | 11:4 | | | |--------------------------------------|------------|------------------|-------------------------------------------------------|-----|-----|------|------|--| | Parameter | | Symbol | Conditions | Min | Тур | Max | Unit | | | Power-on reset hold time | | t <sub>PR</sub> | C <sub>TP</sub> = 0.1 μF | 80 | 130 | 180 | ms | | | Watchdog timer monitoring time | | t <sub>WD</sub> | C <sub>TW</sub> = 0.01 μF<br>C <sub>TP</sub> = 0.1 μF | 7.5 | 15 | 22.5 | ms | | | Watchdog timer reset time | | t <sub>WR</sub> | C <sub>TP</sub> = 0.1µF | 5 | 10 | 15 | ms | | | CK input pulse duration | | t <sub>CKW</sub> | _ | 500 | _ | _ | ns | | | CK input pulse cycle | | t <sub>CKT</sub> | _ | 20 | _ | _ | μs | | | Reset (RESET) output transition time | Rising | tr* | C <sub>L</sub> = 50 pF | _ | _ | 500 | ns | | | Reset (RESET) output transition time | Falling | tf* | C <sub>L</sub> = 50 pF | _ | _ | 500 | ns | | <sup>\*:</sup> The voltage range is 10% to 90% at testing the reset output transition time. # 8. Timing Diagram # 8.1 Basic Operation (Positive Clock Pulse) # 8.3 Single-clock Input Monitoring (Positive Clock Pulse) The MB3793 checks the clock signal at every other input pulse. Therefore, set watchdog timer monitor time tWD to the time that allows the MB3793 to monitor the period twice as long as the input clock pulse. ### 8.5 Clock Pulse Input (Positive Clock Pulse) Note: The MB3793 watchdog timer monitors Clock 1 (CK1) and Clock 2 (CK2) pulses alternately. When a CK2 pulse is detected after detecting a CK1 pulse, the monitoring time setting capacity (C<sub>TW</sub>) switches to charging from discharging. When two consecutive pulses occur on one side of this alternation before switching, the second pulse is ignored. In the above figure, pulses \*1 and \*2 are ignored. ### 8.6 Inhibition Input Rising and Falling Time ### 9. Operation Sequence The operation sequence is explained by using "8. Timing Diagram 8.1. Basic Operation (Positive Clock Pulse)". The following item numbers correspond to the numbers in "8. Timing Diagram 8.1. Basic Operation (Positive Clock Pulse)". - 1. When the power voltage ( $V_{CC}$ ) reaches about 0.8 V ( $V_{CCL}$ ), a reset signal is output. - 2. When V<sub>CC</sub> exceeds the rising-edge detection voltage (V<sub>SH</sub>), charging of power-on reset hold time setting capacitance (C<sub>TP</sub>) is started. V<sub>SH</sub> is about 4.3 V. - 3. When the voltage at the <u>CTP terminal</u> setting the power-on reset hold time exceeds the threshold voltage (V<sub>th</sub>), resetting is canceled and the voltage at the <u>RESET</u> terminal changes to High level to start charging of the watchdog timer monitoring time setting capacitance (C<sub>TW</sub>). Vth is about 3.6 V. The power-on reset hold time (tpr) can be calculated by the following equation. $$t_{PR}$$ (ms) $\approx$ A × $C_{TP}$ ( $\mu$ F) Where, A is about 1300. - 4. When the voltage at the CTW terminal setting the monitoring time reaches High level $(V_H)$ , $C_{TW}$ switches to discharging from charging. $V_H$ is about 1.24 V (reference value). - When clock pulses are input to the CK2 terminal during C<sub>TW</sub> discharging after clock pulses are input to the CK1 terminal positive-edge trigger, C<sub>TW</sub> switches to charging. - 6. If clock pulse input does not occur at either the CK1 or CK2 clock terminals during the <u>watchdog</u> timer monitoring time (t<sub>WD</sub>), the CTW voltage falls below Low level (V<sub>L</sub>), a reset signal is output, and the voltage at the RESET terminal changes to Low level. V<sub>L</sub> is about 0.24 V. t<sub>WD</sub> can be calculated from the following equation. $$t_{WD}$$ (ms) $\approx$ B × $C_{TW}$ ( $\mu$ F) + C × $C_{TP}$ ( $\mu$ F) Where, B is about 1500. C is about 3; it is much smaller than B. Hence, when $C_{TP}$ / $C_{TW} \le 10$ , the calculation can be simplified as follows: $$t_{WD}$$ (ms) $\approx$ B × $C_{TW}$ ( $\mu$ F) When the voltage of the CTP terminal exceeds V<sub>th</sub> again as a result of recharging C<sub>TP</sub>, resetting is canceled and the watchdog timer restarts monitoring. The watchdog timer reset time (twr) can be calculated by the following equation. $$t_{WR}$$ (ms) $\approx$ D × $C_{TP}$ ( $\mu$ F) Where, D is about 100. - 8. When $V_{CC}$ falls below the rising-edge detection voltage ( $V_{SL}$ ), the voltage of the CTP terminal falls and a reset signal is output, and the voltage at the RESET terminal changes to Low level. $V_{SL}$ is about 4.2 V. - 9. When $V_{CC}$ exceeds $V_{SH}$ , $C_{TP}$ begins charging. - 10. When the voltage of the CTP terminal exceeds V<sub>th</sub>, resetting is canceled and the watchdog timer restarts. - 11. When an inhibition signal is input (INH terminal is High level), the watchdog timer is halted forcibly. In this case, $V_{CC}$ monitoring is continued without the watchdog timer. The watchdog timer does not function unless this inhibition input is canceled. - 12. When the inhibition input is canceled (INH terminal is Low level), the watchdog timer restarts. - 13. When the V<sub>CC</sub> voltage falls below V<sub>SL</sub> after power-off, a reset signal is output. - 14. When the power voltage (V<sub>CC</sub>) falls below about 0.8 V (V<sub>CCL</sub>), a reset signal is released. Similar operation is also performed for negative clock-pulse input ("8. Timing Diagram 8.2. Basic operation (Negative clock pulse)"). Short-circuit the clock terminals CK1 and CK2 to monitor a single clock. The basic operation is the same but the clock pulses are monitored at every other pulse (8. Timing Diagram 8.3. Single-clock input monitoring). ### 10. Typical Characteristics ### **Detection Voltage - Operating ambient Temperature** Operating ambient temperature Ta (°C) # Reset Output Voltage - Reset Output Current (P-MOS side) # Reset Output Voltage - Reset Output Current (N-MOS side) # Reset-on Reset Time - Operating ambient temperature (when V<sub>CC</sub> rising) Operating ambient temperature Ta (°C) # Watchdog Timer Monitoring Reset Time - Operating ambient temperature (when monitoring) Watchdog timer monitoring time $t_{WD}$ (ms) Watchdog Timer Monitoring Time - Operating ambient temperature Operating ambient temperature Ta (°C) ### Power-on Reset Hold Time - C<sub>TP</sub> Capacitance ### Reset Time - C<sub>TP</sub> Capacitance # Watchdog Timer Monitoring Time - C<sub>TW</sub> Capacitance (under Ta condition) Watchdog timer monitoring time setting capacitance $C_{TW}\left(\mu F\right)$ # Watchdog Timer Monitoring Time - C<sub>TW</sub> Capacitance Watchdog timer monitoring time setting capacitance $C_{TW}\left(\mu F\right)$ # 11. Standard Connection Equation of time-setting capacitances (C<sub>TP</sub> and C<sub>TW</sub>) and set time $$t_{PR} \; (ms) \approx A \times C_{TP} \; (\mu F)$$ $$t_{WD} \; (ms) \approx \mathsf{B} \times \mathsf{C}_{TW} \; (\mu \mathsf{F}) + \mathsf{C} \times \mathsf{C}_{TP} \; (\mu \mathsf{F})$$ However, when $C_{TP}/C_{TW} \le 10$ , $$t_{WD}$$ (ms) $\approx$ B × C<sub>TW</sub> ( $\mu$ F) $$t_{WR} \; (ms) \approx D \, \times \, C_{TP} \; (\mu F)$$ ### Value of A, B, C and D | Α | В | С | D | Remark | |------|------|---|-----|--------| | 1300 | 1500 | 3 | 100 | | (Example) When $C_{TP}$ = 0.1 $\mu F$ and $C_{TW}$ = 0.01 $\mu F,$ $t_{PR} \approx 130 \text{ [ms]} \\ t_{WD} \approx 15 \text{ [ms]}$ $t_{WR} \approx 10 \text{ [ms]}$ # 12. Application Example # 12.1 Monitoring Single Clock # 12.2 Watchdog Timer Stopping ### 13. Notes on Use - Take account of common impedance when designing the earth line on a printed wiring board. - Take measures against static electricity. - □ For semiconductors, use antistatic or conductive containers. - □ When storing or carrying a printed circuit board after chip mounting, put it in a conductive bag or container. - ☐ The work table, tools and measuring instruments must be grounded. - $\ \square$ The worker must put on a grounding device containing 250 k $\Omega$ to 1 M $\Omega$ resistors in series. - Do not apply a negative voltage - □ Applying a negative voltage of −0.3 V or less to an LSI may generate a parasitic transistor, resulting in malfunction. # 14. Ordering Information | Part Number | Package | Remarks | |-----------------------|-------------------------------|---------| | MB3793-42PF- 🗅 🗅 🗀 E1 | 8-pin plastic SOP<br>(SOE008) | - | | MB3793-42PNF-□□□E1 | 8-pin plastic SOP<br>(SOB008) | - | # 15. RoHS Compliance Information The LSI products of Cypress with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE). The product that conforms to this standard is added "E1" at the end of the part number. Document Number: 002-08515 Rev. \*B # 16. Package Dimensions | SYMBOL | DI | DIMENSION | | | | | |---------|----------|-----------|------|--|--|--| | STWIBOL | MIN. | NOM. | MAX. | | | | | Α | 1 | _ | 2.25 | | | | | A1 | 0.05 | | 0.20 | | | | | D | 6 | .35 BSC | ; | | | | | Е | 7.80 BSC | | | | | | | E1 | 5.30 BSC | | | | | | | θ | 0° | | 8° | | | | | С | 0.13 | | 0.20 | | | | | b | 0.39 | 0.47 | 0.55 | | | | | L | 0.45 | 0.60 | 0.75 | | | | | L 1 | 1.25 REF | | | | | | | L 2 | 0.25 BSC | | | | | | | е | | 1.27 BS | С | | | | ### NOTES - 1. ALL DIMENSIONS ARE IN MILLIMETER. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - ⚠ DIMENSIONING D INCLUDE MOLD FLASH, DIMENSIONING E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.025 mm PER SIDE. D and E1 DIMENSION ARE DETERMINED AT DATUM H. - THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONING D and E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - ADATUMS A & B TO BE DETERMINED AT DATUM H. - "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH. - ⚠ THE DIMENSION APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm TO 0.25mm FROM THE LEAD TIP. - ⚠ DIMENSION "b" DOES NOT INCLUDE THE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. - THE DAMBAR MAY NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. - THIS CHAMFER FEATURE IS OPTIONAL. LF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED - 10 "A1" IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY EXCLUDING THE LID AND OR THERMAL ENHANCEMENT ON CAVITY DOWN PACKAGE CONFIGURATIONS. - 11. JEDEC SPECIFICATION NO. REF: N/A 002-15857 Rev. \*\* | SYMBOL | DIMENSIONS | | | | | |---------|------------|---------|------|--|--| | STWIBOL | MIN. | NOM. | MAX. | | | | Α | _ | _ | 1.75 | | | | A1 | 0.05 | | 0.25 | | | | A2 | 1.30 | 1.40 | 1.50 | | | | D | 5 | .05 BSC | | | | | Е | 6.00 BSC. | | | | | | E1 | 3.90 BSC | | | | | | θ | 0° | | 8° | | | | С | 0.15 | | 0.25 | | | | b | 0.36 | 0.44 | 0.52 | | | | L | 0.45 | 0.60 | 0.75 | | | | L 1 | 1.05 REF | | | | | | L 2 | 0.25 BSC | | | | | | е | 1.27 BSC. | | | | | | h | | 0.40 BS | C. | | | #### NOTES - 1. ALL DIMENSIONS ARE IN MILLIMETER. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - ⚠ DIMENSIONING D INCLUDE MOLD FLASH, DIMENSIONING E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.025 mm PER SIDE. D and E1 DIMENSION ARE DETERMINED AT DATUM H. - THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONING D and E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - A DATUMS A & B TO BE DETERMINED AT DATUM H. - 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH. - THE DIMENSION APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm TO 0.25mm FROM THE LEAD TIP. - ⚠ DIMENSION "b" DOES NOT INCLUDE THE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. - THE DAMBAR MAY NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. - THIS CHAMFER FEATURE IS OPTIONAL. LF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED - 1A "A1" IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY EXCLUDING THE LID AND OR THERMAL ENHANCEMENT ON CAVITY DOWN PACKAGE CONFIGURATIONS. - 11. JEDEC SPECIFICATION NO. REF: N/A 002-15856 Rev. \*\* # 17. Major Changes Spansion Publication Number: MB3793-42\_DS04-27402 | Page | Section | Change Results | |------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Revision 6 | 5.0 | | | - | - | Company name and layout design change | | 1 | Description | Deleted "There is also a mask option that can detect voltages of 4.9 V to 2.4 V in 0.1-V steps." | | Revision 6 | 5.1 | | | 22 | MB3793-42PF- 1, MB3793-42PNF- 1E1 Recommended Conditions of Moisture Sensitivity Level | Changed the subtitle text of Figure | NOTE: Please see "Document History" about later revised information. # **Document History** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | _ | TAOA | 02/27/2015 | Migrated to Cypress and assigned document number 002-08515. No change to document contents or format. | | *A | 5199108 | TAOA | 04/04/2016 | Updated to Cypress format. | | *B | 5610247 | HIXT | 01/31/2017 | Updated Pin Assignment: Change the package name from FPT-8P-M01 to SOE008 Change the package name from FPT-8P-M02 to SOB008 Updated Ordering Information: Change the package name from FPT-8P-M01 to SOE008 Change the package name from FPT-8P-M02 to SOB008 Deleted the part numbers, MB3793-42PF- □ □ □ and MB3793-42PNF- □ □ □ Deleted the words in the Remarks, "Lead Free version" Updated Package Dimensions: Updated to Cypress format Deleted "Marking Format (Lead Free version)" Deleted "Labeling Sample (Lead free version)" Deleted "MB3793-42PF- □ □ □ E1, MB3793-42PNF- □ □ □ E1 Recommended Conditions of Moisture Sensitivity Level" | # Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/mcu cypress.com/psoc cypress.com/pmic ### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things ARM® Cortex® Microcontrollers cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory Microcontrollers **PSoC** Power Management ICs Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless/RF cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 1996-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress parally a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.