

# TX 98-4

ASK Transmitter

# Data Sheet

Revision 1.0, 2010-04-23

# Wireless Sense & Control

Edition 2010-04-23

Published by Infineon Technologies AG 81726 Munich, Germany © 2010 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



#### TX 98-4 ASK Transmitter

#### Revision History: 2010-04-23, Revision 1.0

| Previou | Previous Revision: none                      |  |  |  |  |  |  |  |
|---------|----------------------------------------------|--|--|--|--|--|--|--|
| Page    | Subjects (major changes since last revision) |  |  |  |  |  |  |  |
|         |                                              |  |  |  |  |  |  |  |
|         |                                              |  |  |  |  |  |  |  |
|         |                                              |  |  |  |  |  |  |  |
|         |                                              |  |  |  |  |  |  |  |
|         |                                              |  |  |  |  |  |  |  |
|         |                                              |  |  |  |  |  |  |  |

#### Trademarks of Infineon Technologies AG

A-GOLD<sup>™</sup>, BlueMoon<sup>™</sup>, COMNEON<sup>™</sup>, CONVERGATE<sup>™</sup>, COSIC<sup>™</sup>, C166<sup>™</sup>, CROSSAVE<sup>™</sup>, CanPAK<sup>™</sup>, CIPOS<sup>™</sup>, CoolMOS<sup>™</sup>, CoolSET<sup>™</sup>, CONVERPATH<sup>™</sup>, CORECONTROL<sup>™</sup>, DAVE<sup>™</sup>, DUALFALC<sup>™</sup>, DUSLIC<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBRIDGE<sup>™</sup>, EconoDUAL<sup>™</sup>, EconoPACK<sup>™</sup>, EconoPIM<sup>™</sup>, E-GOLD<sup>™</sup>, EiceDRIVER<sup>™</sup>, EUPEC<sup>™</sup>, ELIC<sup>™</sup>, EPIC<sup>™</sup>, FALC<sup>™</sup>, FCOS<sup>™</sup>, FLEXISLIC<sup>™</sup>, GEMINAX<sup>™</sup>, GOLDMOS<sup>™</sup>, HITFET<sup>™</sup>, HybridPACK<sup>™</sup>, INCA<sup>™</sup>, ISAC<sup>™</sup>, ISOFACE<sup>™</sup>, IsoPACK<sup>™</sup>, IWORX<sup>™</sup>, M-GOLD<sup>™</sup>, MIPAQ<sup>™</sup>, ModSTACK<sup>™</sup>, MUSLIC<sup>™</sup>, my-d<sup>™</sup>, NovalithIC<sup>™</sup>, OCTALFALC<sup>™</sup>, OCTAT<sup>™</sup>, OmniTune<sup>™</sup>, OmniVia<sup>™</sup>, OptiMOS<sup>™</sup>, OPTIVERSE<sup>™</sup>, ORIGA<sup>™</sup>, PROFET<sup>™</sup>, PRO-SIL<sup>™</sup>, PrimePACK<sup>™</sup>, QUADFALC<sup>™</sup>, RASIC<sup>™</sup>, ReverSave<sup>™</sup>, SatRIC<sup>™</sup>, SCEPTRE<sup>™</sup>, SCOUT<sup>™</sup>, S-GOLD<sup>™</sup>, SensoNor<sup>™</sup>, SEROCCO<sup>™</sup>, SICOFI<sup>™</sup>, SIEGET<sup>™</sup>, TrueNTRY<sup>™</sup>, TriCore<sup>™</sup>, TRENCHSTOP<sup>™</sup>, VINAX<sup>™</sup>, VINETIC<sup>™</sup>, VIONTIC<sup>™</sup>, WildPass<sup>™</sup>, X-GOLD<sup>™</sup>, XMM<sup>™</sup>, X-PMU<sup>™</sup>, XPOSYS<sup>™</sup>, XWAY<sup>™</sup>.

#### Other Trademarks

AMBA<sup>™</sup>, ARM<sup>™</sup>, MULTI-ICE<sup>™</sup>, PRIMECELL<sup>™</sup>, REALVIEW<sup>™</sup>, THUMB<sup>™</sup> of ARM Limited, UK. AUTOSAR<sup>™</sup> is licensed by AUTOSAR development partnership. Bluetooth<sup>™</sup> of Bluetooth SIG Inc. CAT-iq<sup>™</sup> of DECT Forum. COLOSSUS<sup>™</sup>, FirstGPS<sup>™</sup> of Trimble Navigation Ltd. EMV<sup>™</sup> of EMVCo, LLC (Visa Holdings Inc.). EPCOS<sup>™</sup> of Epcos AG. FLEXGO<sup>™</sup> of Microsoft Corporation. FlexRay<sup>™</sup> is licensed by FlexRay Consortium. HYPERTERMINAL<sup>™</sup> of Hilgraeve Incorporated. IEC<sup>™</sup> of Commission Electrotechnique Internationale. IrDA<sup>™</sup> of Infrared Data Association Corporation. ISO<sup>™</sup> of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB<sup>™</sup> of MathWorks, Inc. MAXIM<sup>™</sup> of Maxim Integrated Products, Inc. MICROTEC<sup>™</sup>, NUCLEUS<sup>™</sup> of Mentor Graphics Corporation. Mifare<sup>™</sup> of NXP. MIPI<sup>™</sup> of MIPI Alliance, Inc. MIPS<sup>™</sup> of MIPS Technologies, Inc., USA. muRata<sup>™</sup> of MURATA MANUFACTURING CO. OmniVision<sup>™</sup> of OmniVision Technologies, Inc. Openwave<sup>™</sup> Openwave Systems Inc. RED HAT<sup>™</sup> Red Hat, Inc. RFMD<sup>™</sup> RF Micro Devices, Inc. SIRIUS<sup>™</sup> of Sirius Sattelite Radio Inc. SOLARIS<sup>™</sup> of Sun Microsystems, Inc. SPANSION<sup>™</sup> of Spansion LLC Ltd. Symbian<sup>™</sup> of Symbian Software Limited. TAIYO YUDEN<sup>™</sup> of Taiyo Yuden Co. TEAKLITE<sup>™</sup> of CEVA, Inc. TEKTRONIX<sup>™</sup> of Tektronix Inc. TOKO<sup>™</sup> of TOKO KABUSHIKI KAISHA TA. UNIX<sup>™</sup> of X/Open Company Limited. VERILOG<sup>™</sup>, PALLADIUM<sup>™</sup> of Cadence Design Systems, Inc. ZETEX<sup>™</sup> of Diodes Zetex Limited.

Last Trademarks Update 2009-10-19



#### **Table of Contents**

# **Table of Contents**

|                                                                                                                               | Table of Contents                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                |
|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| <b>1</b><br>1.1<br>1.2<br>1.3                                                                                                 | Product Description                                                                                                                                                                                                                                                                                                                                                                                                | 5<br>5                                           |
| <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4<br>2.4.1<br>2.4.2<br>2.4.3<br>2.4.4<br>2.4.4.1<br>2.4.4.2<br>2.4.4.3<br>2.4.4.4<br>2.4.5 | Functional Description         Pin Configuration         Pin Definition and Functions         Functional Block Diagram         Functional Block Description         PLL Synthesizer         Crystal Oscillator         Power Amplifier         Power Modes         Power Down Mode         PLL Enable Mode         Transmit Mode         Power mode control         Recommended Timing Diagrams for ASK-Modulation | 6<br>9<br>10<br>10<br>10<br>10<br>11<br>11<br>11 |
| 3<br>3.1<br>3.2<br>3.3<br>4                                                                                                   | Application       Application Hints on the Crystal Oscillator         Design Hints on the Clock Output (CLKOUT)       Application Hints on the Power-Amplifier         Reference       Application Hints on the Power-Amplifier                                                                                                                                                                                    | 13<br>13<br>14<br>16                             |
| 4.1<br>4.1.1<br>4.2<br>4.3<br>4.3.1                                                                                           | Electrical Data<br>Absolute Maximum Ratings<br>Operating Ratings<br>AC/DC Characteristics<br>AC/DC Characteristic at 3 V, 25°C                                                                                                                                                                                                                                                                                     | 16<br>16<br>17<br>17                             |
| 5                                                                                                                             | Package Outlines                                                                                                                                                                                                                                                                                                                                                                                                   | 8                                                |



#### **Product Description**

# 1 Product Description

## 1.1 Overview

The TX 98-4 is a single chip ASK transmitter for operation in the frequency band from 433 to 435 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additional features are a power down mode and a divided clock output.

#### 1.2 Features

- Frequency range 433 ... 435 MHz
- Low supply current
- Power down mode
- High efficiency power amplifier (typically 10 dBm)
- Fully integrated frequency synthesizer
- VCO without external components
- ASK modulation
- Voltage supply range 2.1... 4 V
- Low external component count
- Divided clock output for µC
- Temperature range -40... +85°C
- Crystal oscillator 13.56 MHz

## 1.3 Application

TX 98-4 is suitable for any kind of remote control system, especially for low data rate wireless applications where low current consumption is important and where the line-of-sight limitation is driving the infra-red to RF replacement.

Main applications:

- Home Automation
  - Lighting Control
  - Curtain, Roller Blind Control
  - Air Condition Control
  - Garage Door Openers
- Wireless Toys
- Remote Keyless Entry Systems

TX 98-4 is defined and qualified to meet low-cost consumer product requirements.



#### **Product Description**

## 1.4 Ordering Information

#### Table 1 Order Information

| Туре    | Ordering Code | Package <sup>1)</sup> |
|---------|---------------|-----------------------|
| TX 98-4 | SP000743714   | PG-TSSOP-10           |

1) Available on tape and reel



## 2.1 Pin Configuration



#### Figure 1 IC Pin Configuration

## 2.2 Pin Definition and Functions

#### Table 2 Pin Definition and Functions - Overview

| Pin No. | Symbol | Function                             |
|---------|--------|--------------------------------------|
| 1       | CLKOUT | Clock Driver Output (847.5 kHz)      |
| 2       | VS     | Voltage Supply                       |
| 3       | GND    | Ground                               |
| 4       | N.U.1  | Not used 1                           |
| 5       | COSC   | Crystal Oscillator Input (13.56 MHz) |
| 6       | ASKDTA | Amplitude Shift Keying Data Input    |
| 7       | N.U.2  | Not used 2                           |
| 8       | PAGND  | Power Amplifier Ground               |
| 9       | PAOUT  | Power Amplifier Output (434 MHz)     |
| 10      | PDWN   | Power Down Mode Control              |



## TX 98-4

#### **Functional Description**

| Ball No. | Name   | Pin<br>Type | Buffer Type                                                             | Function                                                                                                                                                                                                                             |
|----------|--------|-------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | CLKOUT |             |                                                                         | Clock output to supply an external device<br>An external pull-up resistor has to be added<br>in accordance to the driving requirements of<br>the external device.<br>The clock frequency is 847.5 kHz.                               |
| 2        | VS     |             |                                                                         | This pin is the positive supply of the transmitter electronics<br>An RF bypass capacitor should be connected directly to this pin and returned to GND (pin 3) as short as possible.                                                  |
| 3        | GND    |             |                                                                         | General ground connection                                                                                                                                                                                                            |
| 4        | N.U.1  |             |                                                                         | This pin must be left open                                                                                                                                                                                                           |
| 5        | COSC   |             | V <sub>S</sub><br>6 kΩ<br>100 μA<br>5                                   | This pin is connected to the reference<br>oscillator circuit<br>The reference oscillator is working as a<br>negative impedance converter. It presents a<br>negative resistance in series to an<br>inductance at the COSC pin.        |
| 6        | ASKDTA |             | 6<br>4<br>5<br>5<br>60 kΩ<br>60 kΩ<br>60 kΩ<br>90 kΩ<br>2.3 pF<br>30 μA | Digital amplitude modulation can be<br>imparted to the Power Amplifier through<br>this pin<br>A logic high (ASKDTA > 1.5 V or open)<br>enables the Power Amplifier.<br>A logic low (ASKDTA < 0.5 V) disables the<br>Power Amplifier. |
|          |        |             |                                                                         |                                                                                                                                                                                                                                      |



#### Ball No. Function Name Pin **Buffer Type** Туре 8 PAGND Ground connection of the power amplifier 9 The RF ground return path of the power amplifier output PAOUT (pin 9) has to be concentrated to this pin. 9 PAOUT RF output pin of the transmitter A DC path to the positive supply VS has to be 8 supplied by the antenna matching network. 10 PDWN Disable pin for the complete transmitter circuit A logic low (PDWN < 0.7 V) turns off all 40 µA \* (ASKDT) transmitter functions. A logic high (PDWN > 1.5 V) gives access to $5 \, k\Omega$ 10 all transmitter functions. "ON" 150 k $\Omega$ 250 kΩ

#### Table 3 Pin Definition and Function (cont'd)

**Functional Description** 

TX 98-4



TX 98-4

## 2.3 Functional Block Diagram



Figure 2 Functional Block Diagram



## 2.4 Functional Block Description

## 2.4.1 PLL Synthesizer

The Phase Locked Loop synthesizer consists of a Voltage Controlled Oscillator (VCO), an asynchronous divider chain, a phase detector, a charge pump and a loop filter. It is fully implemented on chip. The tuning circuit of the VCO consisting of spiral inductors and varactor diodes is on chip, too. Therefore no additional external components are necessary. The nominal center frequency of the VCO is 868 MHz. The oscillator signal is fed both, to the synthesizer divider chain and (via 1:2 divider) to the power amplifier. The overall division ratio of the asynchronous divider chain is 64. The phase detector is a Type IV PD with charge pump. The passive loop filter is realized on chip.

## 2.4.2 Crystal Oscillator

The crystal oscillator operates at 13.56 MHz.

The crystal frequency is divided by 16. The resulting 847.5 kHz are available at the clock output CLKOUT (pin1) to drive the clock input of a micro controller.

## 2.4.3 **Power Amplifier**

The VCO frequency is divided by 2 and fed to the Power Amplifier.

The Power Amplifier can be switched on and off by the signal at ASKDTA (pin 6).

#### Table 4ASKDTA - Power Amplifier

| ASKDTA (pin6)                           | Power Amplifier |
|-----------------------------------------|-----------------|
| Low <sup>1)</sup>                       | OFF             |
| Open <sup>2)</sup> , High <sup>3)</sup> | ON              |

1) Low: Voltage at pin < 0.5 V

2) Open: Pin open

3) High: Voltage at pin > 1.5 V

The Power Amplifier has an Open Collector output at PAOUT (pin 9) and requires an external pull-up coil to provide bias. The coil is part of the tuning and matching LC circuitry to get best performance with the external loop antenna. To achieve the best power amplifier efficiency, the high frequency voltage swing at PAOUT (pin 9) should be twice the supply voltage.

The power amplifier has its own ground pin PAGND (pin 8) in order to reduce the amount of coupling to the other circuits.

## 2.4.4 Power Modes

The IC provides three power modes, the POWER DOWN MODE, the PLL ENABLE MODE and the TRANSMIT MODE.

## 2.4.4.1 Power Down Mode

In the POWER DOWN MODE the complete chip is switched off.

The current consumption is typically 0.3 nA @ 3 V and 25°C.

This current doubles every 8°C. The values for higher temperatures is typically 14 nA @ 85°C.





## 2.4.4.2 PLL Enable Mode

In the PLL ENABLE MODE the PLL is switched on but the power amplifier is turned off to avoid undesired power radiation during the time the PLL needs to settle. The turn on time of the PLL is determined mainly by the turn on time of the crystal oscillator and is less than 1 msec when the specified crystal is used.

The current consumption is typically 4mA.

## 2.4.4.3 Transmit Mode

In the TRANSMIT MODE the PLL is switched on and the power amplifier is turned on too.

The current consumption of the IC is typically 14.2 mA when using a proper transforming network at PAOUT, see **Figure 3**.

## 2.4.4.4 Power mode control

The bias circuitry is powered up via a voltage V > 1.5 V at the pin PDWN (pin10).

When the bias circuitry is powered up, the pin ASKDTA is pulled up internally.

Forcing the voltage at the pins low overrides the internally set state.

The principle schematic of the power mode control circuitry is shown in Figure 3





 Table 5 provides a listing of how to get into the different power modes

| Table 5 Power I    | Modes      |            |  |
|--------------------|------------|------------|--|
| PDWN               | ASKDTA     | MODE       |  |
| Low <sup>1)</sup>  | Low, Open  | POWER DOWN |  |
| Open <sup>2)</sup> | Low        | POWER DOWN |  |
| High <sup>3)</sup> | Low        | PLL ENABLE |  |
| Open               | High       | TRANSMIT   |  |
| High               | Open, High | TRANSMIT   |  |

1) Low: Voltage at pin < 0.7 V (PDWN), Voltage at pin < 0.5 V (ASKDTA)

2) Open: Pin open

3) High: Voltage at pin > 1.5 V



Other combinations of the control pins PDWN and ASKDTA are not recommended.

To avoid spurious radiation it is strongly recommended to switch not directly from PDWN-mode to TRANSMITmode, but to PLL-ENABLE-mode first!

## 2.4.5 Recommended Timing Diagrams for ASK-Modulation



Figure 4 ASK Modulation



## 3 Application

## 3.1 Application Hints on the Crystal Oscillator

The crystal oscillator achieves a turn on time less than 1 msec when the specified crystal is used. To achieve this, a NIC oscillator type is implemented in the TX 98-4. The input impedance of this oscillator is a negative resistance in series to an inductance. Therefore the load capacitance of the crystal CL (specified by the crystal supplier) is transformed to the capacitance Cv.



#### Figure 5 Application Hints

$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L} \tag{1}$$

- CL Crystal load capacitance for nominal frequency
- ω Angular frequency
- L Inductance of the crystal oscillator

#### Example

The inductance L at 13.56 MHz is about 4.6  $\mu$ H. Assuming a crystal frequency of 13.56 MHz and a crystal load capacitance of CL = 12 pF, the value of Cv is calculated to ~ 8,6 pF.

$$C v = \frac{1}{\frac{1}{C L} + \omega^2 L}$$

(2)

## 3.2 Design Hints on the Clock Output (CLKOUT)

The CLKOUT pin is an open collector output. An external pull up resistor (RL) should be connected between this pin and the positive supply voltage. The value of RL is depending on the clock frequency and the load capacitance CLD (PCB board plus input capacitance of the micro controller). RL can be calculated to:

$$RL = \frac{1}{fCLKOUT * 8 * CLD}$$
(3)



#### Application

| CL[pF] | RL[kOhm] |
|--------|----------|
| 5      | 27       |
| 10     | 12       |
| 20     | 6.8      |

#### Table 6 Clock Output fCLKOUT=847.5 kHz

Note: To achieve a low current consumption and a low spurious radiation, the largest possible RL should be chosen.

Even harmonics of the signal at CLKOUT can interact with the crystal oscillator input COSC preventing the startup of oscillation. Care must be taken in layout by sufficient separation of the signal lines to ensure sufficiently small coupling.

## 3.3 Application Hints on the Power-Amplifier

The power amplifier operates in a high efficient class C mode. This mode is characterized by a pulsed operation of the power amplifier transistor at a current flow angle of  $\Theta$ << $\pi$ . A frequency selective network at the amplifier output passes the fundamental frequency component of the pulse spectrum of the collector current to the load. The load and its resonance transformation to the collector of the power amplifier can be generalized by the equivalent circuit of **Figure 6**. The tank circuit L//C//RL in parallel to the output impedance of the transistor should be in resonance at the operating frequency of the transmitter.



Figure 6 Equivalent power amplifier tank circuit

The optimum load at the collector of the power amplifier for "critical" operation under idealized conditions at resonance is:

$$R_{LC} = \frac{V_s^2}{2*P_o} \tag{4}$$

The theoretical value of  $R_{LC}$  for an RF output power of  $P_0$ = 10 dBm (10 mW) is:

$$R_{LC} = \frac{3^2}{2*0.01} = 450\Omega$$
(5)

"Critical" operation is characterized by the RF peak voltage swing at the collector of the PA transistor to just reach the supply voltage  $V_s$ .

The high degree of efficiency under "critical" operating conditions can be explained by the low power losses at the transistor. During the conducting phase of the transistor, its collector voltage is very small. This way the power loss of the transistor, equal to  $i_C u_{CE}$  is minimized. This is particularly true for small current flow angles of  $\Theta <<\pi$ . In practice the RF-saturation voltage of the PA transistor and other parasitic's reduce the "critical"  $R_{LC}$ .



#### Application

The output power  $P_o$  is reduced by operating in an "overcritical" mode characterized by  $R_L > R_{LC}$ . The power efficiency (and the bandwidth) increase when operating at a slightly higher  $R_L$ , as shown in **Figure 7**. The collector efficiency E is defined as:

$$E = \frac{P_o}{V_s I_c} \tag{6}$$

The diagram of Figure 7 was measured directly at the PA-output at  $V_s = 3$  V. Losses in the matching circuitry decrease the output power by about 1.5 dB. As can be seen from the diagram, 250  $\Omega$  is the optimum impedance for operation at 3 V. For an approximation of  $R_{OPT}$  and  $P_{OUT}$  at other supply voltages those two formulas can be used:

$$R_{OPT} \sim Vs$$

$$P_{OUT} \sim R_{OPT}$$



(7)



Figure 7 Output power P<sub>o</sub> (mW) and collector efficiency E vs. load resistor R<sub>L</sub>

The DC collector current  $I_c$  of the power amplifier and the RF output power  $P_o$  vary with the load resistor  $R_L$ . This is typical for overcritical operation of class C amplifiers. The collector current will show a characteristic dip at the resonance frequency for this type of "overcritical" operation. The depth of this dip will increase with higher values of  $R_L$ .



Reference

## 4 Reference

## 4.1 Electrical Data

## 4.1.1 Absolute Maximum Ratings

Attention: Stresses above the max. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irrevisible damage to the integrated circuit.

| Parameter                                  | Symbol            | Values |      |                      | Unit | Note / Test Condition           |
|--------------------------------------------|-------------------|--------|------|----------------------|------|---------------------------------|
|                                            |                   | Min.   | Тур. | Max.                 |      |                                 |
| Junction Temperature                       | TJ                | -40    |      | +125                 | °C   |                                 |
| Storage Temperature                        | T <sub>s</sub>    | -40    |      | +150                 | °C   |                                 |
| Thermal Resistance                         | R <sub>thJA</sub> |        |      | 220                  | K/W  |                                 |
| Supply voltage                             | Vs                | -0.3   |      | +4.0                 | V    |                                 |
| Voltage at any pin excluding pin 9         | V <sub>pins</sub> | -0.3   |      | V <sub>S</sub> + 0.3 | V    |                                 |
| Voltage at pin 9                           | V <sub>pin9</sub> | -0.3   |      | 2 * V <sub>S</sub>   | V    | No ESD-Diode to $V_{\rm S}$     |
| ESD integrity, all pins                    | V <sub>ESD</sub>  | -1     |      | +1                   | kV   | JEDEC Standard<br>JESD22-A114-B |
| ESD integrity, all pins excluding pin<br>9 | V <sub>ESD</sub>  | -2.5   |      | +2.5                 | kV   | JEDEC Standard<br>JESD22-A114-B |

Table 7Absolute Maximum Ratings,  $T_{amb} = -40^{\circ}C \dots +85^{\circ}C$ 

Note: All voltages referred to ground (pins) unless stated otherwise. Pins 3 and 8 are grounded.

## 4.2 Operating Ratings

Within the operational range the IC operates as described in the circuit description.

| Table 8 | <b>Operating Ratings</b> |
|---------|--------------------------|
|---------|--------------------------|

| Parameter           | Symbol         | Values |      |      | Unit | Note / Test Condition |
|---------------------|----------------|--------|------|------|------|-----------------------|
|                     |                | Min.   | Тур. | Max. |      |                       |
| Supply voltage      | Vs             | 2.1    |      | 4.0  | V    |                       |
| Ambient temperature | T <sub>A</sub> | -40    |      | 85   | °C   |                       |



## 4.3 AC/DC Characteristics

AC/DC characteristics involve the spread of values guaranteed within the specified supply voltage and ambient temperature. Typical characteristics are the median of the production. The device parameters are either verified by design and/or characterization or by production test.

## 4.3.1 AC/DC Characteristic at 3 V, 25°C

| Parameter                                                      | Symbol                | Values |       |      | Unit | Note / Test Condition                |
|----------------------------------------------------------------|-----------------------|--------|-------|------|------|--------------------------------------|
|                                                                |                       | Min.   | Тур.  | Max. |      |                                      |
| Current consumption                                            |                       |        |       |      |      |                                      |
| Power Down mode                                                | I <sub>S PDWN</sub>   |        | 0.3   | 100  | nA   | V (Pins 10, 6 and 7) < 0.2 \         |
| PLL Enable mode                                                | I <sub>S PLL_EN</sub> |        | 4     | 5.5  | mA   |                                      |
| Transmit mode 434 MHz                                          | I <sub>S TRANSM</sub> |        | 14.2  | 18   | mA   |                                      |
| Output frequency                                               |                       |        |       |      |      |                                      |
| Output frequency                                               | f <sub>OUT</sub>      | 427    | 434.5 | 442  | MHz  | $f_{OUT}$ = 32 * $f_{COSC}$          |
| Clock Driver Output (Pin 1)                                    |                       |        |       |      |      |                                      |
| Output current (High)                                          | I <sub>CLKOUT</sub>   |        |       | 5    | μA   | V <sub>CLKOUT</sub> = V <sub>S</sub> |
| Saturation Voltage (Low) <sup>1)</sup>                         | V <sub>SATL</sub>     |        |       | 0.56 | V    | I <sub>CLKOUT</sub> = 1 mA           |
| Crystal Oscillator Input (Pin 5)                               |                       |        |       |      |      |                                      |
| Load capacitance                                               | C <sub>COSCmax</sub>  |        |       | 5    | pF   |                                      |
| Serial Resistance of the crystal                               |                       |        |       | 100  | Ω    | f = 13.56 MHz                        |
| Input inductance of the COSC pin                               |                       |        | 4.6   |      | μH   | f = 13.56 MHz                        |
| ASK Modulation Data Input (Pin                                 | 6)                    |        |       |      |      |                                      |
| ASK Transmit disabled                                          | V <sub>ASKDTA</sub>   | 0      |       | 0.5  | V    |                                      |
| ASK Transmit enabled                                           | V <sub>ASKDTA</sub>   | 1.5    |       | VS   | V    |                                      |
| Input bias current ASKDTA                                      | I <sub>ASKDTA</sub>   |        |       | 30   | μA   | V <sub>ASKDTA</sub> = V <sub>S</sub> |
| Input bias current ASKDTA                                      | I <sub>ASKDTA</sub>   | -20    |       |      | μA   | V <sub>ASKDTA</sub> = 0 V            |
| ASK data rate                                                  | f <sub>ASKDTA</sub>   |        |       | 20   | kHz  |                                      |
| Power Amplifier Output (Pin 9)                                 |                       |        |       |      |      |                                      |
| Output Power <sup>2)</sup> at<br>434 MHz transformed to 50 Ohm | P <sub>OUT434</sub>   | 7      | 10    | 13   | dBm  |                                      |
| Power Down Mode Control (Pin                                   | 10)                   |        |       | -    | - +  |                                      |
| Power Down mode                                                | V <sub>PDWN</sub>     | 0      |       | 0.7  | V    | V <sub>ASKDTA</sub> < 0.2 V          |
| PLL Enable mode                                                | V <sub>PDWN</sub>     | 1.5    |       | VS   | V    | V <sub>ASKDTA</sub> < 0.5 V          |
| Transmit mode                                                  | V <sub>PDWN</sub>     | 1.5    |       | VS   | V    | V <sub>ASKDTA</sub> > 1.5 V          |
| Input bias current PDWN                                        | I <sub>PDWN</sub>     |        |       | 30   | μA   | V <sub>PDWN</sub> = V <sub>S</sub>   |
|                                                                |                       |        |       |      | •    | 1                                    |

Table 9 Supply Voltage  $V_{\rm S}$ =3V, Ambient temperature  $T_{\rm amb}$ =25°C

1) Derating linearly to a saturation voltage of max. 140 mV at ICLKOUT = 0 mA

2) Power amplifier in overcritical C-operation. Matching circuitry as used in the 50 Ohm-Output Test board at the specified frequency. Tolerances of the passive elements not taken into account.



**Package Outlines** 

# 5 Package Outlines





#### Notes

- 1. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.
- 2. SMD = Surface Mounted Devic

www.infineon.com

Published by Infineon Technologies AG