# **INTEGRATED CIRCUITS**



Product data Supersedes data of 2000 Jun 15 2003 Jul 31



2003 Jul 31

# 50-150 MHz differential 1:10 SDRAM clock driver

## FEATURES

- Optimized for clock distribution in DDR (Double Data Rate) SDRAM applications
- 1-to-10 differential clock distribution
- Very low skew (< 100 ps) and jitter (< 100 ps)</li>
- $\bullet$  3 V AV\_{CC} and 2.5 V V\_{CC}
- SSTL\_2 interface clock inputs and outputs
- CMOS control signal input
- Test mode enables buffers while disabling PLL
- Low current power-down mode
- Tolerant of Spread Spectrum input clock
- Full DDR solution provided when used with SSTL16857 and CBT3857

### DESCRIPTION

Zero delay buffer to distribute an SSTL differential clock input pair to 10 SSTL\_2 differential output pairs. Outputs are slope controlled. External feedback pin for synchronization of the outputs to the input. A CMOS style Enable/Disable pin is provided for low power disable.

| GND 1 48 GND                                                                |
|-----------------------------------------------------------------------------|
|                                                                             |
| $\nabla_0$ 2 47 $\nabla_5$                                                  |
| Y <sub>0</sub> 3 46 Y <sub>5</sub>                                          |
| $\begin{array}{ccc} V_{CC} & 45 & V_{CC} \\ Y_1 & 5 & 44 & Y_6 \end{array}$ |
| Y <sub>1</sub> 5 44 Y <sub>6</sub>                                          |
| Y <sub>1</sub> 6 43 Y <sub>6</sub>                                          |
| GND 7 42 GND                                                                |
| GND 8 41 GND                                                                |
| ₹2 9 40 <sup>7</sup> 7                                                      |
| Y <sub>2</sub> 10 39 Y <sub>7</sub>                                         |
| V <sub>CC</sub> f1 38 V <sub>CC</sub>                                       |
| Vcc 12 37 G                                                                 |
| CLK 13 36 FBIN                                                              |
| CLK 14 35 FBIN                                                              |
| Vcc 15 34 Vcc                                                               |
| AV <sub>CC</sub> 16 33 FBOUT                                                |
| AGND 17 32 FBOUT                                                            |
| GND 18 31 GND                                                               |
| Y <sub>3</sub> 19 30 Y <sub>8</sub>                                         |
| Y <sub>3</sub> 20 29 Y <sub>8</sub>                                         |
| V <sub>CC</sub> 21 28 V <sub>CC</sub>                                       |
| Y <sub>4</sub> 22 27 Y <sub>9</sub>                                         |
| ₹4 <u>23</u> 26 ₹9                                                          |
| GND 24 25 GND                                                               |
| SW00358                                                                     |

**PIN CONFIGURATION** 

## ORDERING INFORMATION

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | DRAWING NUMBER |
|----------------------|-------------------|------------|----------------|
| 48-Pin Plastic TSSOP | 0 to +85 °C       | PCK857DGG  | SOT362-1       |

### Product data

## PCK857

### **PIN DESCRIPTION**

| PINS                                    | SYMBOL                                                                                                    | I/O    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17                                      | AGND                                                                                                      | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                                |
| 16                                      | AV <sub>CC</sub>                                                                                          | Power  | Analog power supply. $AV_{CC}$ provides the power reference for the analog circuitry. In addition, $AV_{CC}$ can be used to bypass the PLL for test purposes. When $AV_{CC}$ is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs. During disable (G = 0), the PLL is powered down.                                                                                                                                                   |
| 13, 14                                  | CLK, CLK                                                                                                  | I      | Clock input. CLK provides the clock signal to be distributed by the<br>PCK857 clock driver. CLK is used to provide the reference signal to the<br>integrated PLL that generates the clock output signals. CLK must have<br>a fixed frequency and fixed phase for the PLL to obtain phase lock.<br>Once the circuit is powered up and a valid CLK is applied, a stabilization<br>time is required for the PLL to phase lock the feedback signal to its<br>reference signal. |
| 36, 35                                  | FB <sub>IN</sub> , FB <sub>IN</sub>                                                                       | I      | Feedback input. FB <sub>IN</sub> provides the feedback signal to the internal PLL. FB <sub>IN</sub> must be hard-wired to FB <sub>OUT</sub> to complete the PLL. The integrated PLL synchronizes CLK and FB <sub>IN</sub> so that there is nominally zero phase error between CLK and FB <sub>IN</sub> .                                                                                                                                                                   |
| 32, 33                                  | FB <sub>OUT</sub> , FB <sub>OUT</sub>                                                                     | 0      | Feedback output. FB <sub>OUT</sub> is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FB <sub>IN</sub> , FB <sub>OUT</sub> completes the feedback loop of the PLL.                                                                                                                                                                                                                                                     |
| 37                                      | G                                                                                                         | I      | Output bank enable. G is the output enable for outputs Y and $\overline{Y}$ . When G is low outputs Y are disabled to a high-impedance state. When G is high, all outputs Y are enabled and switch at the same frequency as CLK.                                                                                                                                                                                                                                           |
| 1, 7, 8, 18, 24, 25, 31, 41,<br>42, 48  | GND                                                                                                       | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4, 11, 12, 15, 21, 28, 34,<br>38, 45    | V <sub>CC</sub>                                                                                           | Power  | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3, 5, 10, 20, 22, 46, 44, 39,<br>29, 27 | Y0, Y1, Y2, Y3, Y4, Y5,<br>Y6, Y7, Y8, Y9                                                                 | 0      | Clock outputs. These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2, 6, 9, 19, 23, 47, 43, 40,<br>30, 26  | <u>Y0, <u>Y1</u>, <u>Y2</u>, <u>Y3</u>, <u>Y4</u>, <u>Y5</u>,<br/><u>Y6, Y7</u>, <u>Y8</u>, <u>Y9</u></u> | 0      | Clock outputs. These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                                               |

### **FUNCTION TABLE**

|                | INPUTS   |          |   | OUTPUTS |                |                |     |  |
|----------------|----------|----------|---|---------|----------------|----------------|-----|--|
| G              | CLK      | CLK      | Y | Ϋ́      | FBOUT          | FBOUT          |     |  |
| L              | L        | Н        | Z | Z       | Z <sup>1</sup> | Z <sup>1</sup> | OFF |  |
| L              | н        | L        | Z | Z       | Z <sup>1</sup> | Z <sup>1</sup> | OFF |  |
| Н              | L        | Н        | L | н       | L              | Н              | ON  |  |
| Н              | Н        | L        | Н | L       | Н              | L              | ON  |  |
| X <sup>2</sup> | < 20 MHz | < 20 MHz | Z | Z       | Z <sup>1</sup> | Z <sup>1</sup> | OFF |  |

NOTES:

H = HIGH voltage level L = LOW voltage level Z = HIGH impedance OFF-state

X = don't care

Subject to change. May cause conflict with FBIN pins.
 Additional feature that senses when the clock input is less than 20 MHz and places the part in sleep mode.

### **BLOCK DIAGRAM**



## DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| CVMDOL           | DADAM                              |                | TEST CONDITIONS                                                                                                  |                          | LIMITS             |                          |      |
|------------------|------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|--------------------------|------|
| STNBOL           |                                    |                | TEST CONDITIONS                                                                                                  | MIN                      | TYP                | MAX                      | UNIT |
| V <sub>IK</sub>  | Input voltage                      | All input pins | $V_{CC} = 2.3 \text{ V}; I_I = -18 \text{ mA}$                                                                   |                          |                    | -1.2                     | V    |
| N/               | ,                                  |                | $V_{CC}$ = min to max; $I_{OH}$ = -1 mA                                                                          | V <sub>CC</sub> -0.1     |                    |                          | V    |
| V <sub>OH</sub>  | HIGH-level output                  | voltage        | $V_{CC} = 2.3 \text{ V}; \text{ I}_{OH} = -12 \text{ mA}$                                                        | 1.7                      |                    |                          | v    |
| M                | LOW-level output voltage           |                | $V_{CC}$ = min to max; $I_{OL}$ = 1 mA                                                                           |                          |                    | 0.1                      | v    |
| V <sub>OL</sub>  |                                    |                | $V_{CC} = 2.3 \text{ V}; \text{ I}_{OL} = 12 \text{ mA}$                                                         |                          |                    | 0.6                      | v    |
| I <sub>OH</sub>  | HIGH-level output current          |                | $V_{CC} = 2.3 \text{ V}; \text{ V}_{O} = 1 \text{ V}$                                                            | -18                      | -32                |                          | mA   |
| I <sub>OL</sub>  | LOW-level output current           |                | $V_{CC} = 2.3 \text{ V}; \text{ V}_{O} = 1.2 \text{ V}$                                                          | 26                       | 35                 |                          | mA   |
|                  | G                                  |                | $V_{CC}$ = 2.7 V; $V_{I}$ = 0 V to 2.7 V                                                                         |                          |                    | ±10                      | μΑ   |
| II.              | Input current CLK, FBIN            |                | $V_{CC} = 2.7 \text{ V}; \text{ V}_{I} = 0 \text{ V} \text{ to } 2.7 \text{ V}$                                  |                          |                    | ±10                      |      |
| I <sub>OZ</sub>  | HIGH-impedance                     | output current | $V_{CC}$ = 2.7 V; $V_O$ = $V_{CC}$ or GND                                                                        |                          |                    | ±10                      | μΑ   |
| V <sub>OC</sub>  | Output crossing p                  | oint voltage   |                                                                                                                  | (V <sub>CC</sub> /2)-0.1 | V <sub>CC</sub> /2 | (V <sub>CC</sub> /2)+0.1 | V    |
| I <sub>CCZ</sub> | Supply current, dis                | sabled         | $AV_{CC}$ and $V_{CC}$ = max,<br>G = L or no input CLK signal                                                    |                          | 500                | 800                      | μΑ   |
| Icc              | Supply current on AV <sub>CC</sub> |                | $V_{CC}$ = 2.7 V,<br>All outputs switching environment;<br>$f_O$ = 167 MHz, 16 pF in 60 $\Omega$<br>See Figure 3 |                          | 235                | 330                      | mA   |
| Al <sub>CC</sub> | Supply current on AV <sub>CC</sub> |                | $AV_{CC} = 3.6 \text{ V}; f_{O} = 167 \text{ MHz}$                                                               |                          | 9                  | 12                       | mA   |
| CI               | Input capacitance                  |                | $V_{CC}$ = 2.5 V;V <sub>I</sub> = V <sub>CC</sub> or GND                                                         |                          | 2                  |                          | pF   |
| CO               | Output capacitance                 | e              | $V_{CC}$ = 2.5 V; $V_{O}$ = $V_{CC}$ or GND                                                                      |                          | 3                  |                          | pF   |

## **ABSOLUTE MAXIMUM RATINGS<sup>1,2</sup>**

| SVMBOL                                       | PARAMETER                 | CONDITION                              | LII  |                        |      |
|----------------------------------------------|---------------------------|----------------------------------------|------|------------------------|------|
| SYMBOL                                       | PARAMETER                 | CONDITION                              | MIN  | MAX                    | UNIT |
| V <sub>CC</sub> /AV <sub>CC</sub>            | Supply voltage range      |                                        | -0.5 | 4.6                    | V    |
| VI                                           | Input voltage             | Note 2                                 | -0.5 | V <sub>DDQ</sub> + 0.5 | V    |
| V <sub>O</sub>                               | Output voltage            | Note 2                                 | -0.5 | V <sub>DDQ</sub> + 0.5 | V    |
| Ι <sub>ΙΚ</sub>                              | Input diode current       | $V_{I} < O \text{ or } V_{I} > V_{CC}$ |      | ± 50                   | mA   |
| I <sub>OK</sub>                              | Output diode current      | $V_{O}$ < O or $V_{O}$ > $V_{CC}$      |      | ± 50                   | mA   |
| I <sub>O</sub> Output source or sink current |                           | $V_{O} = O$ to $V_{CC}$                |      | ± 50                   | mA   |
| T <sub>stg</sub> Storage temperature range   |                           |                                        | -65  | +150                   | °C   |
| θJA                                          | Package thermal impedance | Note 3                                 |      | 89                     | °C/W |

#### NOTES:

 Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

3. The package thermal impedance is calculated in accordance with JESD51.

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                 | CONDITIONS |                      | UNIT |                       |      |
|------------------|---------------------------|------------|----------------------|------|-----------------------|------|
| STWBOL           | FARAMETER                 | CONDITIONS | MIN                  | TYP  | MAX                   | UNIT |
| V <sub>CC</sub>  | Supply voltage            |            | 2.3                  | 2.5  | 2.7                   | V    |
| AV <sub>CC</sub> | Analog supply voltage     |            | 3.0                  | 3.3  | 3.6                   | V    |
| VIL              | G input                   |            |                      |      | 0.3 XV <sub>CC</sub>  | V    |
| V <sub>IH</sub>  | G input                   |            | 0.7 XV <sub>CC</sub> |      |                       | V    |
| VI               | CLK, FB <sub>IN</sub>     |            | -0.3                 |      | V <sub>CC</sub> + 0.3 | V    |
| I <sub>ОН</sub>  | HIGH-level output current |            |                      |      | -12                   | mA   |
| I <sub>OL</sub>  | LOW-level output current  |            |                      |      | 12                    | mA   |

#### timing requirements over recommended ranges or supply voltage and operating free-air temperature

|                | PARAMETER                       | CONDITIONS | MIN | MAX | UNIT |
|----------------|---------------------------------|------------|-----|-----|------|
| f <sub>C</sub> | Clock frequency                 |            | 66  | 167 | MHz  |
|                | Input clock duty cycle          |            | 40% | 60% |      |
|                | Stabilization time <sup>1</sup> |            |     | 100 | μS   |

NOTE:

 Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics are not applicable. This parameter does not apply for input modulation under SSC application.

### **AC CHARACTERISTICS**

GND = 0 V;  $t_r = t_f \le 2.5$  ns;  $C_L = 50$  pF;  $R_L = 1$  k $\Omega$ 

|                                   | DADAMETED                                                  |          |                   |        | LIMITS |       |      |  |
|-----------------------------------|------------------------------------------------------------|----------|-------------------|--------|--------|-------|------|--|
| SYMBOL                            | PARAMETER                                                  | WAVEFORM | CONDITION         | MIN    | TYP    | MAX   | UNIT |  |
| t <sub>PLH</sub> 1                | Low to high propagation                                    | Figure 4 | CLK to any output | 1.5    | 3.5    | 6     | ns   |  |
| t <sub>PHL</sub> 1                | High to low propagation                                    | Figure 4 | CLK to any output | 1.5    | 3.5    | 6     | ns   |  |
| f <sub>PHASERROR</sub>            | f <sub>PHASERROR</sub> Phase error                         |          |                   | -150   | 0      | 150   | ps   |  |
| f <sub>SK</sub> Output clock skew |                                                            | Figure 1 |                   |        |        | 100   | ps   |  |
| fdif <sub>SK</sub>                | Differential clock skew                                    |          |                   |        |        | 100   | ps   |  |
| f <sub>SL</sub>                   | Output clock skew rate                                     |          |                   | 1      | 1.5    |       | V/ns |  |
| Jitter <sub>pp</sub>              | Peak-to-Peak jitter<br>(long term)                         |          |                   | -100   |        | 100   | ps   |  |
| Jitter <sub>cc</sub>              | Jitter <sub>cc</sub> Cycle-to-cycle jitter<br>(short term) |          |                   | > -100 |        | < 100 | ps   |  |
| f <sub>DC</sub>                   | f <sub>DC</sub> Duty cycle                                 |          |                   | 45     |        | 55    | %    |  |
| C <sub>in</sub>                   | C <sub>in</sub> Input capacitance                          |          |                   | 2.5    |        | 4     | pF   |  |
| t <sub>r</sub> , t <sub>f</sub>   | Output rise and fall times                                 |          | 20%-80%           | 650    | 800    | 950   | ps   |  |

NOTE:

1. Refers to transition of reinverting output.



PCK857

Product data

## AC WAVEFORMS







Figure 2. Duty cycle limits and measurement



Figure 3. Jitter limit and measurement



Figure 4. Propagation delay time; tPLH, tPHL

### **TEST CIRCUIT**





# PCK857

## **REVISION HISTORY**

| Rev | Date     | Description                                                                                                          |
|-----|----------|----------------------------------------------------------------------------------------------------------------------|
| _3  | 20030731 | Product data (9397 750 11764); ECN 853-2199 30051 of 18 June 2003; supersedes data of 2000 June 15 (9397 750 07193). |
|     |          | Modifications:                                                                                                       |
|     |          | <ul> <li>Corrections and minor changes to existing product specifications.</li> </ul>                                |
| _2  | 20000715 | Product data (9397 750 07193); ECN 853-2199 23880 of 2000 June 15.                                                   |

## PCK857

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825

sales.addresses@www.semiconductors.philips.com.

For sales offices addresses send e-mail to:

р

HILIPS

Document order number:

Date of release: 07-03 9397 750 11764

Let's make things better.



© Koninklijke Philips Electronics N.V. 2003

All rights reserved. Printed in U.S.A.