# 1. General description

The GreenChip II is the second generation of green Switched Mode Power Supply (SMPS) controller ICs operating directly from the rectified universal mains. A high level of integration leads to a cost effective power supply with a very low number of external components.

The special built-in green functions allow optimum efficiency at all power levels. This applies to quasi-resonant operation at high power levels, as well as fixed frequency operation with valley switching at medium power levels. At low power (standby) levels, the system operates at reduced frequency and with valley detection.

The proprietary high voltage BCD800 process makes direct start-up possible from the rectified universal mains voltage in an effective and green way. A second low voltage BICMOS IC is used for accurate, high speed protection functions and control.

Highly efficient, reliable supplies can easily be designed using the GreenChip II controller.

# 2. Features

#### 2.1 Distinctive features

- Universal mains supply operation (70 V AC to 276 V AC)
- High level of integration, giving a very low external component count

#### 2.2 Green features

- Valley/zero voltage switching for minimum switching losses
- Frequency reduction at low power standby for improved system efficiency (< 1 W)</p>
- On-chip start-up current source
- Efficient quasi-resonant operation at high power levels
- Cycle skipping mode at very low loads; input power < 300 mW at no-load operation for a typical adapter application
- Standby indication pin to indicate low output power consumption

#### 2.3 Protection features

- Safe restart mode for system fault conditions
- Continuous mode protection by means of demagnetization detection (zero switch-on current)
- Accurate and adjustable versatile Overvoltage Protection (OVP) (latched)
- Short winding protection
- Undervoltage protection (foldback during overload)



GreenChip II SMPS control IC

**TEA1553T** 

- Overtemperature Protection (OTP) (latched)
- Low and adjustable Overcurrent Protection (OCP) trip level
- General purpose LOCK input for external protection
- Mains voltage-dependent operation-enabling level
- Soft (re)start
- Advanced Overpower Protection (OPP) functions

# 3. Applications

Besides typical application areas, i.e. adapters and chargers, the device can be used in all applications that demand an efficient and cost effective solution up to 250 W.

# 4. Ordering information

#### Table 1. Ordering information

| Type number | Package |                                                            |          |  |
|-------------|---------|------------------------------------------------------------|----------|--|
|             | Name    | Description                                                | Version  |  |
| TEA1553T    | SO16    | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 |  |

# **TEA1553T**

**GreenChip II SMPS control IC** 

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

| Table 2.        | Pin description |                                                                             |
|-----------------|-----------------|-----------------------------------------------------------------------------|
| Symbol          | Pin             | Description                                                                 |
| VCOADJ          | 1               | Voltage Controlled Oscillator (VCO) adjustment input                        |
| OVPFCAP         | 2               | OVP filter timing capacitor                                                 |
| ISENSE          | 3               | programmable current sense input                                            |
| STDBY           | 4               | standby control output                                                      |
| DRIVER          | 5               | gate driver output                                                          |
| HVS             | 6               | high voltage safety spacer, not connected                                   |
| HVS             | 7               | high voltage safety spacer, not connected                                   |
| DRAIN           | 8               | drain of external MOS switch, input for start-up current and valley sensing |
| V <sub>CC</sub> | 9               | supply voltage                                                              |
| n.c.            | 10              | not connected                                                               |
| GND             | 11              | ground                                                                      |
| VCC5V           | 12              | 5 V output                                                                  |
| LOCK            | 13              | LOCK input ("general purpose input for switching off the IC").              |
| CTRL            | 14              | control input                                                               |
| CSTART          | 15              | IPEAK reduction timing capacitor                                            |
| DEM             | 16              | input from auxiliary winding for demagnetization timing, OVP and OPP        |

# 7. Functional description

The TEA1553T is a controller for a compact flyback converter, with the IC situated on the primary side. An auxiliary winding of the transformer provides demagnetization detection and powers the IC after start-up.







The next converter stroke is started only after demagnetization of the transformer current (zero current switching), while the drain voltage has reached the lowest voltage to prevent switching losses (green function). The primary resonant circuit of primary inductance and drain capacitor ensures this quasi-resonant operation. The design can be optimized in such a way that zero voltage switching can be achieved over almost the whole of the universal mains range.

To prevent very high frequency operation at lower loads, the quasi-resonant operation changes smoothly in fixed frequency Pulse Width Modulation (PWM) control.

At low power levels, the frequency is controlled via the Voltage Controlled Oscillator (VCO), down to a minimum of about 25 kHz.

At very low power levels (standby), a cycle skipping mode will be activated.

#### 7.1 Start-up, mains enabling operation level and undervoltage lock-out

Initially, the IC is self-supplying from the rectified mains voltage via pin DRAIN. Supply capacitor  $C_{VCC}$  is charged by the internal start-up current source to a level of about 4 V or higher, depending on the drain voltage. Once the drain voltage exceeds  $V_{mains(oper)(en)}$  (mains-dependent operation-enabling voltage), the start-up current source will continue charging capacitor  $C_{VCC}$  (switch S1 will be opened); see Figure 1. The IC will activate the power converter as soon as the voltage on pin  $V_{CC}$  passes the  $V_{startup}$  level. The IC supply is taken over by the auxiliary winding as soon as the output voltage reaches its intended level and the IC supply from the mains voltage is subsequently stopped for high efficiency operation (green function).

The moment the voltage on pin  $V_{CC}$  drops below the  $V_{th(UVLO)}$  (undervoltage lock-out) level, the IC stops switching and enters a safe restart from the rectified mains voltage. Inhibiting the auxiliary supply by external means causes the converter to operate in a stable, well defined burst mode. (See Figure 14 and Figure 15).

#### 7.2 Supply management

All (internal) reference voltages are derived from a temperature compensated, on-chip band gap circuit.

#### 7.3 Current mode control

Current mode control is used for its good line regulation behavior.

The on-time, is controlled by the internally inverted control pin voltage, which is compared with the primary current information. The primary current is sensed across an external resistor. The driver output is latched in the logic, preventing multiple switch-on.

The internal control voltage is inversely proportional to the external control pin voltage, with an offset of 1.5 V. This means that a voltage range from 1 to 1.5 V on pin CTRL will result in an internal control voltage range from 0.5 V to 0 V (a high external control voltage results in a small duty cycle).

#### 7.4 Oscillator

The maximum fixed frequency of the oscillator is set by an internal current source and capacitor. The maximum frequency is reduced once the control voltage enters the VCO control window. It then changes linearly with the control voltage until the minimum frequency is reached (see Figure 5 and Figure 6).





#### 7.5 VCO adjust

The VCOADJ pin can be used to set the VCO operation point. As soon as the peak voltage on the sense resistor is controlled below half the voltage on the VCOADJ pin (VCO<sub>1</sub> level), frequency reduction will start. (The actual peak voltage on  $R_{sense}$  will be somewhat higher due to switch-off delay, see Figure 8.) The frequency reduction will stop about 50 mV lower (VCO<sub>2</sub> level), when the minimum frequency is reached.

A current of typically 10  $\mu$ A flows out of the VCOADJ pin, enabling the VCO operation point to be set with a single resistor. When a more low-ohmic connection is desired (e.g. due to noise), a voltage divider can be made from the VCC5V pin (see Figure 7).



# **TEA1553T**

#### **GreenChip II SMPS control IC**



## 7.6 Cycle skipping

At very low power levels, a cycle skipping mode will be activated. A high control voltage will reduce the switching frequency to a minimum of 25 kHz. If the voltage on the control pin is raised even more, switch-on of the external power MOSFET will be inhibited until the voltage on the control pin has dropped to a lower value again (see Figure 8).

For system accuracy, the absolute voltage on the control pin is not used to trigger the cycle skipping mode. Instead, a signal derived from the internal VCO will be used.

If the no-load requirement of the system is such that the output voltage can be regulated to its intended level at a switching frequency of 25 kHz or above, the cycle skipping mode will not be activated.

## 7.7 STDBY output

The STDBY output pin can be used to drive an external NPN or FET,  $V_{STDBY} = 5$  V, in order to switch off a Power Factor Correction (PFC) circuit. The STDBY output is activated by the internal VCO: as soon as the VCO has reduced the switching frequency to almost the minimum frequency of 25 kHz, the STDBY output will be activated (see Figure 8). The STDBY output will go low again as soon as the VCO allows a switching frequency close to the maximum frequency of 125 kHz.

#### 7.8 Demagnetization

The system will be in discontinuous conduction mode all the time. The oscillator will not start a new primary stroke until the secondary stroke has ended.

Demagnetization features a cycle-by-cycle output short-circuit protection by immediately lowering the frequency (longer off-time), thereby reducing the power level.

Demagnetization recognition is suppressed during the first  $t_{sup(xfmr_ring)}$  time. This suppression may be necessary in applications where the transformer has a large leakage inductance and at low output voltages/start-up.

#### 7.9 Overvoltage protection

An OVP mode is implemented in the GreenChip series. For the TEA1553T, this works by sensing the auxiliary voltage via the current flowing into pin DEM during the secondary stroke. The auxiliary winding voltage is a well-defined replica of the output voltage. Any voltage spikes are averaged by an internal filter.

Pin OVPFCAP is used to program the OVP function as follows:

- 1. Pin grounded: OVP is disabled.
- 2. Pin at 5 V (e.g. connected to pin 12, the VCC5V pin): the internal OVP circuit is enabled.
- 3. A capacitor is connected from the pin to the ground: this capacitor is used to set the number of OVP events that can occur before the logic determines that an actual OVP condition exists. The minimum timing is the internal OVP timing.

In the last case, the number of OVP events can be set by an external capacitor connected to pin OVPFCAP:

$$C_{OVP} = n \times \frac{I_{ch(OVPFCAP)} \times t_{p(OVPFCAP)}}{V_{OVPFCAP}}$$

Where n is the number of OVP counts which are allowed to occur before an actual OVP state is detected.

If the output voltage exceeds the OVP trip level, an internal counter starts counting subsequent OVP events. The counter has been added to prevent incorrect OVP detections which could occur during ESD / lightning events.

If the output voltage exceeds the OVP trip level a few times, and then does not exceed it in the next cycle, the internal counter will count down twice as fast as it counted up. However, when typically 10 cycles of subsequent OVP events are detected, the IC assumes a true OVP state exists and the OVP circuit switches the MOSFET off. Next, the controller waits until the  $V_{th(UVLO)}$  level is reached on pin  $V_{CC}$ , and then capacitor  $C_{VCC}$  is recharged to the  $V_{startup}$  level.

Operation only recommences when the  $V_{CC}$  voltage drops below a level of about 4.5 V, in practice this only occurs when the mains input voltage has been disconnected for a short period of time

The output voltage at which the OVP function trips,  $V_{trip(OVPFCAP)}$ , can be set by the demagnetization resistor,  $R_{DEM}$ :

$$V_{trip(OVPFCAP)} = \frac{N_{S}}{N_{aux}} \times (I_{ovp} \times R_{DEM} + V_{CL(pos)})$$

Where  $N_{s}$  is the number of secondary turns and  $N_{aux}$  is the number of auxiliary turns of the transformer.

Current I<sub>ovp</sub> is internally trimmed.

The value of the demagnetization resistor,  $R_{DEM}$ , can be adjusted to the turns ratio of the transformer, thus making an accurate OVP possible.

#### 7.10 Valley switching

(See <u>Figure 9</u>.) A new cycle starts when the power switch is switched on. After the 'on-time' (which is determined by the 'sense' voltage and the internal control voltage), the switch is opened and the secondary stroke starts. After the secondary stroke, the drain

voltage shows an oscillation with a frequency of approximately

$$\overline{(2 \times \pi \times \sqrt{(L_p \times C_d)})}$$

where  $L_p$  is the primary self inductance of the transformer and  $C_d$  is the capacitance on the drain node.

As soon as the oscillator voltage is high again and the secondary stroke has ended, the circuit waits for the lowest drain voltage before starting a new primary stroke. This method is called valley detection. Figure 9 shows the drain voltage together with the valley signal, the signal indicating the secondary stroke and the oscillator signal.

In an optimum design, the reflected secondary voltage on the primary side will force the drain voltage to zero. Thus, zero voltage switching is possible, preventing large capacitive

losses  $\left(P = \frac{1}{2} \times C \times V^2 \times f\right)$ , and allowing high frequency operation, which results in small

and cost effective inductors.

# **TEA1553T**





#### 7.11 Overcurrent protection

The cycle-by-cycle peak drain current limit circuit uses the external source resistor to measure the current accurately. This allows optimum size of the transformer core to be determined (cost issue). The circuit is activated after the leading edge blanking time, t<sub>leb</sub>. The OCP protection circuit limits the 'sense' voltage to an internal level.

#### 7.12 Overpower protection

During the primary stroke, the rectified mains input voltage is measured by sensing the current drawn from pin DEM. This current is dependent on the mains voltage, according to the following formula:

$$I_{DEM} \approx \frac{V_{aux}}{R_{DEM}} \approx \frac{N \times V_{mains}}{R_{DEM}}$$

Where: 
$$N = \frac{N_{aux}}{N_p}$$

The current information is used to adjust the peak drain current, which is measured via pin ISENSE. The internal compensation is such that a maximum output power can be achieved that is almost mains independent.

The OPP curve is given in Figure 10.



## 7.13 Advanced overpower timing via pin CSTART

Overload conditions might lower the switching frequency below 20 kHz, since demagnetization prevents next cycle occurrence before the transformer current reaches zero (demagnetization protection). To prevent audible noise, an extra timer of typically 25 kHz is added. When the timer is activated (the frequency is typically below 25 kHz), a current ( $I_{AOP}$ ) of approximately 10  $\mu$ A is injected into the external soft-start resistor and capacitor. The current that is being injected is dependent on the V<sub>SENSE</sub> voltage and the duty cycle, see also Figure 11 and Figure 12.



The current injection results in a decrease of the primary peak current and a higher frequency. The injection is only possible when the voltage on the control pin is below 0.5 V and the CSTART voltage is above 2.5 V. The current injection is disabled when  $V_{CTRL} > 0.5$  V (that is, in normal operation and also in frequency reduction mode), during start-up (CSTART timing) and when  $V_{SENSE} > 0.5$  V.



The charging current,  $I_{opp(adv)}$ , will flow as long as the voltage on pin ISENSE is below approximately 0.5 V. If it exceeds this value, the current source will start to limit the current  $I_{opp(adv)}$ .

#### 7.14 Minimum and maximum 'on-time'

The minimum 'on-time' of the SMPS is determined by the Leading Edge Blanking (LEB) time. The IC limits the maximum 'on-time' to 50  $\mu$ s. When the system requires an 'on-time' longer than 50  $\mu$ s, a fault condition is assumed (e.g. C<sub>i</sub> has been removed), the IC will stop switching and enter the safe restart mode.

#### 7.15 Short winding protection

After the leading edge blanking time, the short winding protection circuit is also activated. If the 'sense' voltage exceeds the short winding protection voltage,  $V_{swp}$ , the converter will stop switching. Once  $V_{CC}$  drops below the  $V_{th(UVLO)}$  level, capacitor  $C_{VCC}$  will be recharged and the supply will restart again. This cycle will be repeated until the short circuit is removed (safe restart mode).

The short winding protection will also protect in case of a secondary diode short circuit.

#### 7.16 LOCK input

Pin 13 is a general purpose (high impedance) input pin, which can be used to switch off the IC. As soon as the voltage on this pin is raised above 2.5 V, switching will stop immediately. The voltage on the V<sub>CC</sub> pin will cycle between V<sub>startup</sub> and V<sub>th(UVLO)</sub>, but the IC will not start switching again until the latch function is reset. The latch is reset as soon as V<sub>CC</sub> drops below 4.5 V (typical value). The internal OVP and OTP will also trigger this latch (see Figure 3).

The detection level of this input is related to the VCC5V pin voltage in the following way:  $0.5 \times V_{VCC5V} \pm 4$  %. An internal Zener clamp of 5.6 V will protect this pin from excessive voltages. No internal filtering is done on this input.

#### 7.17 Overtemperature protection

An accurate temperature protection is provided in the circuit. When the junction temperature exceeds the thermal shutdown temperature, the IC will stop switching. When V<sub>CC</sub> drops to V<sub>th(UVLO)</sub>, capacitor C<sub>VCC</sub> will be recharged to the V<sub>startup</sub> level, however the IC will not start switching again. Subsequently, V<sub>CC</sub> will drop again to the V<sub>th(UVLO)</sub> level, and so on.

Operation only recommences when the  $V_{CC}$  voltage drops below a level of about 4.5 V, in practice this only occurs when the mains input voltage has been disconnected for a short period of time.

#### 7.18 5 V output

Pin 12 can be used for the supply of external circuitry. The maximum output current must be limited to 1 mA. If higher peak currents are required, an external RC combination should limit the current drawn from this pin to 1 mA maximum.

The 5 V output voltage will be available as soon as the start-up voltage is reached. As the high voltage supply cannot supply the VCC5V pin during start-up or shutdown, during latched shutdown (via pin 13 or other latched protection such as OVP or OTP), the voltage is switched to zero.

#### 7.19 Open/not connected CTRL pin protection

If the CTRL pin is open/not connected, a fault condition is assumed and the converter will stop switching. Operation will recommence as soon as the fault condition is removed.

#### 7.20 Soft start-up (pin ISENSE)

To prevent transformer rattle during hiccup, the transformer peak current through the sense resistor,  $I_{DM}$ , is slowly increased by the soft start function. This can be achieved by inserting a resistor and a capacitor between pin ISENSE (pin 3) and the sense resistor,  $R_{sense}$ . An internal current source charges the capacitor to V =  $I_{startup(soft)} \times R_{ss}$ , with a maximum of about 0.5 V.

The start level and the time constant of the increasing primary current level can be adjusted externally by changing the values of  $R_{ss}$  and  $C_{ss}$ .

$$I_{DM} = \frac{V_{sense(max)} - (I_{startup(soft)} \times R_{ss})}{R_{sense}}$$

 $\tau = R_{ss} \times C_{ss}$ 

The charging current  $I_{startup(soft)}$  will flow as long as the voltage on pin ISENSE is below approximately 0.5 V. If the voltage on pin ISENSE exceeds 0.5 V, the soft start current source will start limiting the current  $I_{startup(soft)}$ . At the  $V_{startup}$  level, the  $I_{startup(soft)}$  current source is completely switched off (see Figure 13).

Since the soft start current  $I_{startup(soft)}$  is subtracted from pin  $V_{CC}$  charging current, the  $R_{SS}$  value will affect the  $V_{CC}$  charging current level by a maximum of 60  $\mu$ A (typical value).

**GreenChip II SMPS control IC** 



#### 7.21 Driver

The driver circuit to the gate of the power MOSFET has a current sourcing capability of typically 170 mA and a current sink capability of typically 700 mA. This permits fast turning on and off of the power MOSFET for efficient operation.

A low driver source current has been chosen to limit the  $\Delta V/\Delta t$  at switch-on. This reduces the Electromagnetic Interference (EMI) and also limits the current spikes across R<sub>sense</sub>.

# 8. Limiting values

#### Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are measured with respect to ground (pin 11); positive currents flow into the chip; pin  $V_{CC}$  may not be current driven. The voltage ratings are valid provided other ratings are not violated; current ratings are valid provided the maximum power rating is not violated.

| Symbol                | Parameter                         | Conditions                | Min   | Мах   | Unit |
|-----------------------|-----------------------------------|---------------------------|-------|-------|------|
| Voltages              |                                   |                           |       |       |      |
| V <sub>VCOADJ</sub>   | voltage on<br>pin VCOADJ          | input voltage; continuous | -0.4  | +5    | V    |
| V <sub>OVPFCAP</sub>  | voltage on<br>pin<br>OVPFCAP      | continuous                | -0.4  | +7    | V    |
| VISENSE               | voltage on<br>pin ISENSE          | current limited           | -0.4  | -     | V    |
| V <sub>DRAIN</sub>    | voltage on<br>pin DRAIN           |                           | -0.4  | +650  | V    |
| V <sub>CC</sub>       | supply<br>voltage                 | continuous                | -0.4  | +20   | V    |
| V <sub>LOCK</sub>     | voltage on<br>pin LOCK            | continuous                | -0.4  | +7    | V    |
| V <sub>CTRL</sub>     | voltage on<br>pin CTRL            |                           | -0.4  | +5    | V    |
| V <sub>CSTART</sub>   | voltage on<br>pin CSTART          |                           | -0.4  | +7    | V    |
| V <sub>DEM</sub>      | voltage on<br>pin DEM             | current limited           | -0.4  | -     | V    |
| Currents              |                                   |                           |       |       |      |
| I <sub>ISENSE</sub>   | current on pin ISENSE             | input current             | -1    | +10   | mA   |
| I <sub>STDBY</sub>    | current on pin STDBY              |                           | -1    | -     | mA   |
| I <sub>DRIVER</sub>   | current on pin DRIVER             | d < 10 %                  | -0.8  | +2    | A    |
| I <sub>DRAIN</sub>    | current on pin DRAIN              |                           | -     | +5    | mA   |
| I <sub>O(VCC5V)</sub> | output<br>current on<br>pin VCC5V |                           | –1    | 0     | mA   |
| I <sub>CTRL</sub>     | current on<br>pin CTRL            |                           | -     | +5    | mA   |
| I <sub>DEM</sub>      | current on pin DEM                |                           | -1.25 | +1.25 | mA   |
| General               |                                   |                           |       |       |      |
| P <sub>tot</sub>      | total power dissipation           | T <sub>amb</sub> < 70 °C  | -     | 0.7   | W    |
| T <sub>stg</sub>      | storage<br>temperature            |                           | -55   | +150  | °C   |

#### Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are measured with respect to ground (pin 11); positive currents flow into the chip; pin  $V_{CC}$  may not be current driven. The voltage ratings are valid provided other ratings are not violated; current ratings are valid provided the maximum power rating is not violated.

| Symbol           | Parameter                             | Conditions                   | Min          | Max  | Unit |
|------------------|---------------------------------------|------------------------------|--------------|------|------|
| Tj               | junction<br>temperature               |                              | -20          | +145 | °C   |
| ESD              |                                       |                              |              |      |      |
| V <sub>ESD</sub> | electrostatic<br>discharge<br>voltage | class 1                      |              |      |      |
|                  | human                                 | pins 1 to 7 and pins 9 to 16 | <u>[1]</u> - | 2000 | V    |
|                  | body<br>model                         | pin 8 (DRAIN)                | <u>[1]</u> - | 1500 | V    |
|                  | machine<br>model                      |                              | [2] _        | 200  | V    |

[1] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

[2] Equivalent to discharging a 200 pF capacitor through a 0.75  $\mu$ H coil and a 10  $\Omega$  resistor.

# 9. Thermal characteristics

| Table 4.             | Thermal characteristics                     |             |     |      |
|----------------------|---------------------------------------------|-------------|-----|------|
| Symbol               | Parameter                                   | Conditions  | Тур | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 110 | K/W  |

## **10. Characteristics**

#### Table 5.Characteristics

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 15 V$ ; all voltages are measured with respect to ground (pin 11); currents are positive when flowing into the IC, unless otherwise specified.

| Symbol                       | Parameter                                        | Conditions                                                                      | Min  | Тур | Max           | Unit                   |
|------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------|------|-----|---------------|------------------------|
| Start-up current             | source (pin 8)                                   |                                                                                 |      |     |               |                        |
| I <sub>DRAIN</sub>           | current on pin DRAIN                             | input current;<br>V <sub>CC</sub> = 0 V; V <sub>I</sub> on pin<br>DRAIN > 100 V | 1.0  | 1.2 | 1.4           | mA                     |
|                              |                                                  | with auxiliary supply;<br>V <sub>I</sub> on pin DRAIN > 100 V                   | -    | 100 | 300           | μA                     |
| V <sub>BR</sub>              | breakdown voltage                                |                                                                                 | 650  | -   | -             | V                      |
| V <sub>mains(oper)(en)</sub> | mains-dependent<br>operation-enabling<br>voltage |                                                                                 | 60   | -   | 100           | V                      |
| V <sub>CC</sub> managemen    | nt (pin 9)                                       |                                                                                 |      |     |               |                        |
| V <sub>startup</sub>         | start-up voltage                                 |                                                                                 | 10.3 | 11  | 11.7          | V                      |
| V <sub>th(UVLO)</sub>        | undervoltage lockout<br>threshold voltage        |                                                                                 | 8.1  | 8.7 | 9.3           | V                      |
| V <sub>hys</sub>             | hysteresis voltage                               | V <sub>startup</sub> - V <sub>th(UVLO)</sub>                                    | 2.0  | 2.3 | 2.6           | V                      |
| TEA1553T_1                   |                                                  |                                                                                 |      |     | © NXP B.V. 20 | 07. All rights reserve |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 15 V$ ; all voltages are measured with respect to ground (pin 11); currents are positive when flowing into the IC, unless otherwise specified.

| Symbol                 | Parameter                               | Conditions                                                                                       | Min            | Тур                   | Мах   | Unit |
|------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|----------------|-----------------------|-------|------|
| ch(high)               | high charging current                   | $V_{I}$ on pin DRAIN > 100 V;<br>$V_{CC} < 3 V$                                                  | -1.2           | –1                    | -0.8  | mA   |
| ch(low)                | low charging current                    | $V_{I}$ on pin DRAIN > 100 V;<br>3 V < $V_{CC}$ < $V_{th(UVLO)}$                                 | -1.2           | -0.75                 | -0.45 | mA   |
| restart                | restart current                         | $V_{I}$ on pin DRAIN > 100 V;<br>$V_{th(UVLO)} < V_{CC} < V_{startup}$                           | -650           | -550                  | -450  | μΑ   |
| CC(oper)               | operating supply<br>current             | no load on pin DRIVER                                                                            | 1.1            | 1.3                   | 1.5   | mA   |
| Demagnetizatio         | on management (pin 16)                  |                                                                                                  |                |                       |       |      |
| V <sub>DEM</sub>       | voltage on pin DEM                      |                                                                                                  | 50             | 80                    | 110   | mV   |
| V <sub>CL(neg)</sub>   | negative clamp<br>voltage               | voltage on pin DEM,<br>I <sub>I</sub> on pin DEM = −500 µA                                       | -0.5           | -0.25                 | -0.05 | V    |
| / <sub>CL(pos)</sub>   | positive clamp voltage                  | voltage on pin DEM,<br>I <sub>I</sub> on pin DEM = 1 mA                                          | 0.5            | 0.7                   | 0.9   | V    |
| sup(xfmr_ring)         | transformer ringing suppression time    |                                                                                                  | 1.1            | 1.5                   | 1.9   | μs   |
| Pulse width mo         | dulator                                 |                                                                                                  |                |                       |       |      |
| on(min)                | minimum on-time                         |                                                                                                  | -              | t <sub>leb</sub>      | -     | ns   |
| on(max)                | maximum on-time                         |                                                                                                  | 40             | 50                    | 60    | μs   |
| Oscillator             |                                         |                                                                                                  |                |                       |       |      |
| osc(low)               | low oscillator<br>frequency             | $V_{I}$ on pin CTRL > 1.5 V                                                                      | 20             | 25                    | 30    | kHz  |
| osc(high)              | high oscillator<br>frequency            | $V_{I}$ on pin CTRL < 1 V                                                                        | 100            | 125                   | 150   | kHz  |
| √VCO(start)            | start VCO voltage                       | peak voltage at pin<br>ISENSE, where frequency<br>reduction starts. See<br>Figure 6 and Figure 8 | -              | VCO <sub>1</sub>      | -     | mV   |
| √vCO(max)              | maximum VCO<br>voltage                  | peak voltage at pin<br>ISENSE, where the<br>frequency is equal to<br>f <sub>osc(low)</sub>       | -              | VCO <sub>1</sub> – 50 | ) -   | mV   |
| Duty cycle cont        | trol (pin 14)                           |                                                                                                  |                |                       |       |      |
| V <sub>min(δmax)</sub> | minimum voltage<br>(maximum duty cycle) |                                                                                                  | -              | 1.0                   | -     | V    |
| V <sub>max(δmin)</sub> | maximum voltage<br>(minimum duty cycle) |                                                                                                  | -              | 1.5                   | -     | V    |
| CTRL                   | current on pin CTRL                     | input current, V <sub>I</sub> on pin<br>CTRL = 1.5 V                                             | -1 [ <u>1]</u> | -0.8                  | -0.5  | μΑ   |
| 5 V output (pin        | 12)                                     |                                                                                                  |                |                       |       |      |
| V <sub>O(VCC5V)</sub>  | output voltage on pin<br>VCC5V          | current on pin<br>VCC5V = -1 mA                                                                  | 4.75           | 5.0                   | 5.25  | V    |
| O(VCC5V)               | output current on pin<br>VCC5V          |                                                                                                  | -1.0           | -                     | -     | mA   |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 15 V$ ; all voltages are measured with respect to ground (pin 11); currents are positive when flowing into the IC, unless otherwise specified.

| Symbol                                | Parameter                                                 | Conditions                                                                        | Min   | Тур                  | Max           | Unit                 |
|---------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------|-------|----------------------|---------------|----------------------|
| V <sub>trip</sub>                     | trip voltage                                              |                                                                                   | 2.37  | 2.5                  | 2.63          | V                    |
| V <sub>VCC</sub> (latch)(reset)       | latch reset voltage on<br>pin V <sub>CC</sub>             | $V_{trip}$ < 2.3 V                                                                | -     | 4.5                  | -             | V                    |
| V <sub>LOCK</sub> /V <sub>VCC5V</sub> | voltage on pin LOCK<br>to voltage on pin<br>VCC5V ratio   | $V_{trip} = 0.5 \times V_{O(\text{ VCC5V})}$                                      | -4    | -                    | +4            | %                    |
| Advanced overpo                       | ower timing via pin CST                                   | ART (pin 15)                                                                      |       |                      |               |                      |
| I <sub>ch(CSTART)</sub>               | charge current on pin<br>CSTART                           |                                                                                   | -11.5 | -10                  | -8.5          | μΑ                   |
| V <sub>trip(CSTART)</sub>             | trip voltage on pin<br>CSTART                             |                                                                                   | 2.37  | 2.5                  | 2.63          | V                    |
| I <sub>opp(adv)</sub>                 | advanced over-power protection current                    | $V_{I}$ on pin SENSE < 0.1 V                                                      | -11.5 | -10                  | -8.5          | μA                   |
| fact(opp)(adv)                        | advanced over-power<br>protection activation<br>frequency | V <sub>I</sub> on pin CTRL < 0.5 V<br>and<br>V <sub>I</sub> on pin CSTART > 2.5 V | 20    | 25                   | 33            | kHz                  |
| VCOadj input (pi                      | n 1)                                                      |                                                                                   |       |                      |               |                      |
| I <sub>VCOADJ</sub>                   | current on pin<br>VCOADJ                                  |                                                                                   | -11.5 | -10                  | -8.5          | μA                   |
| Valley switch (pir                    | ı 8)                                                      |                                                                                   |       |                      |               |                      |
| $(\Delta V / \Delta t)_{vrec}$        | valley recognition<br>voltage change with<br>time         |                                                                                   | -85   | -                    | +85           | V/μs                 |
| t <sub>d(vrec-swon)</sub>             | valley recognition to<br>switch-on delay time             |                                                                                   | -     | 150 <mark>[1]</mark> | -             | ns                   |
| Current and shor                      | t winding protection (p                                   | in 3)                                                                             |       |                      |               |                      |
| V <sub>sense(max)</sub>               | maximum sense<br>voltage                                  | $\Delta V/\Delta t = 0.1 V/\mu s$                                                 | 0.48  | 0.52                 | 0.56          | V                    |
| t <sub>PD</sub>                       | propagation delay                                         | $\Delta V/\Delta t = 0.5 V/\mu s$                                                 | -     | 140                  | 185           | ns                   |
| V <sub>swp</sub>                      | short-winding<br>protection voltage                       |                                                                                   | 0.83  | 0.88                 | 0.96          | V                    |
| t <sub>leb</sub>                      | leading edge blanking<br>time                             |                                                                                   | 300   | 370                  | 440           | ns                   |
| Istartup(soft)                        | soft startup current                                      | $V_{I}$ on pin SENSE < 0.5 V                                                      | 45    | 60                   | 75            | μΑ                   |
| Overvoltage prot                      | ection (pin 16 and pin 2                                  | 2)                                                                                |       |                      |               |                      |
| I <sub>ovp</sub>                      | over-voltage<br>protection current                        | [2]                                                                               | 279   | 300                  | 321           | μΑ                   |
| I <sub>ch(OVPFCAP)</sub>              | charge current on pin<br>OVPFCAP                          | $V_1$ on pin OVPFCAP = 1 V [3]                                                    | -36   | -32                  | -28           | μΑ                   |
| I <sub>dch(OVPFCAP)</sub>             | discharge current on<br>pin OVPFCAP                       | $V_1$ on pin OVPFCAP = 1 V [3]                                                    | 52    | 60                   | 68            | μA                   |
| Vtrip(OVPFCAP)                        | trip voltage on pin<br>OVPFCAP                            |                                                                                   | 2.37  | 2.5                  | 2.63          | V                    |
| t <sub>p(OVPFCAP)</sub>               | pulse duration on pin<br>OVPFCAP                          |                                                                                   | 2.3   | 2.8                  | 3.4           | μs                   |
| EA1553T_1                             |                                                           |                                                                                   |       |                      | © NXP B.V. 20 | 07. All rights reser |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 15 V$ ; all voltages are measured with respect to ground (pin 11); currents are positive when flowing into the IC, unless otherwise specified.

|                              | ,                                                      |                                                                                              |            |      |              |      |      |
|------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------|------------|------|--------------|------|------|
| Symbol                       | Parameter                                              | Conditions                                                                                   |            | Min  | Тур          | Мах  | Unit |
| Q <sub>OVPFCAP</sub>         | charge on pin                                          | charge delivered                                                                             | [4]        | -103 | -90          | -77  | рС   |
|                              | OVPFCAP                                                | charge subtracted                                                                            | [5]        | 145  | 170          | 195  | pC   |
| Overpower prote              | ection (pin 16)                                        |                                                                                              |            |      |              |      |      |
| I <sub>opp(DEM)</sub>        | over-power protection<br>current on pin DEM            |                                                                                              | <u>[6]</u> | -    | -120         | -    | μΑ   |
| I <sub>opp(red)</sub> (DEM)  | reduced over-power<br>protection current on<br>pin DEM | V <sub>ISENSE</sub> < 0.3 V                                                                  | [7]        | -    | -500         | -    | μΑ   |
| STDBY output (               | pin 4)                                                 |                                                                                              |            |      |              |      |      |
| V <sub>O(STDBY)</sub>        | output voltage on pin<br>STDBY                         |                                                                                              |            | 4.75 | 5.0          | 5.25 | V    |
| Isource(STDBY)               | source current on pin<br>STDBY                         | pin STDBY source<br>current, V <sub>STDBY</sub> = 1.5 V                                      |            | -25  | -22          | -20  | μΑ   |
| I <sub>sink(STDBY)</sub>     | sink current on pin<br>STDBY                           | pin STDBY sink current,<br>V <sub>I</sub> on pin STDBY = 1.5 V                               |            | 2    | -            | -    | mA   |
| Driver (pin 5)               |                                                        |                                                                                              |            |      |              |      |      |
| I <sub>source</sub> (DRIVER) | source current on pin<br>DRIVER                        | pin DRIVER source<br>current, V <sub>CC</sub> = 9.5 V;<br>V <sub>I</sub> on pin DRIVER = 2 V |            | -    | -170         | -88  | mA   |
| I <sub>sink</sub> (DRIVER)   | sink current on pin<br>DRIVER                          | pin DRIVER sink current,<br>$V_{CC} = 9.5 V$ ;<br>$V_{I}$ on pin DRIVER = 2 V                |            | -    | 300          | -    | mA   |
|                              |                                                        | $V_{CC}$ = 9.5 V;<br>V <sub>I</sub> on pin DRIVER = 9.5 V                                    |            | 400  | 700          | -    | mA   |
| V <sub>o(max)</sub>          | maximum output<br>voltage                              | V <sub>CC</sub> = 12 V                                                                       |            | -    | 11.5         | 12   | V    |
| Temperature pro              | otection                                               |                                                                                              |            |      |              |      |      |
| T <sub>pl(max)</sub>         | maximum protection level temperature                   |                                                                                              |            | 130  | 140          | 150  | °C   |
| T <sub>pl(hys)</sub>         | protection level<br>hysteresis<br>temperature          |                                                                                              |            | -    | 8 <u>[1]</u> | -    | °C   |

[1] Guaranteed by design.

[2] Set by the demagnetization resistor, R<sub>DEM</sub>; see Section 7.9 "Overvoltage protection".

[3] Set by the OVPFCAP capacitor; see Section 7.9 "Overvoltage protection".

[4] Value equal to the product of the OVPFCAP current pulse width and the OVP filter timing charge current.

[5] Value equal to the product of the OVPFCAP current pulse width and the OVP filter timing discharge current.

[6] Set by the demagnetization resistor, R<sub>DEM</sub>; see Section 7.12 "Overpower protection".

[7] Maximum source voltage is limited to 0.3 V.

# **11. Application information**

A converter using the TEA1553T consists of an input filter, a transformer with a third winding (auxiliary), and an output stage with a feedback circuit.

Capacitor  $C_{VCC}$  (at pin 9) buffers the supply voltage of the IC, which is powered via the high voltage rectified mains during start-up and via the auxiliary winding during operation.

A sense resistor converts the primary current into a voltage at pin ISENSE (pin 3). The value of this sense resistor defines the maximum primary peak current.



#### **NXP Semiconductors**

# **TEA1553T**

GreenChip II SMPS control IC



# 12. Package outline



#### Fig 16. Package outline SOT109-1 (SO16)

# 13. Revision history

| Table 6. Revisi | on history   |                    |               |            |
|-----------------|--------------|--------------------|---------------|------------|
| Document ID     | Release date | Data sheet status  | Change notice | Supersedes |
| TEA1553T_1      | 20070703     | Product data sheet | -             | -          |

# 14. Legal information

#### 14.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 14.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

GreenChip — is a trademark of NXP B.V.

# **15. Contact information**

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

# **TEA1553T**

**GreenChip II SMPS control IC** 

## 16. Contents

| 1            | General description 1                                             |
|--------------|-------------------------------------------------------------------|
| 2            | Features 1                                                        |
| 2.1          | Distinctive features 1                                            |
| 2.2          | Green features 1                                                  |
| 2.3          | Protection features 1                                             |
| 3            | Applications                                                      |
| 4            | Ordering information 2                                            |
| 5            | Block diagram 3                                                   |
| 6            | Pinning information                                               |
| 6.1          | Pinning                                                           |
| 6.2          | Pin description 4                                                 |
| 7            | Functional description 5                                          |
| 7.1          | Start-up, mains enabling operation level and                      |
|              | undervoltage lock-out                                             |
| 7.2          | Supply management 6                                               |
| 7.3          | Current mode control 7                                            |
| 7.4          | Oscillator                                                        |
| 7.5          | VCO adjust 8                                                      |
| 7.6          | Cycle skipping                                                    |
| 7.7<br>7.8   | STDBY output                                                      |
| 7.8<br>7.9   | Demagnetization    10      Overvoltage protection    10           |
| 7.10         | Valley switching                                                  |
| 7.11         | Overcurrent protection                                            |
| 7.12         | Overpower protection                                              |
| 7.13         | Advanced overpower timing via pin CSTART . 13                     |
| 7.14         | Minimum and maximum 'on-time' 14                                  |
| 7.15         | Short winding protection 14                                       |
| 7.16         | LOCK input                                                        |
| 7.17         | Overtemperature protection                                        |
| 7.18         | 5 V output 15                                                     |
| 7.19         | Open/not connected CTRL pin protection 15                         |
| 7.20<br>7.21 | Soft start-up (pin ISENSE)         15           Driver         16 |
| 8            | Limiting values                                                   |
| •            | -                                                                 |
| 9            |                                                                   |
| 10           | Characteristics                                                   |
| 11           | Application information                                           |
| 12           | Package outline 24                                                |
| 13           | Revision history 25                                               |
| 14           | Legal information 26                                              |
| 14.1         | Data sheet status 26                                              |
| 14.2         | Definitions                                                       |
| 14.3         | Disclaimers                                                       |
| 14.4         | Trademarks                                                        |

 15
 Contact information
 26

 16
 Contents
 27

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2007.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 3 July 2007 Document identifier: TEA1553T\_1

