October 1987 Revised April 2002 # CD4099BC 8-Bit Addressable Latch ### **General Description** The CD4099BC is an 8-bit addressable latch with three address inputs (A0–A2), an active low enable input $(\overline{E})$ , active high clear input (CL), a data input (D), and eight outputs (Q0–Q7). Data is entered into a particular bit in the latch when that bit is addressed by the address inputs and the enable $(\overline{E})$ is LOW. Data entry is inhibited when enable $(\overline{E})$ is HIGH. When clear (CL) and enable $(\overline{E})$ are HIGH, all outputs are LOW. When clear (CL) is HIGH and enable $(\overline{E})$ is LOW, the channel demultiplexing occurs. The bit that is addressed has an active output which follows the data input while all unaddressed bits are held LOW. When operating in the addressable latch mode $(\overline{E}=CL=LOW)$ , changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode $(\overline{E}=HIGH,\,CL=LOW)$ . #### **Features** - Wide supply voltage range: 3.0V to 15V - High noise immunity: 0.45 V<sub>DD</sub> (typ.) - Low power TTL: fan out of 2 driving 74L compatibility: or 1 driving 74LS - Serial to parallel capability - Storage register capability - Random (addressable) data entry - Active high demultiplexing capability - Common active high clear #### **Ordering Code:** | Order Number | Package Number | Package Description | | | | | |--------------|----------------|------------------------------------------------------------------------|--|--|--|--| | CD4099BCN | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | | | | ### **Connection Diagram** #### **Truth Table** | Mode Selection | | | | | | | | | |----------------|----|---------------------|-----------------------|-------------------|--|--|--|--| | Е | CL | Addressed | Addressed Unaddressed | | | | | | | | | Latch | | | | | | | | L | L | Follows Data | Holds Previous Data | Addressable Latch | | | | | | Н | L | Holds Previous Data | Holds Previous Data | Memory | | | | | | L | Н | Follows Data | Reset to "0" | Demultiplexer | | | | | | Н | Н | Reset to "0" | Reset to "0" | Clear | | | | | ## **Absolute Maximum Ratings**(Note 1) (Note 2) DC Supply Voltage (V<sub>DD</sub>) $-0.5 \text{ to } +18 \text{ V}_{DC}$ Input Voltage (V<sub>IN</sub>) $-0.5 \text{ to } V_{DD} +0.5 \text{ V}_{DC}$ Storage Temperature Range (T<sub>S</sub>) $-65^{\circ}$ C to $+150^{\circ}$ C Power Dissipation ( $P_D$ ) Dual-In-Line 700 mW Small Outline 500 mW Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 2) DC Supply Voltage ( $V_{DD}$ ) 3.0 to 15 $V_{DC}$ Input Voltage ( $V_{IN}$ ) 0 to $V_{DD}$ $V_{DC}$ Operating Temperature Range ( $T_A$ ) -55°C to +125°C Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed; they are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation. Note 2: $V_{SS} = 0V$ unless otherwise specified. ## DC Electrical Characteristics (Note 2) | Symbol | Parameter | Conditions | –55°C | | +25°C | | | +125°C | | Units | |-----------------|-------------------|------------------------------------------------|-------|------|-------|-------------------|------|--------|------|-------| | Cyllibol | | Conditions | Min | Max | Min | Тур | Max | Min | Max | Oills | | I <sub>DD</sub> | Quiescent Device | $V_{DD} = 5V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 5.0 | | 0.02 | 5.0 | | 150 | | | | Current | $V_{DD} = 10V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 10 | | 0.02 | 10 | | 300 | μΑ | | | | $V_{DD} = 15V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 20 | | 0.02 | 20 | | 600 | | | V <sub>OL</sub> | LOW Level | $ I_O \le 1\mu A$ | | | | | | | | | | | Output Voltage | $V_{DD} = 5V$ | | 0.05 | | 0 | 0.05 | | 0.05 | | | | | $V_{DD} = 10V$ | | 0.05 | | 0 | 0.05 | | 0.05 | V | | | | $V_{DD} = 15V$ | | 0.05 | | 0 | 0.05 | | 0.05 | | | V <sub>OH</sub> | HIGH Level | I <sub>O</sub> ≤ 1 μA | | | | | | | | | | | Output Voltage | $V_{DD} = 5V$ | 4.95 | | 4.95 | 5 | | 4.95 | | | | | | $V_{DD} = 10V$ | 9.95 | | 9.95 | 10 | | 9.95 | | V | | | | $V_{DD} = 15V$ | 14.95 | | 14.95 | 15 | | 14.95 | | | | V <sub>IL</sub> | LOW Level | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$ | | 1.5 | | 2.25 | 1.5 | | 1.5 | | | | Input Voltage | $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ | | 3.0 | | 4.5 | 3.0 | | 3.0 | V | | | | $V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$ | | 4.0 | | 6.75 | 4.0 | | 4.0 | | | V <sub>IH</sub> | HIGH Level | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$ | 3.5 | | 3.5 | 2.75 | | 3.5 | | | | | Input Voltage | $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ | 7.0 | | 7.0 | 5.5 | | 7.0 | | V | | | | $V_{DD} = 15V$ , $V_{O} = 1.5V$ or $13.5V$ | 11.0 | | 11.0 | 8.25 | | 11.0 | | | | l <sub>OL</sub> | LOW Level Output | $V_{DD} = 5V, V_{O} = 0.4V$ | 0.64 | | 0.51 | 0.88 | | 0.36 | | | | | Current (Note 3) | $V_{DD} = 10V, V_{O} = 0.5V$ | 1.6 | | 1.3 | 2.25 | | 0.9 | | mA | | | | $V_{DD} = 15V, V_{O} = 1.5V$ | 4.2 | | 3.4 | 8.8 | | 2.4 | | | | I <sub>OH</sub> | HIGH Level Output | $V_{DD} = 5V, V_{O} = 4.6V$ | -0.64 | | -0.51 | -0.88 | | -0.36 | | | | | Current (Note 3) | $V_{DD} = 10V, V_{O} = 9.5V$ | -1.6 | | -1.3 | -2.25 | | -0.9 | | mA | | | | $V_{DD} = 15V, V_{O} = 13.5V$ | -4.2 | | -3.4 | -8.8 | | -2.4 | | | | I <sub>IN</sub> | Input Current | $V_{DD} = 15V, V_{IN} = 0V$ | | -0.1 | | -10 <sup>-5</sup> | -0.1 | | -1.0 | μА | | | | $V_{DD} = 15V, \ V_{IN} = 15V$ | | 0.1 | | 10 <sup>-5</sup> | 0.1 | | 1.0 | μА | | | | | | | | | | | | | Note 3: I<sub>OH</sub> and I<sub>OL</sub> are tested one output at a time. ## AC Electrical Characteristics (Note 4) $T_A = 25^{\circ}C$ , $C_L = 50$ pF, $R_L = 200k$ , Input $t_r = t_f = 20$ ns, unless otherwise noted | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------|-------------------------------|-----------------------|-----|-----|-----|-------| | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay | $V_{DD} = 5V$ | | 200 | 400 | | | | Data to Output | V <sub>DD</sub> = 10V | | 75 | 150 | ns | | | | V <sub>DD</sub> = 15V | | 50 | 100 | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay | $V_{DD} = 5V$ | | 200 | 400 | | | | Enable to Output | V <sub>DD</sub> = 10V | | 80 | 160 | ns | | | | V <sub>DD</sub> = 15V | | 60 | 120 | | | t <sub>PHL</sub> | Propagation Delay | $V_{DD} = 5V$ | | 175 | 350 | | | | Clear to Output | V <sub>DD</sub> = 10V | | 80 | 160 | ns | | | | V <sub>DD</sub> = 15V | | 65 | 130 | | | t <sub>TLH</sub> , t <sub>THL</sub> | Propagation Delay | $V_{DD} = 5V$ | | 225 | 450 | | | | Address to Output | V <sub>DD</sub> = 10V | | 100 | 200 | ns | | | | V <sub>DD</sub> = 15V | | 75 | 150 | | | t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time | $V_{DD} = 5V$ | | 100 | 200 | | | | (Any Output) | V <sub>DD</sub> = 10V | | 50 | 100 | ns | | | | $V_{DD} = 15V$ | | 40 | 80 | | | T <sub>WH</sub> , T <sub>WL</sub> | Minimum Data | $V_{DD} = 5V$ | | 100 | 200 | | | | Pulse Width | V <sub>DD</sub> = 10V | | 50 | 100 | ns | | | | V <sub>DD</sub> = 15V | | 40 | 80 | | | t <sub>WH</sub> , t <sub>WL</sub> | Minimum Address | $V_{DD} = 5V$ | | 200 | 400 | | | | Pulse Width | V <sub>DD</sub> = 10V | | 100 | 200 | ns | | | | V <sub>DD</sub> = 15V | | 65 | 125 | | | t <sub>WH</sub> | Minimum Clear | $V_{DD} = 5V$ | | 75 | 150 | | | | Pulse Width | V <sub>DD</sub> = 10V | | 40 | 75 | ns | | | | V <sub>DD</sub> = 15V | | 25 | 50 | | | t <sub>SU</sub> | Minimum Set-Up Time | $V_{DD} = 5V$ | | 40 | 80 | | | | Data to E | V <sub>DD</sub> = 10V | | 20 | 40 | ns | | | | V <sub>DD</sub> = 15V | | 15 | 30 | | | t <sub>H</sub> | Minimum Hold Time | $V_{DD} = 5V$ | | 60 | 120 | | | | Data to E | V <sub>DD</sub> = 10V | | 30 | 60 | ns | | | | V <sub>DD</sub> = 15V | | 25 | 50 | | | t <sub>SU</sub> | Minimum Set-Up Time | $V_{DD} = 5V$ | | -15 | 50 | | | | Address to E | V <sub>DD</sub> = 10V | | 0 | 30 | ns | | | | $V_{DD} = 15V$ | | 0 | 20 | | | t <sub>H</sub> | Minimum Hold Time | V <sub>DD</sub> = 5V | | -50 | 15 | | | | Address to E | V <sub>DD</sub> = 10V | | -20 | 10 | ns | | | | V <sub>DD</sub> = 15V | | -15 | 5 | | | C <sub>PD</sub> | Power Dissipation Capacitance | Per Package (Note 5) | | 100 | | pF | | C <sub>IN</sub> | Input Capacitance | Any Input | | 5.0 | 7.5 | pF | Note 4: AC Parameters are guaranteed by DC correlated testing. Note 5: Dynamic power dissipation ( $P_D$ ) is given by: $P_D = (C_{PD} + C_L) \ V_{CC}^2 f + P_Q$ ; where $C_L = load$ capacitance; f = f frequency of operation; for further details, see application note AN-90, "54C/74C Family Characteristics". ### Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com