# ACNV260E

2mm DTI, 10MBd Digital Optocoupler

# **Data Sheet**



## Description

The new ACNV260E is an optically coupled gate that combines a AlGaAs light emitting diode and an integrated photo detector housed in a widebody package. ACNV260E is designed and manufactured to comply with EN60079-11 ATEX and IECEx. The distance-through-insulation (DTI) between the emitting diode and photodetector is at 2mm. The output of the detector IC is an open collector Schottky clamped transistor. The internal shield provides a guaranteed common mode transient immunity specification of 20,000 V/µs at V<sub>cm</sub> = 1500V

This unique design provides maximum ac and dc circuit isolation while achieving TTL compatibility.

The new ACNV260E is suitable for high speed logic interfacing, input/output buffering, as line receivers in environments that conventional line receivers cannot tolerate and are recommended for use in extremely high ground or induced noise environments.

### **Functional Diagram**



A 0.1  $\mu F$  bypass capacitor must be connected between pins  $V_{CC}$  and GND.

#### **Features**

- Compliant to EN60079-11 ATEX and IECEx (375V)
- 2mm DTI
- 13mm creepage and clearance
- 20 kV/ $\mu$ s Minimum Common Mode Rejection (CMR) at VCM = 1500 V
- High Speed: 10 MBd Typical
- TTL Compatible
- Guaranteed ac and dc performance over temperature: -40°C to +105°C
- Available in 10-Pin widebody packages
- Safety Approval
  - Approval at 5000 Vrms for 1 minute per UL1577
  - CSA

#### **Applications**

- High Voltage insulation
- Intrinsic safety circuit
- PCB Board Power System Isolation
- Industrial Equipment Power Isolation

**CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

### **Ordering Information**

|             | Option                |         | Surface |                  |             | UL 5000 V <sub>rms</sub> / |              |  |
|-------------|-----------------------|---------|---------|------------------|-------------|----------------------------|--------------|--|
| Part number | <b>RoHS Compliant</b> | Package | Mount   | <b>Gull Wing</b> | Tape & Reel | 1 Minute rating            | Quantity     |  |
| ACNV260E    | -000E                 | 500 mil |         |                  |             | Х                          | 35 per tube  |  |
|             | -300E                 | DIP-10  | Х       | Х                |             | Х                          | 35 per tube  |  |
|             | -500E                 |         | Х       | Х                | Х           | Х                          | 500 per reel |  |

ACNV260E is UL Recognized with 5000 Vrms for 1 minute per UL1577.

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

ACNV260E-500E to order product of 500mil DIP-10 Widebody with Gull Wing Surface Mount package in Tape and Reel packaging with UL 5000Vrms/1min Safety Approval in RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.

#### Schematic



Use of a 0.1µF bypass capacitor connected between pins of 7 and 10 is recommended (see note 5).

#### 10-Pin Widebody (500mils) DIP Package



## 10-Pin Widebody (500mils) DIP Package with Gull Wing Surface Mount Option 300



Dimension in Inches [Millimeter]

## **Solder Reflow Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-Halide Flux should be used.

## **Insulation and Safety Related Specifications**

| Parameter                                            | Symbol                | ACNV260E       | Units             | Conditions                                                                                                                               |
|------------------------------------------------------|-----------------------|----------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap<br>(External Clearance)     | L(101)                | 13             | mm                | Measured from input terminals to output terminals, shortest distance through air.                                                        |
| Minimum External<br>Tracking (External Creepage)     | L(102)                | 13             | mm                | Measured from input terminals to output terminals, shortest distance path along body.                                                    |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |                       | 2.0            | mm                | Through insulation distance conductor to conductor,<br>usually the straight line distance thickness between<br>the emitter and detector. |
| Minimum Internal Tracking<br>(Internal Creepage)     |                       | 4.6            | mm                | Measured from input terminals to output terminals, along internal cavity.                                                                |
| Tracking Resistance<br>(Comparative Tracking Index)  | CTI                   | 200            | V                 | DIN IEC 112/VDE 0303 Part 1.                                                                                                             |
| Maximum Working Insulation<br>Voltage                | VIORM                 | 375            | V <sub>peak</sub> | Per IEC 60079-11.                                                                                                                        |
| Safety-limiting values – maximu                      | m values allow        | ed in the even | t of a failure.   |                                                                                                                                          |
| Case Temperature                                     | Τ <sub>S</sub>        | 150            | °C                |                                                                                                                                          |
| Input Current**                                      | I <sub>S, INPUT</sub> | 400            | mA                | —                                                                                                                                        |
| Output Power**                                       | Ps, output            | 1              | W                 |                                                                                                                                          |
| Isolation Group                                      |                       | Illa           |                   | Material Group (DIN VDE 0110, 1/89, Table 1).                                                                                            |

Note:

\*\* Refer to Figure 14 for dependence of PS and IS on ambient temperature.

#### Absolute Maximum Ratings

| Parameter                                                               | Symbol              | Min.        | Max.                                 | Units |
|-------------------------------------------------------------------------|---------------------|-------------|--------------------------------------|-------|
| Storage Temperature                                                     | Ts                  | -55         | 125                                  | °C    |
| Operating Temperature                                                   | T <sub>A</sub>      | -40         | 105                                  | °C    |
| Average Input Current                                                   | I <sub>F(AVG)</sub> |             | 20                                   | mA    |
| Reverse Input Voltage                                                   | VR                  |             | 3                                    | V     |
| Input Power Dissipation                                                 | PI                  |             | 40                                   | mW    |
| Supply Voltage (1 Minute Maximum)                                       | V <sub>CC</sub>     |             | 7                                    | V     |
| Enable Input Voltage (Not to Exceed V <sub>CC</sub> by more than 500mV) | VE                  |             | V <sub>CC</sub> +0.5                 | V     |
| Enable Input Current                                                    | Ι <sub>Ε</sub>      |             | 5                                    | mA    |
| Output Collector Current                                                | Ι <sub>Ο</sub>      |             | 50                                   | mA    |
| Output Collector Voltage                                                | Vo                  |             | 7                                    | V     |
| Output Collector Power Dissipation                                      | Po                  |             | 85                                   | mW    |
| Lead Solder Temperature                                                 | T <sub>LS</sub>     |             | 245°C for 10 sec<br>up to seat plane |       |
| Solder Reflow Temperature Profile                                       | See Packa           | age Outline | Drawings section                     |       |

#### **Recommended Operating Conditions**

| Parameter                        | Symbol             | Min. | Max.            | Units     | Note |
|----------------------------------|--------------------|------|-----------------|-----------|------|
| Input Current, Low Level         | I <sub>FL</sub> *  | 0    | 250             | μΑ        |      |
| Input Current, High Level        | I <sub>FH</sub> ** | 9    | 16              | mA        | 1    |
| Power Supply Voltage             | V <sub>CC</sub>    | 4.5  | 5.5             | V         |      |
| Low Level Enable Voltage         | V <sub>EL</sub>    | 0    | 0.8             | V         |      |
| High Level Enable Voltage        | V <sub>EH</sub>    | 2.0  | V <sub>CC</sub> | V         |      |
| Operating Temperature            | T <sub>A</sub>     | - 40 | 105             | °C        |      |
| Fan Out (at $R_L = 1 k \Omega$ ) | Ν                  |      | 5               | TTL Loads |      |
| Output Pull-up Resistor          | RL                 | 330  | 4k              | Ω         |      |

\* The off condition can also be guaranteed by ensuring that  $V_{FL} \leq 0.8$  volts.

\*\* The initial switching threshold is 8mA or less. It is recommended that 9mA to 16mA be used for best performance and to permit at least a 20% LED degradation guardband.

## **Electrical Specifications (DC)**

Over recommended operating conditions unless otherwise specified. All typicals at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

| Parameter                              | Symbol Min. Typ. Max. Units Test Conditions |      | Fig. | Note |       |                                                                                                 |               |    |
|----------------------------------------|---------------------------------------------|------|------|------|-------|-------------------------------------------------------------------------------------------------|---------------|----|
| High Level Output Current              | I <sub>OH</sub>                             |      | 5.5  | 100  | μΑ    | $V_{CC} = 5.5 \text{ V}, V_E = 2.0 \text{V}$<br>$V_O = 5.5 \text{ V}, I_{FL} = 250 \mu\text{A}$ |               | 12 |
| Input Threshold Current                | I <sub>TH</sub>                             |      | 3.5  | 8    | mA    | $V_{CC} = 5.5 \text{ V}, V_E = 2.0 \text{ V},$<br>$V_O = 0.6 \text{ V}, I_{OL} > 13 \text{ mA}$ | 1, 2          | 12 |
| Low Level Output Voltage               | V <sub>OL</sub>                             |      | 0.35 | 0.6  | V     | $V_{CC} = 5.5 V, V_E = 2.0V,$<br>$I_F = 8 mA, I_{OL(Sinking)} = 13 mA$                          | 1, 2,<br>3, 4 | 12 |
| High Level Supply Current              | I <sub>CCH</sub>                            |      | 7.0  | 12   | mA    | $V_{E} = 0.5V$ $V_{CC} = 5.5 V$ ,                                                               |               |    |
|                                        |                                             |      | 6.5  |      |       | $V_E = V_{CC}$ $I_F = 0 \text{ mA}$                                                             |               |    |
| Low Level Supply Current               | I <sub>CCL</sub>                            |      | 9.0  | 13   | mA    | $V_{E} = 0.5V$ $V_{CC} = 5.5 V$ ,                                                               |               |    |
|                                        |                                             |      | 8.5  |      |       | $V_{\rm E} = V_{\rm CC}$ $I_{\rm F} = 10  \rm mA$                                               |               |    |
| High Level Enable Current              | I <sub>EH</sub>                             |      | -0.7 |      | mA    | $V_{CC} = 5.5 \text{ V}, \ V_E = 2.0 \text{ V}$                                                 |               |    |
| Low Level Enable Current               | I <sub>EL</sub>                             |      | -0.9 |      | mA    | $V_{CC} = 5.5 \text{ V}, \ V_{E} = 0.5 \text{ V}$                                               |               |    |
| High Level Enable Voltage              | V <sub>EH</sub>                             | 2.0  |      |      | mA    | $V_{CC} = 5.5 \text{ V}, \ V_E = 2.0 \text{V}$                                                  |               | 12 |
| Low Level Enable Voltage               | V <sub>EL</sub>                             |      |      | 0.8  | mA    | $V_{CC} = 5.5 \text{ V}, \ V_E = 0.5 \text{ V}$                                                 |               |    |
| Input Forward Voltage                  | V <sub>F</sub>                              | 1.25 | 1.64 | 1.85 | V     | $T_A = 25^{\circ}C$ $I_F = 10 \text{ mA}$                                                       | 5             |    |
|                                        |                                             | 1.2  |      | 2.05 |       |                                                                                                 |               |    |
| Input Reverse Breakdown<br>Voltage     | BV <sub>R</sub>                             | 5    |      |      | V     | $I_R=100~\mu\text{A}, T_A=25^\circ\text{C}$                                                     |               |    |
| Input Capacitance                      | C <sub>IN</sub>                             |      | 60   |      | pF    | $f = 1 MHz$ , $V_F = 0 V$                                                                       |               |    |
| Input Diode Temperature<br>Coefficient | $\Delta V_F / \Delta T_A$                   |      | -1.9 |      | mV/°C | I <sub>F</sub> = 10 mA                                                                          |               |    |

#### **Switching Specifications (AC)**

Over recommended temperature ( $T_A = -40^{\circ}C$  to  $105^{\circ}C$ ),  $V_{CC} = 5$  V,  $I_F = 10$ mA unless otherwise specified. All typicals are at  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5$ V.

| Parameter                                                                   | Symbol                              | Min. | Тур. | Max. | Units | <b>Test Condition</b>                                                                                                                                                        | s                          | Fig.          | Note          |
|-----------------------------------------------------------------------------|-------------------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|---------------|
| Propagation Delay Time to                                                   | t <sub>PLH</sub>                    | 30   | 50   | 80   | ns    | $T_A = 25^{\circ}C$                                                                                                                                                          | $R_L = 350\Omega$ ,        | 6, 7, 8       | 3, 12         |
| High Output Level                                                           |                                     |      |      | 120  |       |                                                                                                                                                                              | $C_{L} = 15 \text{ pF}$    |               |               |
| Propagation Delay Time to                                                   | t <sub>PHL</sub>                    | 35   | 55   | 80   | ns    | $T_A = 25^{\circ}C$                                                                                                                                                          |                            |               | 4,12          |
| Low Output Level                                                            |                                     |      |      | 120  |       |                                                                                                                                                                              |                            |               |               |
| Pulse Width Distortion                                                      | t <sub>PHL</sub> - t <sub>PLH</sub> |      | 5    | 40   | ns    | $R_L = 350 \Omega,$<br>$C_L = 15 pF$                                                                                                                                         |                            | 6, 7,<br>8, 9 | 6, 12         |
| Propagation Delay Skew                                                      | t <sub>psk</sub>                    |      |      | 50   | ns    |                                                                                                                                                                              |                            |               | 5, 6,<br>12   |
| Output Rise Time (10%-90%)                                                  | T <sub>r</sub>                      |      | 25   |      | ns    | _                                                                                                                                                                            |                            | 10            | 12            |
| Output Fall Time (10%-90%)                                                  | T <sub>f</sub>                      |      | 10   |      | ns    |                                                                                                                                                                              |                            | 10            | 12            |
| Propagation Delay Time of<br>Enable from V <sub>EH</sub> to V <sub>EL</sub> | t <sub>ELH</sub>                    |      | 30   |      | ns    | $R_L = 350 \Omega$ , C<br>V <sub>EL</sub> = 0V, V <sub>EH</sub>                                                                                                              |                            | 11, 12        | 7             |
| Propagation Delay Time of Enable from V <sub>EL</sub> to V <sub>EH</sub>    | tehl                                |      | 20   |      | ns    | $R_L = 350 \Omega$ , C<br>$V_{EL} = 0V$ , $V_{EH} =$                                                                                                                         | = 1 /                      | 11, 12        | 8             |
| Output High Level Common<br>Mode Transient Immunity                         | CM <sub>H</sub>                     | 20   | 25   |      | kV/μs | $\begin{split} V_{CC} &= 5 \text{ V, I}_F = 0 \text{ mA,} \\ V_{O(MIN)} &= 2 \text{ V, R}_L = 350 \ \Omega, \\ T_A &= 25^\circ\text{C}, V_{CM} = 1500 \text{ V} \end{split}$ |                            | 13            | 9, 11,<br>12  |
| Output Low Level Common<br>Mode Transient Immunity                          | CM <sub>L</sub>                     | 20   | 25   |      | kV/μs | $V_{CC} = 5 V, I_F = V_{O(MAX)} = 0.8$<br>$T_A = 25^{\circ}C, V_{CN}$                                                                                                        | V, R <sub>L</sub> = 350 Ω, |               | 10, 11,<br>12 |

#### **Package Characteristics**

All typicals at  $T_A = 25^{\circ}C$ .

| Parameter                | Symbol           | Min.             | Тур. | Max. | Units            | Test Conditions                              | Fig. | Note   |
|--------------------------|------------------|------------------|------|------|------------------|----------------------------------------------|------|--------|
| Input-Output Insulation  | V <sub>ISO</sub> | 5000             |      |      | V <sub>rms</sub> | RH < 50% for 1 min.<br>T <sub>A</sub> = 25°C |      | 13, 14 |
| Input-Output Resistance  | R <sub>I-O</sub> | 10 <sup>12</sup> |      |      | Ω                | $V_{I-O} = 500 V$                            |      | 13     |
| Input-Output Capacitance | C <sub>I-O</sub> |                  | 0.5  | 0.6  | pF               | f = 1 MHz, T <sub>A</sub> = 25°C             |      | 13     |

Notes:

1. Peaking circuits may produce transient input currents up to 50mA, 50ns maximum pulse width, provided average current does not exceed 20mA.

2. By passing of power supply line is required, with a 0.1μF ceramic disc capacitor adjacent to each optocoupler as illustrated in Figure 15. Total lead length between both ends of the capacitor and the isolator pins should ot exceed 20mm.

3. The t<sub>PLH</sub> propagation delay is measured from the 5 mA point on the falling edge of the input pulse to the 1.5 V point on the rising edge of the output pulse.

4. The t<sub>PHL</sub> propagation delay is measured from the 5 mA point on the rising edge of the input pulse to the 1.5 V point on the falling edge of the output pulse.

5. t<sub>PSK</sub> is equal to the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature and specified test conditions.

6. See application section titled "Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew" for more information.

7. The t<sub>ELH</sub> enable propagation delay is measured from the 1.5 V point on the falling edge of the enable input pulse to the 1.5 V point on the rising edge of the output pulse.

8. The t<sub>EHL</sub> enable propagation delay is measured from the 1.5 V point on the rising edge of the enable input pulse to the 1.5 V point on the falling edge of the output pulse.

9. CM<sub>H</sub> is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state (i.e., V<sub>0</sub> > 2.0 V).

10. CML is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state (i.e., V<sub>0</sub> < 0.8 V).

11. For sinusoidal voltages,  $(|dV_{CM}| / dt)_{max} = \pi f_{CM} V_{CM(p-p)}$ .

12. No external pull up is required for a high logic state on the enable input. If the V<sub>E</sub> pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CM<sub>R</sub> performance.

13. Device considered a two-terminal device: pins 1, 2, 3, 4 and 5 shorted together, and pins 6, 7, 8, 9 and 10 shorted together.

14. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage  $\geq$  6000 V<sub>rms</sub> for one second (leakage detection current limit, I<sub>LO</sub>  $\leq$  5 µA).



Figure 1. Typical output voltage vs. forward input voltage current.



 $V_{CC} = 5.5 V$  $V_E = 2.0 V$  $V_{OL} = 0.6 V$ 

 $I_{\rm F} = 14-16 \, {\rm mA}$ 

80

100

120

 $I_F = 8 mA$ 

60

Figure 2. Typical input threshold current vs. temperature.

70

60

50

40

30

20

-60

-40

IoL - LOW LEVEL OUTPUT CURRENT - mA



Figure 3. Typical low level output voltage vs. temperature.



Figure 5. Typical input diode forward characteristic.

Figure 4. Typical low level output current vs. temperature.

0

20

T<sub>A</sub> - TEMPERATURE - °C

40

 $I_F = 10 \text{ mA}$ 

-20



Figure 6. Test circuit for t<sub>PHL</sub> and t<sub>PLH</sub>



Figure 7. Typical propagation delay vs. temperature.





Figure 8. Typical propagation delay vs. pulse input current.



Figure 9. Typical pulse width distortion vs. temperature.



Figure 10. Typical rise and fall time vs. temperature.





\*CL IS APPROXIMATELY 15 pF WHICH INCLUDES PROBE AND STRAY WIRING CAPACITANCE.

Figure 11. Test circuit for  $t_{EHL}$  and  $t_{ELH}$ .



Figure 12. Typical enable propagation delay vs. temperature.



Figure 13. Test circuit for common mode transient immunity and typical waveforms.



Figure 14. Thermal derating curve, dependence of safety limiting value with case temperature per IEC/EN/DIN EN60747-5-5.



Figure 15. Recommended printed circuit board layout.

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2013 Avago Technologies. All rights reserved. AV02-2457EN - September 13, 2013

