# 

# LVDS ZERO DELAY BUFFER w/ JITTER ATTENUATION FOR VIDEO APPLICATIONS

## ICS864S004I

## **General Description**



The ICS864S004I is Zero-Delay Buffer with four differential LVDS output pairs, and uses external feedback for "zero delay" clock regeneration. Another feature of the device is the ability to select different bandwidth modes during normal operation

to allow for additional clock jitter attenuation.

The output frequency range is specified to include the most common video rates used in professional video systems. With a wide frequency range, the ICS864S004I is ideal for use in video applications where zero-delay, low skew and jitter attenuation are critical factors.

#### **Features**

- Four LVDS differential output pairs, and one feedback output pair
- One differential clock input pair PCLK, nPCLK can accept the following differential input levels: LVDS, LVPECL, CML, SSTL
- Maximum output frequency: 333.33MHz
- VCO range: 1.2GHz 2GHz
- Cycle-to-cycle jitter: TBD
- 3.3V operating supply voltage
- Two bandwidth modes allow the system designer to make jitter attenuation/tracking skew design trade-offs
- External feedback for "zero delay" clock regeneration
- -40°C to 85°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

### **Pin Assignment**



32-Lead VFQFN 5mm x 5mm x 0.925mm package body K Package Top View

The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

## **Block Diagram**



## Table 1. Pin Descriptions

| Number           | Name                         | Т      | уре                 | Description                                                                                                                                                                                                                                           |
|------------------|------------------------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | BW_SEL                       | Input  | Pulldown            | Selects between 50kHz and 1MHz PLL bandwidth modes. When HIGH selects 1MHz PLL bandwidth. When LOW selects 50kHz PLL bandwidth. LVCMOS/LVTTL interface levels.                                                                                        |
| 2                | V <sub>DDA</sub>             | Power  |                     | Analog supply pin.                                                                                                                                                                                                                                    |
| 3, 16, 25        | V <sub>DD</sub>              | Power  |                     | Core supply pins.                                                                                                                                                                                                                                     |
| 4, 8, 27         | nc                           | Unused |                     | No-Connect.                                                                                                                                                                                                                                           |
| 5                | PCLK                         | Input  | Pulldown            | Non-inverting differential clock input. LVPECL interface levels.                                                                                                                                                                                      |
| 6                | nPCLK                        | Input  | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. LVPECL interface levels.                                                                                                                                           |
| 7                | SE_CLK                       | Input  | Pulldown            | Single-ended clock input.                                                                                                                                                                                                                             |
| 9, 15, 26        | GND                          | Power  |                     | Power suply ground.                                                                                                                                                                                                                                   |
| 10               | CLK_SEL                      | Input  | Pullup              | Selects the reference clock. When LOW selects SE_CLK as clock source.<br>When HIGH selects PCLK, nPCLK as clock source.<br>LVCMOS/LVTTL interface levels.                                                                                             |
| 11               | FB_IN                        | Input  | Pulldown            | Non-inverting feedback input to phase detector for regenerating clocks with "zero delay". Connect to FB_OUT.                                                                                                                                          |
| 12               | nFB_IN                       | Input  | Pullup/<br>Pulldown | Inverting feedback input to phase detector for regenerating clocks with "zero delay". Connect to nFB_OUT.                                                                                                                                             |
| 13, 14           | nFB_OUT,<br>FB_OUT           | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                      |
| 17, 18           | nQ3, Q3                      | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                      |
| 19, 20           | nQ2, Q2                      | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                      |
| 21, 22           | nQ1, Q1                      | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                      |
| 23, 24           | nQ0, Q0                      | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                      |
| 28               | MR                           | Input  | Pulldown            | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 29,<br>30,<br>31 | F_SEL0,<br>F_SEL1,<br>F_SEL2 | Input  | Pulldown            | Feedback divider control pins. LVCMOS/LVTTL interface levels.                                                                                                                                                                                         |
| 32               | PLL_BYPASS                   | Input  | Pulldown            | Selects between the PLL and reference clock as the input to the dividers.<br>When HIGH, selects reference clock. When LOW, selects PLL.<br>LVCMOS/LVTTL interface levels.                                                                             |

NOTE: Pullup and Pulldown refer to intenal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

#### Table 3A. Feedback Divider Configuration Table

|        |        |        | Feedback | Input/Output Fre | equency (MHz) |
|--------|--------|--------|----------|------------------|---------------|
| F_SEL2 | F_SEL1 | F_SEL0 | Divider  | Minimum          | Maximum       |
| 0      | 0      | 0      | 64       | 18.75            | 31.25         |
| 0      | 0      | 1      | 32       | 37.5             | 62.5          |
| 0      | 1      | 0      | 24       | 50               | 83.33         |
| 0      | 1      | 1      | 12       | 100              | 166.67        |
| 1      | 0      | 0      | 6        | 200              | 333.33        |
| 1      | 0      | 1      |          |                  |               |
| 1      | 1      | 0      |          | Not Used         |               |
| 1      | 1      | 1      |          |                  |               |

#### Table 3B. PLL Bandwidth Configuration Table

| BW_SEL | PLL Bandwidth    |
|--------|------------------|
| 0      | ~50kHz (default) |
| 1      | ~1MHz            |

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characterisitcs* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVDS)           |                                 |
| Continous Current                        | 10mA                            |
| Surge Current                            | 15mA                            |
| Package Thermal Impedance, $\theta_{JA}$ | 37°C/W (0 mps)                  |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

## **DC Electrical Characteristics**

#### Table 4A. Power Supply DC Characteristics, $V_{DD}$ = 3.3V ± 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter               | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-------------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Positive Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage   |                 | V <sub>DD</sub> – 0.16 | 3.3     | V <sub>DD</sub> | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |                        | 160     |                 | mA    |
| I <sub>DDA</sub> | Analog Supply Current   |                 |                        | 16      |                 | mA    |

#### Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter          |                                                  | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|--------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                                  | 3.3V                                           | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                                  | 3.3V                                           | -0.3    |         | 0.8                   | V     |
| IIH             | Input High Current | SE_CLK, BW_SEL,<br>F_SEL[0:2], MR,<br>PLL_BYPASS | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V     |         |         | 150                   | μA    |
|                 |                    | CLK_SEL                                          | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current  | SE_CLK, BW_SEL,<br>F_SEL[0:2], MR,<br>PLL_BYPASS | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |
|                 |                    | CLK_SEL                                          | $V_{DD} = 3.465 V, V_{IN} = 0 V$               | -150    |         |                       | μA    |

| Symbol                            | Parameter            |                                                   | Test Conditions                            | Minimum   | Typical | Maximum         | Units |
|-----------------------------------|----------------------|---------------------------------------------------|--------------------------------------------|-----------|---------|-----------------|-------|
| I <sub>IH</sub>                   | Input High Current   | PCLK/nPCLK,<br>FB_IN/nFB_IN                       | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V |           |         | 150             | μA    |
| I <sub>IL</sub> Input Low Current | PCLK, FB_IN          | V <sub>DD</sub> = 3.465V,<br>V <sub>IN</sub> = 0V | -5                                         |           |         | μA              |       |
|                                   | Input Low Current    | nPCLK, nFB_IN                                     | $V_{DD} = 3.465V,$<br>$V_{IN} = 0V$        | -150      |         |                 | μA    |
| V <sub>PP</sub>                   | Peak-to-Peak Voltage | )                                                 |                                            | 0.3       |         | 1.0             | V     |
| V <sub>CMR</sub>                  | Common Mode Input    | Voltage; NOTE 1                                   |                                            | GND + 1.5 |         | V <sub>DD</sub> | V     |

NOTE 1: Common mode input voltage is defined as  $\ensuremath{\mathsf{V}_{\mathsf{IH}}}$  .

#### Table 4D. LVDS DC Characteristics, $V_{DD}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 |         | 380     |         | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         | 50      |         | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 |         | 1.22    |         | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         | 50      |         | mV    |

#### Table 5. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Parameter                       | Symbol                         | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency               |                 | 18.75   |         | 333.33  | MHz   |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1  |                 |         | TBD     |         | ps    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3         |                 |         | 15      |         | ps    |
| <i>t</i> jit(per)               | Period Jitter, RMS;<br>NOTE 1  |                 |         | TBD     |         | ps    |
| t(Ø)                            | Static Phase Offset, NOTE 1, 4 |                 |         | TBD     |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time          | 20% to 80%      |         | 245     |         | ps    |
| odc                             | Output Duty Cycle              |                 |         | 50      |         | %     |

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 3: These parameters are guaranteed by characterization. Not tested in production.

NOTE 4: Defined as the time difference between the input reference clock and the averaged feedback input signal when the PLL is locked and the input reference frequency is stable.

## **Parameter Measurement Information**



3.3V Output Load AC Test Circuit



**Differential Input Level** 



**RMS Period Jitter** 





Cycle-to-Cycle Jitter



**Output Duty Cycle/Pulse Width/Period** 

## Parameter Measurement Information, continued



LVDS Output Rise/Fall Time



**Differential Output Voltage Setup** 



**Static Phase Offset** 



**Offset Voltage Setup** 

## **Application Information**

#### Wiring the Differential Input to Accept Single Ended Levels

*Figure 1* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 1. Single-Ended Signal Driving Differential Input

#### **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS864S004I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$  and  $V_{DDA}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 2* illustrates how a  $10\Omega$  resistor along with a  $10\mu$ F and a  $0.01\mu$ F bypass capacitor should be connected to each  $V_{DDA}$  pin.



Figure 2. Power Supply Filtering

#### LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 3A to 3E* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the



Figure 3A. HiPerClockS PCLK/nPCLK Input Driven by an Open Collector CML Driver



Figure 3C. HiPerClockS PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver



Figure 3E. HiPerClockS PCLK/nPCLK Input Driven by an SSTL Driver

most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 3B. HiPerClockS PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver



Figure 3D. HiPerClockS PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple

#### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **PCLK/nPCLK Inputs**

For applications not requiring the use of a differential input, both the PCLK and nPCLK pins can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from PCLK to ground.

#### SE\_CLK Input

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the SE\_CLK input to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

#### 3.3V LVDS Driver Termination

A general LVDS interface is shown in *Figure 4.* In a 100 $\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$  across near the receiver input.

For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 4. Typical LVDS Driver Termination

#### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology.



#### Figure 5. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS864S004I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS864S004I is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDA\_MAX</sub>) = 3.465V \* (160mA + 16mA) = 609.84mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 42.7°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.610W * 42.7^{\circ}C/W = 111^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for 32 Lead VFQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 42.7°C/W | 37.3°C/W | 33.5°C/W |  |  |

## **Reliability Information**

#### Table 7. $\theta_{JA}$ vs. Air Flow Table for a 32 Lead VFQFN

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 42.7°C/W | 37.3°C/W | 33.5°C/W |  |  |

#### **Transistor Count**

The transistor count for ICS864S004I is: 1852

## Package Outline and Package Dimensions

#### Package Outline - K Suffix for 32 Lead VFQFN



The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 8 below.

| JEDEC Variation: VHHD-2/-4<br>All Dimensions in Millimeters |            |         |         |  |  |  |
|-------------------------------------------------------------|------------|---------|---------|--|--|--|
| Symbol                                                      | Minimum    | Nominal | Maximum |  |  |  |
| N                                                           | 32         |         |         |  |  |  |
| Α                                                           | 0.80       |         | 1.00    |  |  |  |
| A1                                                          | 0          |         | 0.05    |  |  |  |
| A3                                                          | 0.25 Ref.  |         |         |  |  |  |
| b                                                           | 0.18       | 0.25    | 0.30    |  |  |  |
| N <sub>D</sub> & N <sub>E</sub>                             |            |         | 8       |  |  |  |
| D&E                                                         | 5.00 Basic |         |         |  |  |  |
| D2 & E2                                                     | 3.0        |         | 3.3     |  |  |  |
| е                                                           | 0.50 Basic |         |         |  |  |  |
| L                                                           | 0.30       | 0.40    | 0.50    |  |  |  |

#### Table 8. Package Dimensions

Reference Document: JEDEC Publication 95, MO-220

## **Ordering Information**

#### **Table 9. Ordering Information**

| Part/Order Number | Marking     | Package                   | Shipping Packaging | Temperature   |
|-------------------|-------------|---------------------------|--------------------|---------------|
| 864S004AKI        | TBD         | 32 Lead VFQFN             | Tray               | -40°C to 85°C |
| 864S004AKIT       | TBD         | 32 Lead VFQFN             | 2500 Tape & Reel   | -40°C to 85°C |
| 864S004AKILF      | ICS4S004AIL | "Lead-Free" 32 Lead VFQFN | Tray               | -40°C to 85°C |
| 864S004AKILFT     | ICS4S004AIL | "Lead-Free" 32 Lead VFQFN | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

#### Innovate with IDT and accelerate your future networks. Contact:

## www.IDT.com

#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851



© 2007 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA