# 16-Mbit (512 K words × 32 bits) Static RAM with Error-Correcting Code (ECC) ### **Features** - High speed □ t<sub>AA</sub> = 10 ns/15 ns - Embedded error-correcting code (ECC) for single-bit error correction - Low active and standby current □ I<sub>CC</sub> = 90 mA typical □ I<sub>SB2</sub> = 20 mA typical - Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V - 1.0-V data retention - Automatic power-down when deselected - Transistor-transistor logic (TTL) compatible inputs and outputs - ERR pin to indicate 1-bit error detection and correction - Available in Pb-free 119-ball plastic ball grid array (PBGA) package ### **Functional Description** CY7C1062G and CY7C1062GE are high-performance CMOS fast static RAM devices with embedded ECC. Both have three chip enables, giving easy memory expansion features. The CY7C1062GE device includes an error indication pin that signals the host processor in the case of a single bit error-detection and correction event. To write to the device, take Chip Enables ( $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ LOW) and Write Enable (WE) input LOW. If Byte Enable A ( $\overline{B}_A$ ) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ) is written into the location specified on the address pins (A $_0$ through A $_18$ ). If Byte Enable B ( $\overline{B}_B$ ) is LOW, then data from I/O pins (I/O $_8$ through I/O $_15$ ) is written into the location specified on the address pins (A $_0$ through A $_18$ ). Likewise, $\overline{B}_C$ and $\overline{B}_D$ correspond with the I/O pins I/O $_16$ to I/O $_23$ and I/O $_24$ to I/O $_31$ , respectively. To read from the device, take Chip Enables (CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> LOW) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If the first $\overline{B}_A$ is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If $\overline{B}_B$ is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. Likewise, $\overline{B}_C$ and $\overline{B}_D$ correspond to the third and fourth bytes. See Truth Table – CY7C1062G/CY7C1062GE on page 15 for a complete description of read and write modes. The input and output pins (I/O $_0$ through I/O $_{31}$ ) are placed in a high-impedance state when the device is deselected ( $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ HIGH), the outputs are disabled ( $\overline{OE}$ HIGH), the byte selects are disabled ( $\overline{B}_{A-D}$ HIGH), or during a write operation ( $\overline{CE}_1$ , $\overline{CE}_2$ and $\overline{CE}_3$ LOW and $\overline{WE}$ LOW). On the CY7C1062GE device, the detection and correction of a single-bit error in the accessed location is indicated by the assertion of the ERR output (ERR = High)<sup>[1]</sup>. CY7C1062G and CY7C1062GE devices are available in Pb-free 119-ball plastic ball grid array (PBGA) package. For a complete list of related documentation, click here. 1. This device does not support automatic write-back on error detection. Revised November 30, 2017 # Logic Block Diagram - CY7C1062G # Logic Block Diagram - CY7C1062GE ### **Contents** | Pin Configurations | 4 | |------------------------------------|----| | Product Portfolio | 5 | | Maximum Ratings | 6 | | Operating Range | 6 | | DC Electrical Characteristics | 6 | | Capacitance | 7 | | Thermal Resistance | 7 | | AC Test Loads and Waveforms | 7 | | Data Retention Characteristics | 8 | | Data Retention Waveform | 8 | | AC Switching Characteristics | 9 | | Switching Waveforms | 10 | | Truth Table - CY7C1062G/CY7C1062GE | | | FRR Output - CY7C1062GF | 15 | | Ordering Information | 16 | |-----------------------------------------|----| | Ordering Code Definitions | 16 | | Package Diagrams | 17 | | Acronyms | 18 | | Document Conventions | | | Units of Measure | 18 | | Document History Page | 19 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | 20 | | Cypress Developer Community | 20 | | Technical Support | | # **Pin Configurations** Figure 1. 119-ball PBGA Pinout (Top View) - CY7C1062G [2] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------| | Α | I/O <sub>16</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | I/O <sub>0</sub> | | В | I/O <sub>17</sub> | A <sub>18</sub> | A <sub>17</sub> | CE <sub>1</sub> | A <sub>16</sub> | A <sub>15</sub> | I/O <sub>1</sub> | | С | I/O <sub>18</sub> | B <sub>c</sub> | CE <sub>2</sub> | NC | CE <sub>3</sub> | B <sub>a</sub> | I/O <sub>2</sub> | | D | I/O <sub>19</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>3</sub> | | Е | I/O <sub>20</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>4</sub> | | F | I/O <sub>21</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>5</sub> | | G | I/O <sub>22</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>6</sub> | | Н | I/O <sub>23</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>7</sub> | | J | NC | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | NC | | K | I/O <sub>24</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>8</sub> | | L | I/O <sub>25</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>9</sub> | | М | I/O <sub>26</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>10</sub> | | N | I/O <sub>27</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>11</sub> | | Р | I/O <sub>28</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>12</sub> | | R | I/O <sub>29</sub> | A <sub>14</sub> | B <sub>d</sub> | NC | B <sub>b</sub> | A <sub>13</sub> | I/O <sub>13</sub> | | Т | I/O <sub>30</sub> | A <sub>12</sub> | A <sub>11</sub> | WE | A <sub>10</sub> | A <sub>9</sub> | I/O <sub>14</sub> | | U | I/O <sub>31</sub> | A <sub>8</sub> | A <sub>7</sub> | ŌE | A <sub>6</sub> | A <sub>5</sub> | I/O <sub>15</sub> | Figure 2. 119-ball PBGA Pinout (Top View) - CY7C1062GE [2] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-------------------|------------------|------------------|-----------------|-----------------|-----------------|-------------------| | Α | I/O <sub>16</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | I/O <sub>0</sub> | | В | I/O <sub>17</sub> | A <sub>18</sub> | A <sub>17</sub> | CE <sub>1</sub> | A <sub>16</sub> | A <sub>15</sub> | I/O <sub>1</sub> | | С | I/O <sub>18</sub> | $\overline{B}_c$ | CE <sub>2</sub> | NC | CE <sub>3</sub> | B <sub>a</sub> | I/O <sub>2</sub> | | D | I/O <sub>19</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>3</sub> | | E | I/O <sub>20</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>4</sub> | | F | I/O <sub>21</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>5</sub> | | G | I/O <sub>22</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>6</sub> | | Н | I/O <sub>23</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>7</sub> | | J | ERR | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | NC | | K | I/O <sub>24</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>8</sub> | | L | I/O <sub>25</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>9</sub> | | М | I/O <sub>26</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>10</sub> | | N | I/O <sub>27</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>11</sub> | | Р | I/O <sub>28</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>12</sub> | | R | I/O <sub>29</sub> | A <sub>14</sub> | $\overline{B}_d$ | NC | B <sub>b</sub> | A <sub>13</sub> | I/O <sub>13</sub> | | T | I/O <sub>30</sub> | A <sub>12</sub> | A <sub>11</sub> | WE | A <sub>10</sub> | A <sub>9</sub> | I/O <sub>14</sub> | | U | I/O <sub>31</sub> | A <sub>8</sub> | A <sub>7</sub> | ŌE | A <sub>6</sub> | A <sub>5</sub> | I/O <sub>15</sub> | - Note NC pins are not connected internally to the die. ERR is an Output pin.If not used, this pin should be left floating. # **Product Portfolio** | | | | | Speed (ns) | Power Dissipation | | | | | |--------------|----------------------------------------------|-------------|---------------------------|------------|----------------------------------|-----|--------------------------------|-----|--| | Product | Features and Options (see Pin Configurations | Range | V <sub>CC</sub> Range (V) | | Operating I <sub>CC</sub> , (mA) | | Standby, I <sub>SB2</sub> (mA) | | | | Troduct | on page 4) | | ange vcc range (v) | | f = f <sub>max</sub> | | | | | | | | | | | Typ <sup>[4]</sup> | Max | Typ <sup>[4]</sup> | Max | | | CY7C1062G18 | Embedded ECC. No ERR | R | 1.65 V-2.2 V | 15 | 70 | 80 | 20 | 30 | | | CY7C1062G30 | output pin | Industrial | 2.2 V-3.6 V | 10 | 90 | 110 | | | | | CY7C1062GE18 | mbedded ECC. Optional | illuusiilai | 1.65 V-2.2 V | 15 | 70 | 80 | 20 | 30 | | | CY7C1062GE30 | ERR output pin | | 2.2 V-3.6 V | 10 | 90 | 110 | | | | Document Number: 001-81609 Rev. \*G Notes 4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 1.8 V (for V<sub>CC</sub> range of 1.65 V–2.2 V), V<sub>CC</sub> = 3 V and (for V<sub>CC</sub> range of 2.2 V–3.6 V), T<sub>A</sub> = 25 °C. ## **Maximum Ratings** | DC input voltage [5] | 0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|----------------------------------| | Current into outputs (LOW) | 20 mA | | Static Discharge Voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | > 140 mA | ### **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|------------------------------------| | Industrial | –40 °C to +85 °C | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V | ### **DC Electrical Characteristics** Over the Operating Range of -40 °C to 85 °C | Damanatan | D | !4! | T4 O | | , | 10 ns / 15 n | ıs | 11::::4 | |------------------|---------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------|-----------------------|---------| | Parameter | Desc | ription | Test Conditions | | Min | <b>Typ</b> [6] | Max | Unit | | | | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 m | A | 1.4 | - | - | | | \ <u>\</u> | Output HIGH | 2.2 V to 2.7 V | $V_{CC}$ = Min, $I_{OH}$ = -1.0 m/s | A | 2.0 | _ | _ | | | V <sub>OH</sub> | Voltage | 2.7 V to 3.0 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 m/ | A | 2.2 | | | • | | | | 3.0 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 m/ | A | 2.4 | - | - | • | | | | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA | | _ | _ | 0.2 | | | V <sub>OL</sub> | Output LOW Voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2 mA | | _ | _ | 0.4 | | | | l | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | | _ | _ | 0.4 | V | | | Input HIGH<br>Voltage | 1.65 V to 2.2 V | - | | 1.4 | _ | V <sub>CC</sub> + 0.2 | | | VIII | | 2.2 V to 2.7 V | - | | 2.0 | _ | V <sub>CC</sub> + 0.3 | | | | Voltago | 2.7 V to 3.6 V | - | | 2.0 | _ | V <sub>CC</sub> + 0.3 | • | | | | 1.65 V to 2.2 V | - | | -0.2 | _ | 0.4 | • | | V <sub>IL</sub> | Input LOW<br>Voltage [5] | 2.2 V to 2.7 V | - | | -0.3 | _ | 0.6 | | | | l | 2.7 V to 3.6 V | - | | -0.3 | _ | 0.8 | | | I <sub>IX</sub> | Input Leakage | Current | $GND \le V_{IN} \le V_{CC}$ | | -1.0 | _ | +1.0 | | | I <sub>OZ</sub> | Output Leakag | e Current | $GND \le V_{OUT} \le V_{CC}$ , Out | out disabled | -1.0 | _ | +1.0 | μΑ | | | Operating Sup | nly Current | $V_{CC} = Max, I_{OUT} = 0 mA,$ | f = 100 MHz | _ | 90.0 | 110.0 | | | Icc | Operating Sup | ply Current | | f = 66.7 MHz | - | 70.0 | 80.0 | • | | I <sub>SB1</sub> | Automatic CE<br>Current – TTL | | Max $V_{CC}$ , $\overline{CE} \ge V_{IH}^{[7]}$ ,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | | _ | _ | 40.0 | mA | | I <sub>SB2</sub> | Automatic CE <br>Current – CMC | | $\begin{array}{c} \text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0 \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \end{array}$ | 2 V <sup>[7]</sup> ,<br>≤ 0.2 V, f = 0 | _ | 20.0 | 30.0 | | - 5. $V_{IL(min)}$ = -2.0 V and $V_{IH(max)}$ = $V_{CC}$ + 2 V for pulse durations of less than 20 ns. - 6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 1.65 V–2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2 V–3.6 V), and $T_A$ = 25 °C. - 7. $\overline{\text{CE}}$ indicates a combination of all three chip enables. When active LOW, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ HIGH. # Capacitance | Parameter [8] | Description | Test Conditions | 119-ball PBGA | Unit | |------------------|-------------------|---------------------------------------------------------------------|---------------|------| | C <sub>IN</sub> | Input Capacitance | T = 25 °C f = 1 MHz \/ = \/ | 10 | pF | | C <sub>OUT</sub> | I/O Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | рΓ | ### **Thermal Resistance** | Parameter [8] | Description | Test Conditions | 119-ball PBGA | Unit | |-------------------|------------------------------------------|-------------------------------------------------------------------|---------------|------| | $\Theta_{JA}$ | Thermal Resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit | | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (junction to case) | board | 15.84 | C/VV | ### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms [9] | Parameters | 1.8 V | 3.0 V | Unit | |-------------------|-------|-------|------| | R1 | 1667 | 317 | 0 | | R2 | 1538 | 351 | Ω | | V <sub>TH</sub> | 0.9 | 1.5 | V | | V <sub>HIGH</sub> | 1.8 | 3.0 | V | - 8. Tested initially and after any design or process changes that may affect these parameters. - 9. Full-device AC operation assumes a 100-µs ramp time from 0 to V<sub>CC</sub> (min) and 100-µs wait time after V<sub>CC</sub> stabilizes to its operational value. ### **Data Retention Characteristics** Over the Operating Range of -40 °C to 85 °C | Parameter | Description | Conditions | Min | Max | Unit | |------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | _ | 1.0 | - | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR}, \overline{CE} \ge V_{CC} - 0.2 \text{ V}^{[10]},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | _ | 30.0 | mA | | t <sub>CDR</sub> <sup>[11]</sup> | Chip Deselect to Data Retention Time | _ | 0.0 | - | | | t <sub>R</sub> <sup>[11, 12]</sup> | Operation Recovery Time | V <sub>CC</sub> ≥ 2.2 V | 10.0 | ı | ns | | 'R' | | V <sub>CC</sub> < 2.2 V | 15.0 | _ | 1 | ### **Data Retention Waveform** Figure 4. Data Retention Waveform [10] <sup>10.</sup> $\overline{\text{CE}}$ indicates a combination of all three chip enables. When active LOW, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ HIGH. Tested initially and after any design or process changes that may affect these parameters. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 μs or stable at V<sub>CC(min.)</sub> ≥ 100 μs. # **AC Switching Characteristics** Over the Operating Range of -40 °C to 85 °C | Parameter [13] | December 1 | 10 | ns | 15 | 11!4 | | |--------------------|------------------------------------------------------------------|-------|------|-------|------|------| | Parameter [10] | Description | Min | Max | Min | Max | Unit | | Read Cycle | | | | | | • | | t <sub>POWER</sub> | V <sub>CC</sub> (stable) to the first access <sup>[14, 15]</sup> | 100.0 | _ | 100.0 | _ | μS | | t <sub>RC</sub> | Read cycle time | 10.0 | _ | 15.0 | _ | | | t <sub>AA</sub> | Address to data / ERR valid | _ | 10.0 | _ | 15.0 | | | t <sub>OHA</sub> | Data / ERR hold from address change | 3.0 | - | 3.0 | _ | | | t <sub>ACE</sub> | CE LOW to data / ERR valid [16] | _ | 10.0 | _ | 15.0 | | | t <sub>DOE</sub> | OE LOW to data / ERR valid | _ | 5.0 | _ | 8.0 | | | t <sub>LZOE</sub> | OE LOW to low Z [17, 18] | 0.0 | _ | 1.0 | _ | | | t <sub>HZOE</sub> | OE HIGH to high Z [17, 18] | _ | 5.0 | _ | 8.0 | | | t <sub>LZCE</sub> | CE LOW to low Z [16, 17, 18] | 3.0 | _ | 3.0 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z [16, 17, 18] | _ | 5.0 | _ | 8.0 | | | t <sub>PU</sub> | CE LOW to power-up [15, 16] | 0.0 | _ | 0.0 | _ | 7 | | t <sub>PD</sub> | CE HIGH to power-down [15, 16] | _ | 10.0 | _ | 15.0 | | | t <sub>DBE</sub> | Byte enable to data valid | _ | 5.0 | - | 8.0 | | | t <sub>LZBE</sub> | Byte enable to low Z | 0.0 | - | 1.0 | _ | | | t <sub>HZBE</sub> | Byte disable to high Z | _ | 6.0 | _ | 8.0 | | | Write Cycle [1 | 9, 20] | | | | | • | | t <sub>WC</sub> | Write cycle time | 10.0 | _ | 15.0 | _ | | | t <sub>SCE</sub> | CE LOW to write end [16] | 7.0 | _ | 12.0 | _ | | | t <sub>AW</sub> | Address setup to write end | 7.0 | _ | 12.0 | _ | | | t <sub>HA</sub> | Address hold from write end | 0.0 | _ | 0.0 | _ | | | t <sub>SA</sub> | Address setup to write start | 0.0 | _ | 0.0 | _ | | | t <sub>PWE</sub> | WE pulse width | 7.0 | _ | 12.0 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 5.0 | _ | 8.0 | _ | | | t <sub>HD</sub> | Data hold from write end | 0.0 | _ | 0.0 | _ | | | t <sub>LZWE</sub> | WE HIGH to low Z [17, 18] | 3.0 | _ | 3.0 | _ | 7 | | t <sub>HZWE</sub> | WE LOW to high Z [17, 18] | _ | 5.0 | - | 8.0 | 1 | | t <sub>BW</sub> | Byte Enable to write end | 7.0 | - | 12.0 | _ | | - 13. Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3V). Test conditions for the read cycle use output loading shown in part (a) of Figure 3 on page 7, unless specified otherwise. 14. t<sub>POWER</sub> gives minimum amount of time that the power supply is at stable Vcc until first memory access is performed. 15. These parameters are guaranteed by design and are not tested. - 16. $\overline{\text{CE}}$ indicates a combination of all three chip enables. When active LOW, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ or $\overline{\text{CE}}_3$ HIGH. 17. $t_{\text{HZOE}}$ , $t_{\text{HZME}}$ , $t_{\text{HZME}}$ , $t_{\text{HZME}}$ , $t_{\text{HZME}}$ , $t_{\text{HZME}}$ , $t_{\text{HZME}}$ , and $t_{\text{LZME}}$ are specified with a load capacitance of 5 pF as in (b) of Figure 3 on page 7. Transition is measured $\pm 200$ mV from steady state voltage. - 18. Tested initially and after any design or process changes that may <u>affect</u> these <u>parameters</u>. 19. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 20. The minimum write pulse width for Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ Low) should be sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . # **Switching Waveforms** Figure 5. Read Cycle No. 1 of CY7C1062G (Address Transition Controlled) [21, 22] Figure 6. Read Cycle No. 1 of CY7C1062GE (Address Transition Controlled) $^{[21,\ 22]}$ <sup>21.</sup> The device is continuously selected, $\overline{OE}$ , $\overline{CE}$ , $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ = $V_{IL}$ . 22. WE is HIGH for read cycle. Figure 7. Read Cycle No. 2 (OE Controlled) [23, 24, 25] Notes 23. $\overline{CE}$ indicates a combination of all three chip enables. When active LOW, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ HIGH. <sup>24.</sup> $\overline{WE}$ is HIGH for read cycle. 25. Address valid before or similar to $\overline{CE}$ transition LOW. **ADDRESS** CE WE tHZOF $t_{SD}$ $\mathsf{DATA}_{\mathsf{IN}}\,\mathsf{VALID}$ ĺote Figure 8. Write Cycle No. 1 ( $\overline{\text{CE}}$ Controlled) [26, 27, 28] <sup>26.</sup> $\overline{CE}$ indicates a combination of all three chip enables. When active LOW, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ and $\overline{CE}_3$ LOW. When HIGH, $\overline{CE}_3$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , or $\overline{CE}_3$ indicates the $\overline{CE}_1$ indica <sup>28.</sup> Data I/O is high impedance if $\overline{CE}$ or $\overline{OE}$ or $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D = V_{IH}$ . 29. During this period I/O are in output state. Do not apply input signals. Figure 9. Write Cycle No. 2 (WE Controlled, OE Low) [30, 31, 32, 33] <sup>30.</sup> $\overline{\text{CE}}$ indicates a combination of all three chip enables. When active LOW, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ and $\overline{\text{CE}}_3$ LOW. HIGH. 31. The internal write time of the memory is defined by the overlap of $\overline{WE} = V_{\parallel}$ . $\overline{CE} = V_{\parallel}$ . These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>32.</sup> Data I/O is high impedance if $\overline{OE}$ or $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ = V<sub>IH</sub>. 33. The minimum write cycle pulse width should be equal to sum of t<sub>HZWE</sub> and t<sub>SD</sub>. 34. During this period I/O are in output state. Do not apply input signals. Figure 10. Write Cycle No. 3 $(\overline{B}_A, \overline{B}_B, \overline{B}_C, \overline{B}_D \text{ Controlled})$ [35, 36, 37] <sup>35.</sup> $\overline{\text{CE}}$ indicates a combination of all three chip enables. When active LOW, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ HIGH. 36. The internal write time of the memory is defined by the overlap of WE = V<sub>II</sub>, CE = V<sub>II</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>37.</sup> Data I/O is high impedance if $\overline{\text{OE}}$ or $\overline{\text{B}}_{\text{A}}$ , $\overline{\text{B}}_{\text{B}}$ , $\overline{\text{B}}_{\text{C}}$ , $\overline{\text{B}}_{\text{D}}$ = V<sub>IH</sub>. 38. During this period I/O are in output state. Do not apply input signals. ### Truth Table - CY7C1062G/CY7C1062GE | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ŌĒ | WE | B <sub>A</sub> | B <sub>B</sub> | B <sub>c</sub> | B <sub>D</sub> | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | I/O <sub>16</sub> -I/O <sub>23</sub> | I/O <sub>24</sub> -I/O <sub>31</sub> | Mode | Power | |-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------------------|-------------------------------------|--------------------------------------|--------------------------------------|----------------------------------|--------------------| | Н | X <sup>[39]</sup> High Z | High Z | High Z | High Z | power-down | (I <sub>SB</sub> ) | | X <sup>[39]</sup> | Н | X <sup>[39]</sup> High Z | High Z | High Z | High Z | power-down | (I <sub>SB</sub> ) | | X <sup>[39]</sup> | X <sup>[39]</sup> | Н | X <sup>[39]</sup> | X <sup>[39]</sup> | X <sup>[39]</sup> | X <sup>[39]</sup> | X <sup>[39]</sup> | X <sup>[39]</sup> | High Z | High Z | High Z | High Z | power-down | (I <sub>SB</sub> ) | | L | L | L | L | Н | L | L | L | L | Data out | Data out | Data out | Data out | Read all bits | (I <sub>CC</sub> ) | | L | L | L | L | Н | L | Н | Н | П | Data out | High Z | High Z | High Z | Read byte A bits only | (I <sub>CC</sub> ) | | L | L | L | L | Н | Н | L | Н | Η | High Z | Data out | High Z | High Z | Read byte B bits only | (I <sub>CC</sub> ) | | L | L | L | L | Н | Н | Н | L | Н | High Z | High Z | Data out | High Z | Read byte C<br>bits only | (I <sub>CC</sub> ) | | L | L | L | L | Н | Н | Н | Н | L | High Z | High Z | High Z | Data out | Read Byte D<br>bits only | (I <sub>CC</sub> ) | | L | L | L | X <sup>[39]</sup> | L | L | L | L | L | Data in | Data in | Data in | Data in | Write all bits | (I <sub>CC</sub> ) | | L | L | L | X <sup>[39]</sup> | L | L | Н | Н | П | Data in | High Z | High Z | High Z | Write byte A bits only | (I <sub>CC</sub> ) | | L | L | L | X <sup>[39]</sup> | L | Н | L | Н | Н | High Z | Data in | High Z | High Z | Write byte B bits only | (I <sub>CC</sub> ) | | L | L | L | X <sup>[39]</sup> | L | Н | Н | L | Н | High Z | High Z | Data in | High Z | Write byte C<br>bits only | (I <sub>CC</sub> ) | | L | L | L | X <sup>[39]</sup> | L | Н | Н | Н | L | High Z | High Z | High Z | Data in | Write byte D<br>bits only | (I <sub>CC</sub> ) | | L | L | L | Н | Н | X <sup>[39]</sup> | X <sup>[39]</sup> | X <sup>[39]</sup> | X <sup>[39]</sup> | High Z | High Z | High Z | High Z | Selected,<br>outputs<br>disabled | (I <sub>CC</sub> ) | | L | L | L | X <sup>[39]</sup> | X <sup>[39]</sup> | Н | Н | Н | н | High Z | High Z | High Z | High Z | Selected,<br>outputs<br>disabled | (I <sub>CC</sub> ) | # ERR Output - CY7C1062GE | Output <sup>[40]</sup> Mode | | | | |------------------------------------------------------------|-----------------------------------------------------------|--|--| | 0 Read Operation, no single-bit error in the stored data. | | | | | 1 Read Operation, single bit error detected and corrected. | | | | | High Z | Device deselected or Outputs disabled or Write Operation. | | | $<sup>\</sup>bf Notes$ 39. The input voltage levels on these pins should be either at $\rm V_{IH}$ or $\rm V_{IL}.$ 40. ERR is an Output pin. If not used, this pin should be left floating. # **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | Package Type (Pb-free) | ERR Ball | Operating<br>Range | |------------|------------------|----------------------|--------------------|----------------------------|----------|--------------------| | 10 | 2.2 V-3.6 V | CY7C1062G30-10BGXI | 51-85115 | 119-ball PBGA | No | | | | | CY7C1062G30-10BGXIT | | 119-ball PBGA, Tape & Reel | No | Industrial | | | | CY7C1062GE30-10BGXI | | 119-ball PBGA | Yes | แนนธนาสเ | | | | CY7C1062GE30-10BGXIT | | 119-ball PBGA, Tape & Reel | Yes | | ### **Ordering Code Definitions** # **Package Diagrams** Figure 11. 119-pin PBGA (14 × 22 × 2.4 mm) BG119 Package Outline, 51-85115 NOTE: Package Weight: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. 51-85115 \*D # **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CE | Chip Enable | | CMOS | Complementary Metal Oxide Semiconductor | | I/O | Input/Output | | ŌĒ | Output Enable | | PBGA | Plastic Ball Grid Array | | SRAM | Static Random Access Memory | | TTL | Transistor-Transistor Logic | | WE | Write Enable | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | μS | microsecond | | mA | milliampere | | mm | millimeter | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | | Oocument Title: CY7C1062G/CY7C1062GE, 16-Mbit (512 K words × 32 bits) Static RAM with Error-Correcting Code (ECC<br>Oocument Number: 001-81609 | | | | | | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Rev. | ECN No. Orig. of Submission Change Date | | | Description of Change | | | | | | *E | 4800546 | NILE | 07/31/2015 | Changed status from Preliminary to Final. | | | | | | *F | 5434962 | NILE | 09/13/2016 | Updated DC Electrical Characteristics: Enhanced V <sub>OH</sub> for voltage range 3.0 V to 3.6 V from 2.2 V to 2.4 V. Updated Footnote 5. Updated part numbers in Ordering Information. Added Tape & Reel ordering codes. Updated copyright notice and Sales, Solutions, and Legal Information. | | | | | | *G | 5975045 | AESATP12 | 11/30/2017 | Updated logo and copyright. | | | | | ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things cypress.com/arm cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu PSoC cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2012-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress parathy grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.