

## IVCR1407 24V 4A Peak Source and Sink Single Channel Driver

#### 1. Features

- 5-pin SOT-23 option
- 4A peak source and sink drive current
- Wide VDD range up to 24V
- VDD operation from 4.5V to 20V with UVLO protection
- Dual inputs, either inverting or non-inverting input can be used. Unused input can be used as Enable or Disable control
- Ability to handle negative (-5V) input
- TTL and CMOS compatible input
- Low propagation delays (typical less than 20ns)
- Output held low when floating inputs
- Operating temperature range -40°C to 125°C

## 2. Applications

- Power Tools
- Motor Control
- AC/DC and DC/DC converters
- Server and Telecom rectifiers
- EV/HEV inverters and DC/DC converters
- PV boosters and inverters
- UPS
- Emerging Wide Band-Gap Power Devices

### 3. Description

The IVCR1407 is a 4A symmetrical drive singlechannel, high-speed, low-side gate driver, capable of effectively and safely driving MOSFETs, IGBTs and emerging WBG power switches. Low propagation delay and compact SOT-23 package enable fast switching at hundreds of kHz. It is very suitable for server and telecom power supply's synchronous rectification driving, where synchronous MOSFET's dead time accuracy directly impacts converter's efficiency.

Wide VDD operating range from 4.5V to 20V enables effective driving with MOSFET or GaN power switches. Integrated UVLO protection ensures output held at low under abnormal conditions.

The independent inputs range from -5V to 20V ensure robust operation with undershoot or overshoot induced by parasitic inductances. The input thresholds are compatible with TTL input.

### **Device Information**

| PART<br>NUMBER | PACKAGE  | PACKING       |
|----------------|----------|---------------|
| IVCR1407SR     | SOT-23-5 | Tape and Reel |

#### **Typical Application Diagrams**



Non-Inverting Input



Inverting Input



## **Table of Contents**

| 1  | Features                        | 1 |
|----|---------------------------------|---|
|    | Applications                    |   |
| 3  | Description                     | 1 |
| 4  | Pin Configuration and Functions | 2 |
|    | Specifications                  |   |
| 6  | Typical Characteristics         | 5 |
| 7  | Detailed Description            | 6 |
|    | Application and Implementation  |   |
|    | Layout                          |   |
| 10 | Packaging Information           | 9 |

## 4. Pin Configuration and Functions



#### **Pin Functions**

| PIN | NAME | I/O | DESCRIPTION          |
|-----|------|-----|----------------------|
| 1   | VDD  | Р   | Positive bias supply |
| 2   | GND  | G   | Driver ground        |
| 3   | IN+  | I   | Positive input       |
| 4   | IN-  |     | Negative input       |
| 5   | OUT  | 0   | Driver output        |

#### **Truth Table**

VDD is higher than UVLO threshold.

| IN+           | IN-           | OUT |
|---------------|---------------|-----|
| L or floating | Х             | L   |
| Х             | H or floating | L   |
| Н             | L             | Н   |

### 5. Specifications

#### 5.1 Absolute Maximum Ratings

Over free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                 |                                         | MIN  | MAX                  | UNIT |
|-----------------|-----------------------------------------|------|----------------------|------|
| V <sub>DD</sub> | Total supply voltage (reference to GND) | -0.3 | 24                   | V    |
| OUT             | Gate driver output voltage              | -0.3 | V <sub>DD</sub> +0.3 | V    |
| IN+, IN-        | Signal input voltage                    | -5.0 | 24                   | V    |
| TJ              | Junction temperature                    | -40  | 150                  | °C   |
| Tstg            | Storage temperature                     | -65  | 150                  | °C   |
| (1) 0           |                                         |      | 1 ( ()               |      |

(1) Operating beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended period may affect device reliability.

#### 5.2 ESD Rating

|     |                    |                                                                                | Value   | UNIT |
|-----|--------------------|--------------------------------------------------------------------------------|---------|------|
| ( ) | rostatic<br>charge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | +/-2000 | M    |
|     | _                  | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | +/-500  | V    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operation Conditions**

|           |                      | MIN | MAX | UNIT |
|-----------|----------------------|-----|-----|------|
| Vdd       | Total supply voltage | 4.5 | 20  | V    |
| Vin+, in- | Signal input voltage | 0   | 20  | V    |
| TA        | Ambient temperature  | -40 | 125 | °C   |

#### **5.4 Thermal Information**

|                  |                                        | Value | UNIT |
|------------------|----------------------------------------|-------|------|
| R <sub>0JA</sub> | Junction-to-Ambient thermal resistance | 165   | °C/W |
| R <sub>0JB</sub> | Junction-to-Board thermal resistance   | 55    | °C/W |

## **5.5 Electrical Specifications**

Unless otherwise noted,  $V_{DD}$  = 12 V,  $T_A$  = -40°C to 125°C

| Currents are positive into and negative out of the specified termin | al. Typical condition specifications are at 25°C. |
|---------------------------------------------------------------------|---------------------------------------------------|
|---------------------------------------------------------------------|---------------------------------------------------|

| P                                    | ARAMETER                             | TEST CONDITIONS                                                                                     | MIN | TYP         | MAX      | UNIT |
|--------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-------------|----------|------|
| BIAS C                               | URRENT                               |                                                                                                     |     |             |          |      |
| DDoff                                | Startup current                      | V <sub>DD</sub> =3V, IN=0V                                                                          |     | 67          |          | μA   |
| DDq                                  | Quiescent current                    | IN=0V                                                                                               |     | 150         |          | μA   |
| UVLO                                 |                                      | ·                                                                                                   |     |             |          |      |
| Von                                  | Under voltage                        | Rising threshold                                                                                    |     | 3.8         | 4.2      | V    |
| Voff                                 | thresholds                           | Falling threshold                                                                                   | 3.2 | 3.5         |          | V    |
| INPUT                                | (IN+, IN-)                           |                                                                                                     |     |             |          |      |
| V <sub>INH</sub>                     | Input rising<br>threshold            |                                                                                                     |     | 2.0         | 2.4      | V    |
| Vinl                                 | Input falling<br>threshold           |                                                                                                     | 0.8 | 1.2         |          | V    |
| VINHYS                               | Input hysteresis                     |                                                                                                     |     | 0.8         |          | V    |
| VINNS                                | Input negative<br>voltage capability |                                                                                                     | -5  |             |          | V    |
| OUTPU                                |                                      | ·                                                                                                   |     |             |          |      |
| lo                                   | Peak source and<br>sink current      | C <sub>LOAD</sub> =0.22uF,<br>with external current limiting<br>resistors, 1kHz switching frequency |     | 4.0         |          | A    |
| Vон                                  | Output high voltage                  | Iouth = -10mA                                                                                       |     | VDD-0.056 V | /DD-0.12 | V    |
| Vol                                  | Output low voltage                   | Ioutl = 10mA                                                                                        |     | 0.0054      | 0.012    | V    |
| Rон                                  | Output pull-up<br>resistance         |                                                                                                     |     | 5.6         | 12       | Ω    |
| Rol                                  | Output pull-down<br>resistance       |                                                                                                     |     | 0.54        | 1.2      | Ω    |
| Timing                               |                                      |                                                                                                     |     |             |          |      |
| TD <sub>rr</sub><br>TD <sub>ff</sub> | Rising delay<br>Falling delay        | CLOAD = 1.8nF                                                                                       |     | 16<br>16    | 30<br>30 | ns   |
| Tr<br>Tf                             | Rise time<br>Fall time               | C <sub>LOAD</sub> = 1.8nF                                                                           |     | 6<br>6      |          | ns   |



## 6. Typical Characteristics



Figure 1. Quiescent Current IDDq vs Temperature



Figure 3. Propagation Delay vs Temperature



Figure 5. Rise Time and Fall time vs Temperature

Figure 4. Propagation Delay vs VDD







#### 7. Detail Descriptions

IVCR1407 driver provides single-channel high-speed low-side gate drive.

#### 7.1 Input Signal

IN+ is non-inverting logic gate driver input. IN- is inverting logic gate driver input. The input pins have a weak pull-down and pull-up. When left floating, outputs are pulled to GND. The input is a TTL and CMOS logic level with maximum 20V voltage tolerance.



#### 7.2 OUT

OUT consists of a hybrid pullup and an N-channel MOSFET for pulldown. The output stage in IVCR1407 can supply 4A peak source and 4A peak sink current pulses. The output voltage swings between VDD and GND providing rail-to-rail operation. The presence of the MOSFET body diodes also offers voltage clamping paths to limit overshoot and undershoot. That means that in many cases, external Schottky diode clamps may not be necessary.

#### 7.3 VDD and Under Voltage Protection

IVCR1407 maximum voltage rating is 24V. It is suitable for Si MOSFET, IGBT and SiC MOSFET gate drive. The driver has internal under voltage lockout (UVLO) protection feature. When VDD level is below UVLO threshold, this circuit holds the output LOW, regardless of the status of the inputs.



## 8. Application and Implementation



**Using Non-Inverting Input** 



**Using Inverting Input** 



# 9. Layout



Layout Example for IVCR1407



# 10. Package Information

# SOT-23-5 Package Dimensions



| Symbol | Dimensions i | n Millimeters | Dimension | s in Inches |
|--------|--------------|---------------|-----------|-------------|
| Symbol | Min.         | Max.          | Min.      | Max.        |
| А      | 0.900        | 1.450         | 0.035     | 0.057       |
| A1     | 0.000        | 0.150         | 0.000     | 0.006       |
| A2     | 1.1          | .00           | 0.0       | )43         |
| b      | 0.300        | 0.500         | 0.012     | 0.020       |
| С      | 0.080        | 0.220         | 0.003     | 0.009       |
| D      | 2.750        | 3.050         | 0.108     | 0.120       |
| E1     | 1.450        | 1.750         | 0.057     | 0.069       |
| E      | 2.600        | 3.000         | 0.102     | 0.118       |
| е      | 0.950        |               | 0.0       | )37         |
| e1     | 1.9          | 900           | 0.075     |             |
| L      | 0.300        | 0.600         | 0.012     | 0.024       |
| L1     | 0.6          | 600           | 0.024     |             |
| θ      | 0.000        | 8.000         | 0.000     | 0.315       |





SOT-23-5 Recommended Soldering Dimensions