## **DDR2 SDRAM** MT47H128M4 – 32 Meg x 4 x 4 Banks MT47H64M8 – 16 Meg x 8 x 4 Banks MT47H32M16 – 8 Meg x 16 x 4 Banks | Features • RoHS compliant | Options | Marking | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------| | • $VDD = +1.8V \pm 0.1V$ , $VDDQ = +1.8V \pm 0.1V$ | • Configuration | 1201/14 | | • JEDEC-standard 1.8V I/O (SSTL_18-compatible) | <ul><li>128 Meg x 4 (32 Meg x 4 x 4 banks)</li><li>64 Meg x 8 (16 Meg x 8 x 4 banks)</li></ul> | 128M4<br>64M8 | | • Differential data strobe (DQS, DQS#) option | - 32 Meg x 16 (8 Meg x 16 x 4 banks) | 32M16 | | • 4 <i>n</i> -bit prefetch architecture | • FBGA package (Pb-free) | 32W110 | | <ul> <li>Duplicate output strobe (RDQS) option for x8</li> </ul> | - 84-ball FBGA (12mm x 12.5mm) Rev. B | CC | | • DLL to align DQ and DQS transitions with CK | - 84-ball FBGA (10mm x 12.5mm) Rev. D | | | <ul> <li>4 internal banks for concurrent operation</li> </ul> | - 84-ball FBGA (8mm x 12.5mm) Rev. F | HR | | • Programmable CAS latency (CL) | - 60-ball FBGA (12mm x 10mm) Rev. B | СВ | | Posted CAS additive latency (AL) | - 60-ball FBGA (10mm x 10mm) Rev. D | B6 | | • WRITE latency = READ latency - 1 <sup>t</sup> CK | - 60-ball FBGA (8mm x 10mm) Rev. F | CF | | • Selectable burst lengths (BL): 4 or 8 | <ul> <li>FBGA package (with lead)</li> </ul> | | | Adjustable data-output drive strength | – 84-ball FBGA (12mm x 12.5mm) Rev. B | GC | | • 64ms, 8,192-cycle refresh | - 84-ball FBGA (10mm x 12.5mm) Rev. D | FN | | On-die termination (ODT) In the state of | – 84-ball FBGA (8mm x 12.5mm) Rev. F | HW | | • Industrial temperature (IT) option | – 60-ball FBGA (12mm x 10mm) Rev. B | GB | | Automotive temperature (AT) option Compared IEDEC also be in the compared comp | – 60-ball FBGA (10mm x 10mm) Rev. D | F6 | | Supports JEDEC clock jitter specification | – 60-ball FBGA (8mm x 10mm) Rev. F | JN | | | <ul> <li>Timing – cycle time</li> </ul> | | | | -2.5ns @ CL = 5 (DDR2-800) | -25E | | | -2.5ns @ CL = 6 (DDR2-800) | -25 | | | -3.0ns @ CL = 4 (DDR2-667) | -3E | | | -3.0ns @ CL = 5 (DDR2-667) | -3 | | | -3.75ns @ CL = 4 (DDR2-533) | -37E <sup>1</sup> | | | -5.0ns @ CL = 3 (DDR2-400) | $-5E^1$ | | | • Self refresh | | | | – Standard | None | | | – Low-power | L | | | Operating temperature | | | | - Commercial (0°C $\leq$ T <sub>C</sub> $\leq$ 85°C) | None | | | - Industrial ( $-40^{\circ}$ C $\leq$ T <sub>C</sub> $\leq$ 95°C; | IT | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ | ATT | | | - Automotive, Revision :D only | AT | | | $(-40^{\circ}\text{C} \le \text{T}_{\text{C}}, \text{T}_{\text{A}} \le 105^{\circ}\text{C})$ | :B <sup>1</sup> /:D <sup>1</sup> /:F | | | • Revision | D-/:D-/:F | Notes: 1. Not recommended for new designs **Table 1: Key Timing Parameters** | | Data Rate (MT/s) | | | | | | | | |-------------|------------------|--------|--------|--------|--------|----------------------|--|--| | Speed Grade | CL = 3 | CL = 4 | CL = 5 | CL = 6 | CL = 7 | <sup>t</sup> RC (ns) | | | | -25E | 400 | 533 | 800 | 800 | _ | 55 | | | | -25 | 400 | 533 | 667 | 800 | - | 55 | | | | -3E | 400 | 667 | 667 | - | _ | 54 | | | | -3 | 400 | 533 | 667 | - | _ | 55 | | | | -37E | 400 | 533 | - | _ | _ | 55 | | | | -5E | 400 | 400 | - | - | _ | 55 | | | **Table 2: Addressing** | Parameter | 128 Meg x 4 | 64 Meg x 8 | 32 Meg x 16 | |----------------|----------------------|----------------------|----------------------| | Configuration | 32 Meg x 4 x 4 banks | 16 Meg x 8 x 4 banks | 8 Meg x 16 x 4 banks | | Refresh count | 8K | 8K | 8K | | Row address | A0-A13 (16K) | A0-A13 (16K) | A0-A12 (8K) | | Bank address | BA0-BA1 (4) | BA0-BA1 (4) | BA0-BA1 (4) | | Column address | A0-A9, A11 (2K) | A0-A9 (1K) | A0-A9 (1K) | Figure 1: 512Mb DDR2 Part Numbers Notes: 1. Not all speeds and configurations are available in all packages. #### **FBGA Part Number System** Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. For a quick conversion of an FBGA code, see the FBGA Part Marking Decoder on Micron's Web site: www.micron.com. ## **Table of Contents** | Table of Contents | | |------------------------------------------------------------|-----| | State Diagram | | | Functional Description | | | Industrial Temperature | | | Automotive Temperature | | | General Notes | | | Functional Block Diagrams | | | Ball Assignments and Descriptions | | | Package Dimensions | | | Electrical Specifications – Absolute Ratings | | | Temperature and Thermal Impedance | | | Electrical Specifications – IDD Parameters | | | IDD Specifications and Conditions | | | IDD7 Conditions | | | AC Timing Operating Specifications | | | Notes | | | AC and DC Operating Conditions | | | ODT DC Electrical Characteristics. | | | Input Electrical Characteristics and Operating Conditions | 39 | | Output Electrical Characteristics and Operating Conditions | | | Output Driver Characteristics | | | Power and Ground Clamp Characteristics | | | AC Overshoot/Undershoot Specification | | | Input Slew Rate Derating | | | Commands | | | Truth Tables | | | DESELECT | | | NO OPERATION (NOP) | | | LOAD MODE (LM) | 68 | | ACTIVATE | | | READ | | | WRITE | | | PRECHARGE | | | REFRESH | | | SELF REFRESH | | | Operations | | | Initialization | | | Mode Register (MR) | | | Extended Mode Register (EMR) | | | Extended Mode Register 2 (EMR2) | | | Extended Mode Register 3 (EMR 3) | | | ACTIVATE | | | READ | | | WRITE | 94 | | PRECHARGE | 104 | | REFRESH | 105 | | SELF REFRESH | 106 | | Power-Down Mode | | | Precharge Power-Down Clock Frequency Change | | | RESET | | | ODT Timing | 117 | ## **State Diagram** Figure 2: Simplified State Diagram Notes: 1. This diagram provides the basic command flow. It is not comprehensive and does not identify all timing requirements or possible command restrictions such as multibank interaction, power down, entry/exit, etc. ## **Functional Description** The DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the DDR2 SDRAM effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. The x16 offering has two data strobes, one for the lower byte (LDQS, LDQS#) and one for the upper byte (UDQS, UDQS#). The DDR2 SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS as well as to both edges of CK. Read and write accesses to the DDR2 SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. The DDR2 SDRAM provides for programmable READ or WRITE burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst READ of eight with another READ or a burst WRITE of eight with another WRITE. An AUTO PRECHARGE function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAMs, the pipelined, multibank architecture of DDR2 SDRAMs allows for concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving, power-down mode. All inputs are compatible with the JEDEC standard for SSTL\_18. All full drive-strength outputs are SSTL\_18-compatible. #### **Industrial Temperature** The industrial temperature (IT) option, if offered, has two simultaneous requirements: ambient temperature surrounding the device cannot be less than $-40^{\circ}$ C or greater than +85°C, and the case temperature cannot be less than $-40^{\circ}$ C or greater than +95°C. JEDEC specifications require the refresh rate to double when $T_{\rm C}$ exceeds +85°C; this also requires use of the high-temperature self refresh option. Additionally, ODT resistance and the input/output impedance must be derated when $T_{\rm C}$ is < 0°C or > +85°C. #### **Automotive Temperature** The automotive temperature (AT) option, if offered, has two simultaneous requirements: ambient temperature surrounding the device cannot be less than –40°C or greater than +105°C, and the case temperature cannot be less than –40°C or greater than +105°C. JEDEC specifications require the refresh rate to double when $T_{C}$ exceeds +85°C; this also requires use of the high-temperature self refresh option. Additionally, ODT resistance and the input/output impedance must be derated when $T_{C}$ is < 0°C or > +85°C. #### **General Notes** - The functionality and the timing specifications discussed in this data sheet are for the DLL-enabled mode of operation. - Throughout the data sheet, the various figures and text refer to DQs as "DQ." The DQ term is to be interpreted as any and all DQ collectively, unless specifically stated otherwise. Additionally, the x16 is divided into 2 bytes: the lower byte and the upper byte. For the lower byte (DQ0–DQ7), DM refers to LDM and DQS refers to LDQS. For the upper byte (DQ8–DQ15), DM refers to UDM and DQS refers to UDQS. - Complete functionality is described throughout the document, and any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. - Any specific requirement takes precedence over a general statement. ## **Functional Block Diagrams** The DDR2 SDRAM is a high-speed CMOS, dynamic random access memory. It is internally configured as a multi-bank DRAM. Figure 3: 128 Meg x 4 Functional Block Diagram Figure 4: 64 Meg x 8 Functional Block Diagram Figure 5: 32 Meg x 16 Functional Block Diagram ## **Ball Assignments and Descriptions** Figure 6: 60-Ball FBGA - x4, x8 Ball Assignments (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|---------|-------------|-------------|---|---|---|-------|---------|---------| | Α | VDD N | IF, RDQS#/N | U Vss | | | | VssQ | DQS#/NU | J VDDQ | | В | NF, DQ6 | VssQ D | OM, DM/RDQS | 5 | | | DQS | VssQ | NF, DQ7 | | С | VDDQ | DQ1 | VDDQ | | | | VDDQ | DQ0 | VDDQ | | D | NF, DQ4 | VssQ | DQ3 | | | | DQ2 | VssQ | NF, DQ5 | | E | VDDL | VREF | Vss | | | | VssDL | CK | VDD | | F | | CKE | WE# | | | | RAS# | CK# | ODT | | G | RFU | BA0 | BA1 | | | | CAS# | CS# | | | Н | | A10 | A1 | | | | A2 | O<br>A0 | VDD | | J | Vss | A3 | A5 | | | | A6 | A4 | | | K | | A7 | A9 | | | | A11 | A8 | Vss | | L | VDD | A12 | RFU | | | | RFU | A13 | | Figure 7: 84-Ball FBGA – x16 Ball Assignments (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|-------|-----------|------|---|---|---|------------|----------|--------| | А | VDD | O<br>NC | Vss | | | | VssQ L | JDQS#/N | U VDDQ | | В | DQ14 | VssQ | UDM | | | | UDQS | VssQ | DQ15 | | С | VDDQ | DQ9 | VDDQ | | | | VDDQ | DQ8 | VDDQ | | D | DQ12 | VssQ | DQ11 | | | | DQ10 | VssQ | DQ13 | | E | VDD | NC | Vss | | | | $\bigcirc$ | .DQS#/NI | | | F | DQ6 | VssQ | LDM | | | | LDQS | VssQ | DQ7 | | G | VDDQ | DQ1 | VDDQ | | | | VDDQ | DQ0 | VDDQ | | Н | DQ4 | VssQ | DQ3 | | | | DQ2 | VssQ | DQ5 | | J | VDDL | VREF | Vss | | | | VssDL | CK | VDD | | K | | CKE | WE# | | | | RAS# | CK# | ODT | | L | RFU | BAO | BA1 | | | | CAS# | CS# | | | M | | A10 | A1 | | | | A2 | A0 | VDD | | N | Vss | A3 | A5 | | | | A6 | A4 | **** | | Р | , , , | A7 | A9 | | | | A11 | A8 | Vss | | R | VDD | A7<br>A12 | RFU | | | | RFU | RFU | V 33 | Table 3: FBGA 60-Ball - x4, x8 and 84-Ball - x16 Descriptions | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |----------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M8, M3, M7,<br>N2, N8, N3,<br>N7, P2, P8,<br>P3, M2,<br>P7, R2 | - | A0, A1, A2,<br>A3, A4, A5,<br>A6, A7, A8,<br>A9, A10,<br>A11, A12 | Input | Address inputs: Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA0–BA2) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. | | _ | H8, H3, H7,<br>J2, J8, J3,<br>J7, K2, K8,<br>K3, H2,<br>K7, L2,<br>L8 | A0, A1, A2,<br>A3, A4, A5,<br>A6, A7, A8,<br>A9, A10,<br>A11, A12,<br>A13 | Input | Address inputs: Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA0–BA2) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. | | L2, L3 | G2, G3, | BA0, BA1 | Input | Bank address inputs: BA0–BA1 define the bank to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. BA0–BA1 define which mode register including MR, EMR, EMR(2), and EMR(3) is loaded during the LOAD MODE command. | | J8, K8 | E8, F8 | CK, CK# | Input | <b>Clock:</b> CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. Output data (DQ and DQS/DQS#) is referenced to the crossings of CK and CK#. | | K2 | F2 | CKE | Input | Clock enable: CKE enables (registered HIGH) and disables (registered LOW) clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides PRECHARGE power-down and SELF REFRESH operations (all banks idle), or active power-down (row active in any bank). CKE is synchronous for power-down entry, power-down exit, OUTPUT DISABLE, and for self refresh entry. CKE is asynchronous for SELF REFRESH exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during power-down. Input buffers (excluding CKE) are disabled during SELF REFRESH. CKE is an SSTL_18 input but will detect a LVCMOS LOW level once VDD is applied during first power-up. After VREF has become stable during the power-on and initialization sequence, it must be maintained for proper operation, VREF must be maintained. | | L8 | G8 | CS# | Input | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external rank selection on systems with multiple ranks. CS# is considered part of the command code. | Table 3: FBGA 60-Ball - x4, x8 and 84-Ball - x16 Descriptions (continued) | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |-------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F3, B3 | ВЗ | LDM, UDM<br>DM | Input | Input data mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with the input data during a WRITE access. DM is sampled on both edges of DQS. Although the DM balls are input-only, the DM loading is designed to match that of the DQ and DQS balls. LDM is DM for lower byte DQ0–DQ7 and UDM is DM for upper byte DQ8–DQ15. | | К9 | F9 | ODT | Input | On-die termination: ODT enables (registered HIGH) and disables (resgistered LOW) termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to each of the following balls: DQ0–DQ15, LDM, UDM, LDQS, LDQS#, UDQS, and UDQS# for the x16; DQ0–DQ7, DQS, DQS#, RDQS, RDQS#, and DM for the x8; DQ0–DQ3, DQS, DQS#, and DM for the x4. The ODT input will be ignored if disabled via the LOAD MODE command. | | K7, L7,<br>K3 | F7, G7,<br>F3 | RAS#, CAS#,<br>WE# | Input | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with CS#) define the command being entered. | | G8, G2, H7,<br>H3, H1, H9,<br>F1, F9, C8,<br>C2, D7, D3,<br>D1, D9, B1,<br>B9 | - | DQ0-DQ2,<br>DQ3-DQ5,<br>DQ6-DQ8,<br>DQ9-DQ11,<br>DQ12-DQ14,<br>DQ15 | I/O | <b>Data input/output:</b> Bidirectional data bus for 32 Meg x 16. | | - | C8, C2, D7,<br>D3, D1, D9,<br>B1, B9 | DQ0–DQ2,<br>DQ3–DQ5,<br>DQ6–DQ7 | I/O | <b>Data input/output:</b> Bidirectional data bus for 64 Meg x 8. | | _ | C8, C2, D7,<br>D3 | DQ0–DQ2,<br>DQ3 | I/O | <b>Data input/output:</b> Bidirectional data bus for 128 Meg x 4. | | - | B7, A8 | DQS, DQS# | I/O | <b>Data strobe:</b> Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. DQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | F7, E8 | - | LDQS, LDQS# | I/O | <b>Data strobe for lower byte:</b> Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. LDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | B7, A8 | - | UDQS, UDQS# | I/O | Data strobe for upper byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. UDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | - | B3, A2 | RDQS, RDQS# | Output | Redundant data strobe: For 64 Meg x 8 only. RDQS is enabled/disabled via the load mode command to the extended mode register (EMR). When RDQS is enabled, RDQS is output with read data only and is ignored during write data. When RDQS is disabled, ball B3 becomes data mask (see DM ball). RDQS# is only used when RDQS is enabled and differential data strobe mode is enabled. | #### Table 3: FBGA 60-Ball - x4, x8 and 84-Ball - x16 Descriptions (continued) | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | | | | |----------------------------------------------|-----------------------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A1, E1, M9,<br>R1, J9 | A1, E9, L1, H9 | VDD | Supply | Power supply: 1.8V ±0.1V. | | | | | A9, C1, C3,<br>C7, C9, G3, E9,<br>G1, G7, G9 | A9, C1, C3, C7,<br>C9 | VDDQ | Supply | <b>DQ power supply:</b> 1.8V ±0.1V. Isolated on the device for improved noise immunity. | | | | | J1 | E1 | VddL | Supply | DLL power supply: 1.8V ±0.1V. | | | | | J2 | E2 | VREF | Supply | SSTL_18 reference voltage (VDDQ/2). | | | | | A3, E3, J3, N1,<br>P9 | A3, E3, J1, K9 | Vss | Supply | Ground. | | | | | J7 | E7 | VssDL | Supply | <b>DLL ground:</b> Isolated on the device from Vss and VssQ. | | | | | A7, B2, B8,<br>D2, D8, E7, F2,<br>F8, H2, H8 | A7, B2, B8, D2,<br>D8 | VssQ | Supply | <b>DQ ground:</b> Isolated on the device for improved noise immunity. | | | | | A2, E2 | - | NC | - | No connect: These balls should be left unconnected. | | | | | _ | B1, B9, D1, D9 | NF | - | <b>No function:</b> x8: these balls are used as DQ4–DQ7; x4: they are no function. | | | | | A8, E8 | A2, A8 | NU | - | Not used: If EMR(E10) = 0: x16, A8 = UDQS# and E8 = LDQS#; x8, A2 = RDQS# and A8 = DQS#; x4, A2 = NU and A8 = NU. If EMR(E10) = 1: x16, A8 = NU and E8 = NU; x8, A2 = NU and A8 = NU; x4, A2 = NU and A8 = NU. | | | | | L1, R8, R3, R7 | G1, L3, L7 | RFU | _ | <b>Reserved for future use:</b> Bank address BA2. Row address bits A13 (x16 only), A14, and A15. | | | | ## **Package Dimensions** Figure 8: 60-Ball FBGA (12mm x 10mm) - x4, x8 Notes: 1. All dimensions are in millimeters. Figure 9: 60-Ball FBGA (10mm x 10mm) - x4, x8 Notes: 1. All dimensions are in millimeters. Figure 10: 60-Ball FBGA (8mm x 10mm) - x4, x8 Notes: 1. All dimensions are in millimeters. Figure 11: 84-Ball FBGA (12mm x 12.5mm) - x16 1.2 MAX Notes: 1. All dimensions are in millimeters. - 12.0 ±0.15 - Figure 12: 84-Ball FBGA (10mm x 12.5mm) - x16 Notes: 1. All dimensions are in millimeters. Figure 13: 84-Ball FBGA (8mm x 12.5mm) - x16 Notes: 1. All dimensions are in millimeters. ## **FBGA Package Capacitance** #### **Table 4: Input Capacitance** | Parameter | Symbol | Min | Max | Units | Notes | |--------------------------------------------------------------------------------------------|--------|-----|------|-------|-------| | Input capacitance: CK, CK# | Сск | 1.0 | 2.0 | pF | 1 | | Delta input capacitance: CK, CK# | CDCK | _ | 0.25 | pF | 2, 3 | | Input capacitance: Address balls, bank address balls, CS#, RAS#, CAS#, WE#, CKE, ODT | Cı | 1.0 | 2.0 | pF | 1, 4 | | Delta input capacitance: Address balls, bank address balls, CS#, RAS#, CAS#, WE#, CKE, ODT | CDI | _ | 0.25 | pF | 2, 3 | | Input/output capacitance: DQ, DQS, DM, NF | Cıo | 2.5 | 4.0 | pF | 1, 5 | | Delta input/output capacitance: DQ, DQS, DM, NF | CDIO | _ | 0.5 | рF | 3, 6 | Notes: - 1. This parameter is sampled. $VDD = +1.8V \pm 0.1V$ , $VDDQ = +1.8V \pm 0.1V$ , VREF = VSS, f = 100 MHz, $T_C = 25$ °C, VOUT(DC) = VDDQ/2, VOUT (peak-to-peak) = 0.1V. DM input is grouped with I/O balls, reflecting the fact that they are matched in loading. - 2. The input capacitance per ball group will not differ by more than this maximum amount for any given device. - 3. $\Delta C$ are not pass/fail parameters but rather targets. - 4. Reduce MAX limit by 0.25pF for -25, -25E speed devices. - 5. Reduce MAX limit by 0.5pF for -3, -3E, -25, -25E speed devices. - 6. The I/O capacitance per DQS and DQ byte/group will not differ by more than this maximum amount for any given device. ## **Electrical Specifications - Absolute Ratings** Stresses greater than those listed in Table 5 may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions oustide those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. Table 5: **Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Units | Notes | |-----------------------------------------------------------------------------------------------|-----------|------|------|-------|-------| | VDD supply voltage relative to Vss | VDD | -1.0 | +2.3 | V | 1 | | VDDQ supply voltage relative to VssQ | VDDQ | -0.5 | +2.3 | V | 1, 2 | | VDDL supply voltage relative to VSSL | VDDL | -0.5 | +2.3 | V | 1 | | Voltage on any ball relative to Vss | VIN, VOUT | -0.5 | +2.3 | V | 3 | | Input leakage current; Any input $0V \le VIN \le VDD$ ; All other balls not under test = $0V$ | lı . | -5 | +5 | μΑ | | | Output leakage current; $0V \le VOUT \le VDDQ$ ; $DQ$ and $ODT$ disabled | loz | -5 | +5 | μΑ | | | VREF leakage current; VREF = Valid VREF level | IVREF | -2 | +2 | μΑ | | - Notes: 1. VDD, VDDQ, and VDDL must be within 300mV of each other at all times. - 2. VREF $\leq 0.6 \times VDDQ$ ; however, VREF may be $\geq VDDQ$ provided that VREF $\leq 300 \text{mV}$ . - 3. Voltage on any I/O may not exceed voltage on VDDQ. ### **Temperature and Thermal Impedance** It is imperative that the DDR2 SDRAM device's temperature specifications, shown in Table 6 on page 23, be maintained in order to ensure the junction temperature is in the proper operating range to meet data sheet specifications. An important step in maintaining the proper junction temperature is using the device's thermal impedances correctly. The thermal impedances are listed in Table 7 on page 24 for the applicable and available die revision and packages. Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, "Thermal Applications," prior to using the thermal impedances listed in Table 7 on page 24. For designs that are expected to last several years and require the flexibility to use several DRAM die shrinks, consider using final target theta values (rather than existing values) to account for increased thermal impedances from the die size reduction. The DDR2 SDRAM device's safe junction temperature range can be maintained when the T<sub>C</sub> specification is not exceeded. In applications where the device's ambient temperature is too high, use of forced air and/or heat sinks may be required in order to satisfy the case temperature specifications. **Table 6: Temperature Limits** | Parameter | Symbol | Min | Max | Units | Notes | |-----------------------------------|------------------|-----|------|-------|---------| | Storage temperature | T <sub>STG</sub> | -55 | +150 | °C | 1 | | Operating temperature: commercial | T <sub>C</sub> | 0 | +85 | °C | 2, 3 | | Operating temperature: industrial | T <sub>C</sub> | -40 | +95 | °C | 2, 3, 4 | | | T <sub>A</sub> | -40 | +85 | °C | 4, 5 | | Operating temperature: automotive | T <sub>C</sub> | -40 | +105 | °C | 2, 3, 4 | | | T <sub>A</sub> | -40 | +105 | °C | 4, 5 | Notes: - 1. MAX storage case temperature; T<sub>STG</sub> is measured in the center of the package, as shown in Figure 14. This case temperature limit is allowed to be exceeded briefly during package reflow, as noted in Micron technical note TN-00-15, "Recommended Soldering Parameters." - 2. MAX operating case temperature; $T_C$ is measured in the center of the package, as shown in Figure 14. - 3. Device functionality is not guaranteed if the device exceeds maximum $T_{\mbox{\scriptsize C}}$ during operation. - 4. Both temperature specifications must be satisfied. - 5. Operating ambient temperature surrounding the package. Figure 14: Example Temperature Test Point Location # 512Mb: x4, x8, x16 DDR2 SDRAM Electrical Specifications – Absolute Ratings **Table 7: Thermal Impedance** | Die<br>Revision | Package | Substrate | θ JA (°C/W)<br>Airflow = 0m/s | θ JA (°C/W)<br>Airflow = 1m/s | θ JA (°C/W)<br>Airflow = 2m/s | θ <b>JB (°C/W)</b> | θ JC (°C/W) | Notes | |-----------------|---------|-----------|-------------------------------|-------------------------------|-------------------------------|--------------------|-------------|-------| | В | 60-ball | 2-layer | 53.2 | 40.0 | 37.2 | 27.5 | 2.9 | 1 | | | | 4-layer | 37.4 | 30.9 | 27.7 | 24.2 | | | | | 84-ball | 2-layer | 50.2 | 36.8 | 32.1 | 24.5 | 3.1 | | | | | 4-layer | 34.9 | 28.0 | 25.5 | 21.3 | | | | D | 60-ball | 2-layer | 56.9 | 43.6 | 38.5 | 30.6 | 3.8 | 1 | | | | 4-layer | 40.6 | 34.1 | 31.3 | 27.0 | | | | | 84-ball | 2-layer | 56.8 | 42.8 | 37.7 | 24.8 | 3.9 | | | | | 4-layer | 40.3 | 33.2 | 30.4 | 23.5 | | | | F | 60-ball | 2-layer | 71.4 | 54.1 | 47.5 | 33.7 | 5.5 | 1 | | | | 4-layer | 53.6 | 44.5 | 40.5 | 33.5 | | | | | 84-ball | 2-layer | 65.8 | 50.4 | 44.3 | 30.7 | 4.1 | | | | | 4-layer | 50 | 41.3 | 37.7 | 30.5 | | | | Last shrink | 60-ball | 2-layer | 72 | 55 | 48 | 34 | 5.5 | 2 | | target | | 4-layer | 54 | 45 | 41 | 34 | | | | | 84-ball | 2-layer | 66 | 52 | 45 | 32 | 4.5 | | | | | 4-layer | 50 | 42 | 39 | 32 | | | Notes: - 1. Thermal resistance data is based on a number of samples from multiple lots and should be viewed as a typical number. - 2. This is an estimate; simulated number and actual results could vary. ## **Electrical Specifications - IDD Parameters** #### **IDD Specifications and Conditions** Table 8: **General IDD Parameters** | IDD Parameters | -187E | -25E | -25 | -3E | -3 | -37E | -5E | Units | |--------------------------------------|--------|--------|-------------|--------------|--------------|--------|--------|-----------------| | CL (IDD) | 7 | 5 | 6 | 4 | 5 | 4 | 3 | <sup>t</sup> CK | | tRCD (IDD) | 13.125 | 12.5 | 15 | 12 | 15 | 15 | 15 | ns | | <sup>t</sup> RC (IDD) | 58125 | 57.5 | 60 | 57 | 60 | 60 | 55 | ns | | <sup>t</sup> RRD (IDD) - x4/x8 (1KB) | 7.5 | 7.5 | 7.5 | 7.5 | 7.5 | 7.5 | 7.5 | ns | | <sup>t</sup> RRD (IDD) - x16 (2KB) | 10 | 10 | 10 | 10 | 10 | 10 | 10 | ns | | tCK (IDD) | 1.875 | 2.5 | 2.5 | 3 | 3 | 3.75 | 5 | ns | | <sup>t</sup> RAS MIN (IDD) | 45 | 45 | 45 | 45 | 45 | 45 | 40 | ns | | <sup>t</sup> RAS MAX (IDD) | 70,000 | 70,000 | 70,000 | 70,000 | 70,000 | 70,000 | 70,000 | ns | | <sup>t</sup> RP (IDD) | 13.125 | 12.5 | 15 | 12 | 15 | 15 | 15 | ns | | <sup>t</sup> RFC (IDD) | 105 | 105 | 105 | 105 | 105 | 105 | 105 | ns | | <sup>t</sup> FAW (IDD) - x4/x8 | | Pat | tern determ | nined by Tab | le 9 on page | 25 | | ns | | <sup>t</sup> FAW (IDD) - x16 | | Pat | tern determ | ined by Tab | le 9 on page | 25 | | ns | #### **IDD7 Conditions** Detailed IDD7 timings are shown below. Where general IDD parameters in Table 8 on page 25 conflict with pattern requirements of Table 9, then Table 9 requirements take precedence. Table 9: **IDD7 Timing Patterns (4-Bank Interleave READ Operation)** | Speed Grade | IDD7 Timing Patterns | |----------------|---------------------------------------------------------------------------| | Timing pattern | s for 4-bank x4/x8/x16 devices | | -187E | A0 RA0 D D D D A1 RA1 D D D D A2 RA2 D D D D A3 RA3 D D D D D D D D D D D | | -25E | A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D | | -25 | A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D D | | -3E | A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D | | -3 | A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D | | -37E | A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D | | -5E | A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D | - Notes: 1. A = ACTIVATE; RA = READ with auto precharge; D = DESELECT. - 2. All banks are being interleaved at <sup>t</sup>RC (IDD) without violating <sup>t</sup>RRD (IDD) using a BL = 4. - 3. Control and address bus inputs are stable during DESELECTs. #### **Table 10: DDR2 IDD Specifications and Conditions** Notes: 1–7 (page 27) apply to the entire table | | | | -25E/ | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|-------|--------|------|-----|-------| | Parameter/Condition | Symbol | Configuration | -25 | -3E/-3 | -37E | -5E | Units | | Operating one bank active-precharge current: | IDD0 | x4, x8 | 100 | 90 | 80 | 80 | mA | | ${}^{t}CK = {}^{t}CK \text{ (IDD)}, {}^{t}RC = {}^{t}RC \text{ (IDD)}, {}^{t}RAS = {}^{t}RAS \text{ MIN (IDD)};$<br>CKE is HIGH, CS# is HIGH between valid commands; | | x16 | 135 | 120 | 110 | 110 | | | Address bus inputs are switching; Data bus inputs are | | | | | | | | | switching | | | | | | | | | Operating one bank active-read-precharge | IDD1 | x4, x8 | 115 | 105 | 95 | 90 | mA | | current: IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0; <sup>t</sup> CK | | x16 | 165 | 150 | 135 | 130 | 1 | | = ${}^{t}CK \text{ (IDD)}, {}^{t}RC = {}^{t}RC \text{ (IDD)}, {}^{t}RAS = {}^{t}RAS \text{ MIN (IDD)},$ | | | | | | | | | ${}^{t}RCD = {}^{t}RCD \text{ (IDD); CKE is HIGH, CS# is HIGH between}$ | | | | | | | | | valid commands; Address bus inputs are switching; | | | | | | | | | Data pattern is same as IDD4W | | | | | | | | | Precharge power-down current: All banks idle; <sup>t</sup> CK | IDD2P | x4, x8, x16 | 7 | 7 | 7 | 7 | mA | | = <sup>t</sup> CK (IDD); CKE is LOW; Other control and address<br>bus inputs are stable; Data bus inputs are floating | | | | | | | | | Precharge quiet standby current: All banks idle; | IDD2Q | x4, x8 | 50 | 45 | 40 | 35 | mA | | tCK = tCK (IDD); CKE is HIGH, CS# is HIGH; Other | IDDZQ | | 65 | 55 | 45 | 40 | IIIA | | control and address bus inputs are stable; Data bus | | x16 | 05 | 55 | 45 | 40 | | | inputs are floating | | | | | | | | | Precharge standby current: All banks idle; | IDD2N | x4, x8 | 55 | 50 | 45 | 40 | mA | | <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other | | x16 | 70 | 60 | 50 | 45 | 1 | | control and address bus inputs are switching; Data | | | | | | | | | bus inputs are switching | | | | | | | | | Active power-down current: All banks open; | IDD3P | Fast PDN exit | 40 | 35 | 30 | 25 | mA | | <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is LOW; Other control and | | MR[12] = 0 | | | | | 1 | | address bus inputs are stable; Data bus inputs are floating | | Slow PDN exit | 12 | 12 | 12 | 12 | | | | | MR[12] = 1 | 70 | 65 | | 4- | | | Active standby current: All banks open; <sup>t</sup> CK= <sup>t</sup> CK (IDD), <sup>t</sup> RAS = <sup>t</sup> RAS MAX (IDD), <sup>t</sup> RP = <sup>t</sup> RP (IDD); | IDD3N | x4, x8 | 70 | 65 | 55 | 45 | mA | | CKE is HIGH, CS# is HIGH between valid commands; | | x16 | 75 | 70 | 60 | 50 | | | Other control and address bus inputs are switching; | | | | | | | | | Data bus inputs are switching | | | | | | | | | Operating burst write current: All banks open, | IDD4W | x4, x8 | 195 | 170 | 140 | 115 | mA | | continuous burst writes; BL = 4, CL = CL (IDD), AL = 0; | | x16 | 295 | 250 | 205 | 160 | 1 | | ${}^{t}CK = {}^{t}CK \text{ (IDD)}, {}^{t}RAS = {}^{t}RAS \text{ MAX (IDD)}, {}^{t}RP = {}^{t}RP \text{ (IDD)};$ | | | | | | | | | CKE is HIGH, CS# is HIGH between valid commands; | | | | | | | | | Address bus inputs are switching; Data bus inputs are | | | | | | | | | switching | IDD4R | v4 v0 | 205 | 100 | 145 | 115 | ma A | | Operating burst read current: All banks open, continuous burst reads, louT = 0mA; BL = 4, | IDD4K | x4, x8 | 205 | 180 | 145 | 115 | mA | | $CL = CL (IDD), AL = 0; {}^{t}CK = {}^{t}CK (IDD),$ | | x16 | 275 | 235 | 195 | 155 | | | ${}^{t}RAS = {}^{t}RAS MAX (IDD), {}^{t}RP = {}^{t}RP (IDD); CKE is HIGH,$ | | | | | | | | | CS# is HIGH between valid commands; Address bus | | | | | | | | | inputs are switching; Data bus inputs are switching | | | | | | | | | <b>Burst refresh current:</b> <sup>t</sup> CK = <sup>t</sup> CK (IDD); refresh | IDD5 | x4, x8 | 230 | 180 | 170 | 165 | mA | | command at every <sup>t</sup> RFC (IDD) interval; CKE is HIGH, | | x16 | 230 | 185 | 175 | 170 | | | CS# is HIGH between valid commands; Other control | | | | | | | | | and address bus inputs are switching; Data bus inputs | | | | | | | | | are switching | | | | | | | | #### **DDR2 IDD Specifications and Conditions (continued)** Table 10: Notes: 1-7 (page 27) apply to the entire table | Parameter/Condition | Symbol | Configuration | -25E/<br>-25 | -3E/-3 | -37E | -5E | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|--------------|--------|------|-----|-------| | Self refresh current: CK and CK# at 0V; | IDD6 | x4, x8, x16 | 7 | 7 | 7 | 7 | mA | | CKE $\leq$ 0.2V; Other control and address bus inputs are floating; Data bus inputs are floating | IDD6L | | 3 | 3 | 3 | 3 | | | Operating bank interleave read current: All bank | IDD7 | x4, x8 | 300 | 240 | 225 | 220 | mA | | interleaving reads, IOUT = 0mA; BL = 4, CL = CL (IDD), AL = ${}^{t}$ RCD (IDD) - 1 × ${}^{t}$ CK (IDD); ${}^{t}$ CK = ${}^{t}$ CK (IDD), ${}^{t}$ RC = ${}^{t}$ RC (IDD), ${}^{t}$ RRD = ${}^{t}$ RRD (IDD), ${}^{t}$ RCD = ${}^{t}$ RCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching; See "IDD7 Conditions" on page 25 for details | | x16 | 370 | 350 | 340 | 340 | | Notes: - 1. IDD specifications are tested after the device is properly initialized. $0^{\circ}C \le T_C \le +85^{\circ}C$ . $VDD = +1.8V \pm 0.1V$ , $VDDQ = +1.8V \pm 0.1V$ , $VDDL = +1.8V \pm 0.1V$ , VREF = VDDQ/2. - 2. Input slew rate is specified by AC parametric test conditions (Table 8 on page 25). - 3. IDD parameters are specified with ODT disabled. - 4. Data bus consists of DQ, DM, DQS, DQS#, RDQS, RDQS#, LDQS, LDQS#, UDQS, and UDQS#. IDD values must be met with all combinations of EMR bits 10 and 11. - 5. Definitions for IDD conditions: LOW $VIN \leq VIL(AC) MAX$ HIGH $VIN \ge VIH(AC) MIN$ Stable Inputs stable at a HIGH or LOW level Floating Inputs at VREF = VDDO/2 Switching Inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control signals Switching Inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals, not including masks or strobes - 6. IDD1, IDD4R, and IDD7 require A12 in EMR1 to be enabled during testing. - 7. The following IDDs must be derated (IDD limits increase) on IT-option or on AT-option devices when operated outside of the range $0^{\circ}C \le T_C \le 85^{\circ}C$ : $T_C \le 0$ °C IDD2P and IDD3P (slow) must be derated by 4 percent; IDD4R and IDD5W must be derated by 2 percent; and IDD6 and IDD7 must be derated by 7 percent IDDO, IDD1, IDD2N, IDD2Q, IDD3N, IDD3P (fast), IDD4R, IDD4W, and IDD5W must be $T_C \geq 85^{\circ}C$ derated by 2 percent; IDD2P must be derated by 20 percent; IDD3Pslow must be derated by 30 percent; and IDD6 must be derated by 80 percent (IDD6 will increase by this amount if T<sub>C</sub> < 85°C and the 2X refresh option is still enabled) ## **AC Timing Operating Specifications** #### Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 1 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Cha | racteris | tics | -18 | 37E | -25 | 5E | -2 | 5 | -3 | E | -3 | 3 | -37 | Æ | -5 | E | | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------|-------|------|------|------|------|-------|--------------------|------|-----------------------------------------------|------|------|------|------|------|-----------------|---------------| | | Paramet | ter | Symbol | Min | Max Units | Notes | | | Clock cycle time | CL = 7 | <sup>t</sup> CK<br>(AVG) | 1.875 | 8.0 | - | - | - | _ | - | _ | - | _ | - | _ | - | - | ns | 6, 7, 8,<br>9 | | | | CL = 6 | <sup>t</sup> CK<br>(AVG) | 2.5 | 8.0 | 2.5 | 8.0 | 2.5 | 8.0 | - | - | - | _ | - | _ | - | - | | | | | | CL = 5 | <sup>t</sup> CK<br>(AVG) | 3.0 | 8.0 | 2.5 | 8.0 | 3.0 | 8.0 | 3.0 | 8.0 | 3.0 | 8.0 | - | - | - | - | | | | | | CL = 4 | <sup>t</sup> CK<br>(AVG) | 1 | - | 3.75 | 8.0 | 3.75 | 8.0 | 3.0 | 8.0 | 3.75 | 8.0 | 3.75 | 8.0 | 5.0 | 8.0 | | | | | | CL = 3 | <sup>t</sup> CK<br>(AVG) | 1 | - | _ | - | - | - | - | - | 5.0 | 8.0 | 5.0 | 8.0 | 5.0 | 8.0 | | | | Clock | CK high-lev<br>width | /el | <sup>t</sup> CH<br>(AVG) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | <sup>t</sup> CK | 10 | | | CK low-leve | el width | <sup>t</sup> CL<br>(AVG) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | <sup>t</sup> CK | | | | Half clock p | period | <sup>t</sup> HP | | | | - | | MIN = | lesser of<br>MAX = | | nd <sup>t</sup> CL | | | | | • | ps | 11 | | | Absolute <sup>t</sup> C | CK | <sup>t</sup> CK<br>(ABS) | | | | | | | | | TPER (MI<br>TPER (M | | | | | | ps | | | | Absolute CK high- tCH $MIN = {}^tCK (AVG) MIN \times {}^tCH (AVG) MIN + {}^tJITDTY (MIN)$ pseudidth (ABS) $MAX = {}^tCK (AVG) MAX \times {}^tCH (AVG) MAX + {}^tJITDTY (MAX)$ | | | | | | | | | | | ps | | | | | | | | | | Absolute Clevel width | | <sup>t</sup> CL<br>(ABS) | | | | | | | | | ال <sup>†</sup> + NIN<br>اAX + <sup>t</sup> ا | | | | | | ps | | 512Mb: x4, x8, x16 DDR2 SDRAM AC Timing Operating Specifications Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 2 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Characteris | tics | -18 | 37E | -25 | E | -2 | 5 | -3 | E | -3 | | -37 | Έ | -5 | E | | | |---------|-----------------------------------|------------------------------------------|------|-----|------|-----|------|-----|------|-----|------|-----|------------------|-----|------------------|-----|-------|--------| | | Parameter | Symbol | Min | Max Units | Notes | | | Period jitter | <sup>t</sup> JITPER | -90 | 90 | -100 | 100 | -100 | 100 | -125 | 125 | -125 | 125 | -125 | 125 | -125 | 125 | ps | 12 | | | Half period | tJITDTY | -75 | 75 | -100 | 100 | -100 | 100 | -125 | 125 | -125 | 125 | -125 | 125 | -150 | 150 | ps | 13 | | | Cycle to cycle | <sup>t</sup> JITcc | 18 | 30 | 20 | 0 | 20 | 0 | 25 | 0 | 25 | 0 | 25 | 0 | 25 | 0 | ps | 14 | | | Cumulative error, 2 cycles | <sup>t</sup> ERR <sub>2PER</sub> | -132 | 132 | -150 | 150 | -150 | 150 | -175 | 175 | -175 | 175 | -175 | 175 | -175 | 175 | ps | 15 | | itter | Cumulative error, 3 cycles | <sup>t</sup> ERR <sub>3PER</sub> | -157 | 157 | -175 | 175 | -175 | 175 | -225 | 225 | -225 | 225 | -225 | 225 | -225 | 225 | ps | 15 | | Clock J | Cumulative error,<br>4 cycles | <sup>t</sup> ERR <sub>4PER</sub> | -175 | 175 | -200 | 200 | -200 | 200 | -250 | 250 | -250 | 250 | -250 | 250 | -250 | 250 | ps | 15 | | | Cumulative error,<br>5 cycles | <sup>t</sup> ERR <sub>5PER</sub> | -188 | 188 | -200 | 200 | -200 | 200 | -250 | 250 | -250 | 250 | -250 | 250 | -250 | 250 | ps | 15, 16 | | | Cumulative error,<br>6–10 cycles | <sup>t</sup> ERR <sub>6-</sub><br>10per | -250 | 250 | -300 | 300 | -300 | 300 | -350 | 350 | -350 | 350 | -350 | 350 | -350 | 350 | ps | 15, 16 | | | Cumulative error,<br>11–50 cycles | <sup>t</sup> ERR <sub>11-</sub><br>50per | -425 | 425 | -450 | 450 | -450 | 450 | -450 | 450 | -450 | 450 | <del>-4</del> 50 | 450 | <del>-4</del> 50 | 450 | ps | 15 | Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 3 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Characterist | tics | -18 | 37E | -25 | iΕ | -2 | 5 | -3 | E | -3 | 3 | -37 | Æ | -5 | E | | | |-----------------|---------------------------------------------|------------------------------|------|---------------------------------------------------------|------------------------------------------------------------|------|------|------|-----------------------------------------------|---------------------|------|------|------|------|------|-----------------|-----------------|----------------------| | | Parameter | Symbol | Min | Max | Min | Мах | Min | Мах | Min | Max | Min | Мах | Min | Max | Min | Max | Units | Notes | | ¥ | DQS output access time from CK/CK# | <sup>t</sup> DQSCK | -300 | +300 | -350 | +350 | -350 | +350 | -400 | +400 | -400 | +400 | -450 | +450 | -500 | +500 | ps | 19 | | be-O | DQS read preamble | <sup>t</sup> RPRE | | | | • | | M | 1IN = 0.9<br>AX = 1. | 1 × <sup>t</sup> CK | , | • | | • | | • | <sup>t</sup> CK | 17,<br>18, 19 | | Data Strobe-Out | DQS read postamble | <sup>t</sup> RPST | | | | | | | IIN = 0.4<br>AX = 0.0 | | | | | | | | <sup>t</sup> CK | 17,<br>18,<br>19, 20 | | ۵ | CK/CK# to DQS<br>Low-Z | <sup>t</sup> LZ <sub>1</sub> | | | | | | M | IIN = <sup>t</sup> AC<br>AX = <sup>t</sup> AC | (MAX | () | | | | | | ps | 19,<br>21, 22 | | | DQS rising edge to CK rising edge | <sup>t</sup> DQSS | | | $MAX = +0.25 \times {}^{t}CK$ $MIN = 0.35 \times {}^{t}CK$ | | | | | | | | | | | | <sup>t</sup> CK | 18 | | | DQS input-high pulse width | <sup>t</sup> DQSH | | $MIN = 0.35 \times {}^{t}CK$ $MAX = n/a$ | | | | | | | | | | | | <sup>t</sup> CK | 18 | | | | DQS input-low pulse width | <sup>t</sup> DQSL | | | | | | М | IN = 0.3<br>MAX = | | | | | | | | <sup>t</sup> CK | 18 | | <u>2</u> | DQS falling to CK rising: setup time | <sup>t</sup> DSS | | | | | | N | 1IN = 0.2<br>MAX = | | | | | | | | <sup>t</sup> CK | 18 | | Strobe-In | DQS falling from<br>CK rising: hold<br>time | <sup>t</sup> DSH | | | | | | N | 1IN = 0.2<br>MAX = | | | | | | | | <sup>t</sup> CK | 18 | | Data | Write preamble setup time | <sup>t</sup> WPRES | | | | | | | MIN =<br>MAX = | | | | | | | | ps | 23, 24 | | | DQS write preamble | <sup>t</sup> WPRE | | | | | | М | IN = 0.3<br>MAX = | | ( | | | | | | <sup>t</sup> CK | 18 | | | DQS write postamble | <sup>t</sup> WPST | | $MIN = 0.4 \times {}^{t}CK$ $MAX = 0.6 \times {}^{t}CK$ | | | | | | | | | | | | <sup>t</sup> CK | 18, 25 | | | | WRITE command<br>to first DQS<br>transition | - | | | | | | | N = WL<br>X = WL | | | | | | | | <sup>t</sup> CK | | Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 4 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Characterist | tics | -18 | 37E | -25 | Ε | -2 | 5 | -3 | E | -3 | 3 | -37 | 'E | -51 | E | | | |----------|-------------------------------------------------------------------|------------------------------|------------------------|------|----------------------------------------------------------------------------------------|------|------|------|------------------------------|------|------------------|------|------|------|---------------|------|-----------------|---------------| | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Мах | Min | Max | Units | Notes | | | DQ output access time from CK/CK# | <sup>t</sup> AC | -350 | +350 | -400 | +400 | -400 | +400 | <del>-4</del> 50 | +450 | <del>-4</del> 50 | +450 | -500 | +500 | -600 | +600 | ps | 19 | | | DQS-DQ skew,<br>DQS to last DQ<br>valid, per group,<br>per access | <sup>t</sup> DQSQ | - | 175 | - | 200 | - | 200 | _ | 240 | - | 240 | - | 300 | - | 350 | ps | 26, 27 | | Out | DQ hold from next<br>DQS strobe | <sup>t</sup> QHS | - | 250 | 250 - 300 - 300 - 340 - 400 - 450 MIN = <sup>t</sup> HP - <sup>t</sup> QHS MAX = n/a | | | | | | | | | | ps | 28 | | | | Data-Out | DQ-DQS hold, DQS<br>to first DQ not<br>valid | <sup>t</sup> QH | | | MAX = n/a MIN = n/a | | | | | | | | | | | ps | 26,<br>27, 28 | | | | CK/CK# to DQ, DQS<br>High-Z | <sup>t</sup> HZ | $MAX = {}^{t}AC (MAX)$ | | | | | | | | | | | ps | 19,<br>21, 29 | | | | | | CK/CK# to DQ<br>Low-Z | <sup>t</sup> LZ <sub>2</sub> | | | | | | MA | $AX = {}^{t}AC$ | (MAX | ) | | | | | | ps | 19,<br>21, 22 | | | Data valid output window | DVW | | | | | | IIM | N = <sup>t</sup> QH<br>MAX = | | Q | | | | | | ns | 26, 27 | | | DQ and DM input setup time to DQS | <sup>t</sup> DS <sub>b</sub> | 0 | 1 | 50 | _ | 50 | _ | 100 | - | 100 | ı | 100 | _ | 150 | ı | ps | 26,<br>30, 31 | | _ | DQ and DM input hold time to DQS | <sup>t</sup> DH <sub>b</sub> | 75 | ı | 125 | _ | 125 | _ | 175 | _ | 175 | _ | 225 | _ | 275 | ı | ps | 26,<br>30, 31 | | Data-In | DQ and DM input setup time to DQS | <sup>t</sup> DS <sub>a</sub> | 200 | 1 | 250 | _ | 250 | - | 300 | 1 | 300 | ı | 350 | _ | 400 | ı | ps | 26,<br>30, 31 | | | DQ and DM input hold time to DQS | <sup>t</sup> DH <sub>a</sub> | 200 | I | 250 | _ | 250 | - | 300 | - | 300 | ı | 350 | _ | 400 | ı | ps | 26,<br>30, 31 | | | DQ and DM input pulse width | <sup>t</sup> DIPW | | | | | | M | IN = 0.3<br>MAX = | | | | | | | | <sup>t</sup> CK | 18, 32 | Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 5 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Cha | racterist | tics | -18 | 7E | -25 | E | -2 | 5 | -3 | E | -3 | } | -37 | Έ | -5 | E | | | |-------------|----------------------------------------|-----------|------------------------------|--------------------------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|-----------------|---------------| | | Paramet | ter | Symbol | Min | Мах | Min | Max | Min | Мах | Min | Мах | Min | Мах | Min | Max | Min | Max | Units | Notes | | | Input setup | time | <sup>t</sup> IS <sub>b</sub> | 125 | _ | 175 | _ | 175 | _ | 200 | _ | 200 | _ | 250 | - | 350 | - | ps | 31, 33 | | | Input hold | time | <sup>t</sup> IH <sub>b</sub> | 200 | _ | 250 | _ | 250 | _ | 275 | _ | 275 | _ | 375 | - | 475 | _ | ps | 31, 33 | | | Input setup | time | <sup>t</sup> IS <sub>a</sub> | 325 | _ | 375 | - | 375 | - | 400 | - | 400 | _ | 500 | - | 600 | - | ps | 31, 33 | | | Input hold | time | <sup>t</sup> IH <sub>a</sub> | 325 | _ | 375 | - | 375 | - | 400 | - | 400 | _ | 500 | - | 600 | - | ps | 31, 33 | | | Input pulse | width | <sup>t</sup> IPW | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | - | 0.6 | _ | <sup>t</sup> CK | 18, 32 | | | ACTIVATE-t<br>ACTIVATE of<br>same bank | | <sup>t</sup> RC | 54 | - | 55 | _ | 55 | - | 54 | - | 55 | - | 55 | _ | 55 | - | ns | 18, 34 | | | ACTIVATE-t<br>or WRITE d | | <sup>t</sup> RCD | 13.125 | - | 12.5 | - | 15 | - | 12 | - | 15 | - | 15 | _ | 15 | _ | ns | 18 | | | ACTIVATE-t | | <sup>t</sup> RAS | 40 | 70K ns | 18,<br>34, 35 | | | PRECHARG | E period | <sup>t</sup> RP | 13.125 | - | 12.5 | - | 15 | - | 12 | _ | 15 | _ | 15 | - | 15 | - | ns | 18, 36 | | S | PRECHAR | <1Gb | <sup>t</sup> RPA | 13.125 | - | 12.5 | 1 | 15 | - | 12 | - | 15 | - | 15 | - | 15 | - | ns | 18, 36 | | Address | GE ALL<br>period | ≥1Gb | <sup>t</sup> RPA | 15 | - | 15 | ı | 17.5 | | 15 | | 18 | | 18.75 | | 20 | | ns | 18, 36 | | | ACTIVATE- | x4, x8 | <sup>t</sup> RRD | 7.5 | - | 7.5 | 1 | 7.5 | - | 7.5 | - | 7.5 | - | 7.5 | - | 7.5 | - | ns | 18, 37 | | Command and | | x16 | <sup>†</sup> RRD | 10 | - | 10 | _ | 10 | _ | 10 | _ | 10 | _ | 10 | _ | 10 | _ | ns | 18, 37 | | ပိ | | x4, x8 | <sup>t</sup> FAW | 35 | _ | 35 | ı | 35 | 1 | 37.5 | - | 37.5 | - | 37.5 | - | 37.5 | ı | ns | 18, 38 | | | activate<br>period | x16 | <sup>t</sup> FAW | 45 | _ | 45 | - | 45 | - | 50 | - | 50 | - | 50 | - | 50 | - | ns | 18, 38 | | | Internal RE PRECHARG | | <sup>t</sup> RTP | 7.5 | - | 7.5 | - | 7.5 | - | 7.5 | - | 7.5 | - | 7.5 | - | 7.5 | 1 | ns | 18,<br>37, 39 | | | CAS#-to-CA | \S# | <sup>t</sup> CCD | 2 | _ | 2 | - | 2 | - | 2 | - | 2 | - | 2 | - | 2 | - | <sup>t</sup> CK | 18 | | | Write recov | /ery | <sup>t</sup> WR | 15 | - | 15 | _ | 15 | - | 15 | - | 15 | - | 15 | _ | 15 | - | ns | 18, 37 | | | Write AP re<br>+ precharge | e time | <sup>t</sup> DAL | <sup>t</sup> WR +<br><sup>t</sup> RP | - | <sup>t</sup> WR + | _ | <sup>t</sup> WR + | _ | <sup>t</sup> WR + | _ | <sup>t</sup> WR + | _ | <sup>t</sup> WR + | _ | <sup>t</sup> WR + | _ | ns | 40 | | | Internal Wi<br>READ delay | / | <sup>t</sup> WTR | 7.5 | _ | 7.5 | _ | 7.5 | _ | 7.5 | - | 7.5 | - | 7.5 | _ | 10 | - | ns | 18, 37 | | | LOAD MOD<br>time | DE cycle | <sup>t</sup> MRD | 2 | - | 2 | ı | 2 | 1 | 2 | - | 2 | - | 2 | - | 2 | 1 | <sup>t</sup> CK | 18 | Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 6 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Cha | racterist | tics | -18 | 7E | -25 | E | -2! | 5 | -3 | E | -3 | | -37 | Έ | -5 | E | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------|---------------------------------|------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|--------|-----|-----------------------|---------|--------|-----|--------|-----|--------|-----|-----------------|--------| | | Paramet | ter | Symbol | Min | Мах | Min | Max | Min | Max | Min | Мах | Min | Max | Min | Max | Min | Max | Units | Notes | | | REFRESH- | 256Mb | <sup>t</sup> RFC | 75 | | 75 | | 75 | | 75 | | 75 | | 75 | | 75 | | ns | 18, 41 | | | to- | 512Mb | | 105 | | 105 | | 105 | | 105 | | 105 | | 105 | | 105 | | | | | | ACTIVATE or to- | 1Gb | | 127.5 | | 127.5 | | 127.5 | | 127.5 | | 127.5 | | 127.5 | | 127.5 | | | | | | REFRESH<br>interval | 2Gb | | 197.5 | | 197.5 | | 197.5 | | 197.5 | | 197.5 | | 197.5 | | 197.5 | | | | | Refresh | Average per<br>refresh<br>(commercia | | <sup>t</sup> REFI | - | 7.8 | - | 7.8 | - | 7.8 | - | 7.8 | - | 7.8 | - | 7.8 | - | 7.8 | μs | 18, 41 | | Ä | Average per<br>refresh (ind | | <sup>t</sup> REFI <sub>IT</sub> | 1 | 3.9 | - | 3.9 | - | 3.9 | - | 3.9 | - | 3.9 | - | 3.9 | - | 3.9 | μs | 18, 41 | | Average periodic refresh (automotive) tREFI <sub>AT</sub> - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 - 3.9 | | | | | | | | | | | μs | 18, 41 | | | | | | | | | | ` | | <sup>t</sup> DELAY | | | MIN limit = <sup>t</sup> IS + <sup>t</sup> CK + <sup>t</sup> IH | | | | | | | | | | | | | 42 | | | CK# uncert | - | | | MIN limit = ${}^{\tau}$ IS + ${}^{\tau}$ CK + ${}^{\tau}$ IH MAX limit = n/a | | | | | | | | | | | | | | | | | Exit SELF RE | | <sup>t</sup> XSNR | | | | | 1 | | nit = <sup>t</sup> RF | | ) + 10 | | | | | | ns | | | resh | to nonREAI command | D | | | | | | | M | IAX limi | t = n/a | | | | | | | | | | Self Refresh | Exit SELF RE<br>to READ co | | <sup>t</sup> XSRD | | | | | | | 1IN limit<br>IAX limi | | | | | | | | <sup>t</sup> CK | 18 | | Se | Exit SELF RE<br>timing refe | rence | <sup>t</sup> ISXR | | | | | | | MIN limi<br>IAX limi | | | | | | | | ps | 33, 43 | | | Exit active power- | MR12<br>= 0 | <sup>t</sup> XARD | 3 | - | 2 | _ | 2 | _ | 2 | _ | 2 | ı | 2 | _ | 2 | _ | <sup>t</sup> CK | 18 | | own | down to<br>READ<br>command | MR12<br>= 1 | | 10 -<br>AL | _ | 8 - AL | _ | 8 - AL | - | 7 - AL | - | 7 - AL | - | 6 - AL | - | 6 - AL | _ | <sup>t</sup> CK | 18 | | Power-Down | Exit precha<br>power-dow<br>any nonREA<br>command | n to | <sup>t</sup> XP | 3 | - | 2 | I | 2 | ı | 2 | _ | 2 | 1 | 2 | _ | 2 | _ | <sup>t</sup> CK | 18 | | | CKE MIN HI<br>LOW time | IGH/ | <sup>t</sup> CKE | | | | | | | MIN =<br>MAX = | | | | | | | | <sup>t</sup> CK | 18, 44 | Table 11: AC Operating Specifications and Conditions for -187E, -25E, -3E, -3, -37E, and -5E Speeds (Sheet 7 of 7) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 (page 35) apply to the entire table; $VDDQ = +1.8V \pm 0.1V$ , $VDD = +1.8V \pm 0.1V$ | | AC Characterist | ics | -18 | 37E | -25 | ĒΕ | -2 | 5 | -3 | E | -3 | 3 | -37 | 7E | -5 | E | | | |-----|--------------------------------------|--------------------|-------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|-----|-------------------|-----|--------------------|-----|-----|-----|-----|--------|-----------------|--------| | | Parameter | Symbol | Min | Мах | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | Notes | | | ODT to power-<br>down entry latency | <sup>t</sup> ANPD | 4 | _ | 3 | - | 3 | - | 3 | _ | 3 | - | 3 | - | 3 | - | <sup>t</sup> CK | 18 | | | ODT power-down exit latency | <sup>t</sup> AXPD | 11 | _ | 10 | _ | 10 | _ | 8 | _ | 8 | - | 8 | - | 8 | - | <sup>t</sup> CK | 18 | | | ODT turn-on delay | <sup>t</sup> AOND | | | | | | | 2 | | | | | | | | <sup>t</sup> CK | 18 | | | ODT turn-off delay | <sup>t</sup> AOFD | | | | | | | 2.5 | | | | | | | | <sup>t</sup> CK | 18, 45 | | | ODT turn-on | <sup>t</sup> AON | <sup>t</sup> AC<br>(MIN) | MAX = $^{t}AC$ (MAX) + 600 MAX = $^{t}AC$ (MAX) + 700 MAX = $^{t}AC$ (MAX) + 1,000 | | | | | | | | | | | ps | 19, 46 | | | | ODT | ODT turn-off | <sup>t</sup> AOF | | + 2,575 | | | | | | | | | | | ps | 47, 48 | | | | 0 | ODT turn-on<br>(power-down<br>mode) | <sup>t</sup> AONPD | <sup>t</sup> AC<br>(MIN)<br>+ 2,000 | 2 ×<br><sup>t</sup> CK +<br><sup>t</sup> AC<br>(MAX)<br>+<br>1,000 | | | | MA | MIN =<br>XX = 2 × | | MIN) + 2<br>AC (MA | | 000 | | | | ps | 49 | | | ODT turn-off<br>(power-down<br>mode) | <sup>t</sup> AOFPD | | 1,000 | | | | | | | | | | | | ps | | | | | ODT enable from MRS command | <sup>t</sup> MOD | | | | | | | MIN =<br>MAX = | | | | | | | | ns | 18, 50 | 512Mb: x4, x8, x16 DDR2 SDRAM AC Timing Operating Specifications #### Notes - 1. All voltages are referenced to Vss. - 2. Tests for AC timing, IDD, and electrical AC and DC characteristics may be conducted at nominal reference/supply voltage levels, but the related specifications and the operation of the device are warranted for the full voltage range specified. ODT is disabled for all measurements that are not ODT-specific. - 3. Outputs measured with equivalent load (see Figure 18 on page 43). - 4. AC timing and IDD tests may use a VIL-to-VIH swing of up to 1.0V in the test environment, and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The slew rate for the input signals used to test the device is 1.0 V/ns for signals in the range between VIL(AC) and VIH(AC). Slew rates other than 1.0 V/ns may require the timing parameters to be derated as specified. - 5. The AC and DC input level specifications are as defined in the SSTL\_18 standard (that is, the receiver will effectively switch as a result of the signal crossing the AC input level and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [HIGH] level). - 6. CK and CK# input slew rate is referenced at 1 V/ns (2 V/ns if measured differentially). - 7. Operating frequency is only allowed to change during self refresh mode (see Figure 81 on page 114), precharge power-down mode, or system reset condition (see "RESET" on page 115). SSC allows for small deviations in operating frequency, provided the SSC guidelines are satisfied. - 8. The clock's <sup>t</sup>CK (AVG) is the average clock over any 200 consecutive clocks and <sup>t</sup>CK (AVG) MIN is the smallest clock rate allowed (except for a deviation due to allowed clock jitter). Input clock jitter is allowed provided it does not exceed values specified. Also, the jitter must be of a random Gaussian distribution in nature. - 9. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spread spectrum at a sweep rate in the range 20–60 KHz with an additional one percent <sup>t</sup>CK (AVG); however, the spread spectrum may not use a clock rate below <sup>t</sup>CK (AVG) MIN or above <sup>t</sup>CK (AVG) MAX. - 10. MIN (<sup>t</sup>CL, <sup>t</sup>CH) refers to the smaller of the actual clock LOW time and the actual clock HIGH time driven to the device. The clock's half period must also be of a Gaussian distribution; <sup>t</sup>CH (AVG) and <sup>t</sup>CL (AVG) must be met with or without clock jitter and with or without duty cycle jitter. <sup>t</sup>CH (AVG) and <sup>t</sup>CL (AVG) are the average of any 200 consecutive CK falling edges. - 11. ${}^{t}HP$ (MIN) is the lesser of ${}^{t}CL$ and ${}^{t}CH$ actually applied to the device CK and CK# inputs; thus, ${}^{t}HP$ (MIN) $\geq$ the lesser of ${}^{t}CL$ (ABS) MIN and ${}^{t}CH$ (ABS) MIN. - 12. The period jitter (<sup>t</sup>JITPER) is the maximum deviation in the clock period from the average or nominal clock allowed in either the positive or negative direction. JEDEC specifies tighter jitter numbers during DLL locking time. During DLL lock time, the jitter values should be 20 percent less those than noted in the table (DLL locked). - 13. The half-period jitter (<sup>t</sup>JITDTY) applies to either the high pulse of clock or the low pulse of clock; however, the two cumulatively can not exceed <sup>t</sup>JITPER. - 14. The cycle-to-cycle jitter (<sup>t</sup>JITCC) is the amount the clock period can deviate from one cycle to the next. JEDEC specifies tighter jitter numbers during DLL locking time. During DLL lock time, the jitter values should be 20 percent less than those noted in the table (DLL locked). - 15. The cumulative jitter error ( ${}^{t}ERR_{nPER}$ ), where n is 2, 3, 4, 5, 6–10, or 11–50 is the amount of clock time allowed to consecutively accumulate away from the average clock over any number of clock cycles. - 16. JEDEC specifies using <sup>t</sup>ERR<sub>6-10PER</sub> when derating clock-related output timing (see notes 19 and 48). Micron requires less derating by allowing <sup>t</sup>ERR<sub>5PER</sub> to be used. - 17. This parameter is not referenced to a specific voltage level but is specified when the device output is no longer driving (<sup>t</sup>RPST) or beginning to drive (<sup>t</sup>RPRE). - 18. The inputs to the DRAM must be aligned to the associated clock, that is, the actual clock that latches it in. However, the input timing (in ns) references to the <sup>t</sup>CK (AVG) when determining the required number of clocks. The following input parameters are determined by taking the specified percentage times the <sup>t</sup>CK (AVG) rather than <sup>t</sup>CK: <sup>t</sup>IPW, <sup>t</sup>DIPW, <sup>t</sup>DQSS, <sup>t</sup>DQSH, <sup>t</sup>DQSL, <sup>t</sup>DSS, <sup>t</sup>DSH, <sup>t</sup>WPST, and <sup>t</sup>WPRE. - 19. The DRAM output timing is aligned to the nominal or average clock. Most output parameters must be derated by the actual jitter error when input clock jitter is present; this will result in each parameter becoming larger. The following parameters are required to be derated by subtracting $^t\text{ERR}_{5\text{PER}}$ (MAX): $^t\text{AC}$ (MIN), $^t\text{DQSCK}$ (MIN), $^t\text{LZ}_{DQS}$ (MIN), $^t\text{LZ}_{DQ}$ (MIN), $^t\text{AON}$ (MIN); while the following parameters are required to be derated by subtracting $^t\text{ERR}_{5\text{PER}}$ (MIN): $^t\text{AC}$ (MAX), $^t\text{DQSCK}$ (MAX), $^t\text{HZ}$ (MAX), $^t\text{LZ}_{DQS}$ (MAX), $^t\text{LZ}_{DQ}$ (MAX), $^t\text{AON}$ (MAX). The parameter $^t\text{RPRE}$ (MIN) is derated by subtracting $^t\text{JITPER}$ (MAX), while $^t\text{RPRE}$ (MAX), is derated by subtracting $^t\text{JITPER}$ (MIN). The parameter $^t\text{RPST}$ (MIN) is derated by subtracting $^t\text{JITDTY}$ (MAX), while $^t\text{RPST}$ (MAX), is derated by subtracting $^t\text{JITDTY}$ (MIN). Output timings that require $^t\text{ERR}_{5\text{PER}}$ derating can be observed to have offsets relative to the clock; however, the total window will not degrade. - 20. When DQS is used single-ended, the minimum limit is reduced by 100ps. - 21. <sup>t</sup>HZ and <sup>t</sup>LZ transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (<sup>t</sup>HZ) or begins driving (<sup>t</sup>LZ). - 22. <sup>t</sup>LZ (MIN) will prevail over a <sup>t</sup>DQSCK (MIN) + <sup>t</sup>RPRE (MAX) condition. - 23. This is not a device limit. The device will operate with a negative value, but system performance could be degraded due to bus turnaround. - 24. It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE command. The case shown (DQS going from High-Z to logic LOW) applies when no WRITEs were previously in progress on the bus. If a previous WRITE was in progress, DQS could be HIGH during this time, depending on <sup>t</sup>DQSS. - 25. The intent of the "Don't Care" state after completion of the postamble is that the DQS-driven signal should either be HIGH, LOW, or High-Z, and that any signal transition within the input switching region must follow valid input requirements. That is, if DQS transitions HIGH (above VIH[DC] MIN), then it must not transition LOW (below VIH[DC]) prior to <sup>t</sup>DQSH (MIN). - 26. Referenced to each output group: x4 = DQS with DQ0-DQ3; x8 = DQS with DQ0-DQ7; x16 = LDQS with DQ0-DQ7; and UDQS with DQ8-DQ15. - 27. The data valid window is derived by achieving other specifications: <sup>t</sup>HP (<sup>t</sup>CK/2), <sup>t</sup>DQSQ, and <sup>t</sup>QH (<sup>t</sup>QH = <sup>t</sup>HP <sup>t</sup>QHS). The data valid window derates in direct proportion to the clock duty cycle and a practical data valid window can be derived. - 28. <sup>t</sup>QH = <sup>t</sup>HP <sup>t</sup>QHS; the worst case <sup>t</sup>QH would be the lesser of <sup>t</sup>CL (ABS) MAX or <sup>t</sup>CH (ABS) MAX times <sup>t</sup>CK (ABS) MIN <sup>t</sup>QHS. Minimizing the amount of <sup>t</sup>CH (AVG) offset and value of <sup>t</sup>JITDTY will provide a larger <sup>t</sup>QH, which in turn will provide a larger valid data out window. - 29. This maximum value is derived from the referenced test load. <sup>t</sup>HZ (MAX) will prevail over <sup>t</sup>DQSCK (MAX) + <sup>t</sup>RPST (MAX) condition. - 30. The values listed are for the differential DQS strobe (DQS and DQS#) with a differential slew rate of 2 V/ns (1 V/ns for each signal). There are two sets of values listed: $^tDS_a$ , $^tDH_a$ and $^tDS_b$ , $^tDH_b$ . The $^tDS_a$ , $^tDH_a$ values (for reference only) are equivalent to the baseline values of $^tDS_b$ , $^tDH_b$ at VREF when the slew rate is 2 V/ns, differentially. The baseline values, $^tDS_b$ , $^tDH_b$ , are the JEDEC-defined values, referenced from the logic trip points. ${}^tDS_b$ is referenced from VIH(AC) for a rising signal and VIL(AC) for a falling signal, while ${}^tDH_b$ is referenced from VIL(DC) for a rising signal and VIH(DC) for a falling signal. If the differential DQS slew rate is not equal to 2 V/ns, then the baseline values must be derated by adding the values from Tables 30 and 31 on pages 55–56. If the DQS differential strobe feature is not enabled, then the DQS strobe is single-ended and the baseline values must be derated using Table 32 on page 57. Single-ended DQS data timing is referenced at DQS crossing VREF. The correct timing values for a single-ended DQS strobe are listed in Tables 33–35 on pages 57–58; listed values are already derated for slew rate variations and converted from baseline values to VREF values. - 31. VIL/VIH DDR2 overshoot/undershoot. See "AC Overshoot/Undershoot Specification" on page 49. - 32. For each input signal—not the group collectively. - 33. There are two sets of values listed for command/address: <sup>t</sup>IS<sub>a</sub>, <sup>t</sup>IH<sub>a</sub> and <sup>t</sup>IS<sub>b</sub>, <sup>t</sup>IH<sub>b</sub>. The <sup>t</sup>IS<sub>a</sub>, <sup>t</sup>IH<sub>a</sub> values (for reference only) are equivalent to the baseline values of <sup>t</sup>IS<sub>b</sub>, <sup>t</sup>IH<sub>b</sub> at VREF when the slew rate is 1 V/ns. The baseline values, <sup>t</sup>IS<sub>b</sub>, <sup>t</sup>IH<sub>b</sub>, are the JEDEC-defined values, referenced from the logic trip points. <sup>t</sup>IS<sub>b</sub> is referenced from VIH(AC) for a rising signal and VIL(AC) for a falling signal, while <sup>t</sup>IH<sub>b</sub> is referenced from VIL(DC) for a rising signal and VIH(DC) for a falling signal. If the command/address slew rate is not equal to 1 V/ns, then the baseline values must be derated by adding the values from Tables 28 and 29 on page 52. - 34. This is applicable to READ cycles only. WRITE cycles generally require additional time due to ${}^{\rm t}$ WR during auto precharge. - 35. READs and WRITEs with auto precharge *are* allowed to be issued before <sup>t</sup>RAS (MIN) is satisfied because <sup>t</sup>RAS lockout feature is supported in DDR2 SDRAM. - 36. When a single-bank PRECHARGE command is issued, <sup>t</sup>RP timing applies. <sup>t</sup>RPA timing applies when the PRECHARGE (ALL) command is issued, regardless of the number of banks open. For 8-bank devices (≥1Gb), <sup>t</sup>RPA (MIN) = <sup>t</sup>RP (MIN) + <sup>t</sup>CK (AVG) (Table 11 on page 28 lists <sup>t</sup>RP [MIN] + <sup>t</sup>CK [AVG] MIN). - 37. This parameter has a two clock minimum requirement at any <sup>t</sup>CK. - 38. The <sup>t</sup>FAW (MIN) parameter applies to all 8-bank DDR2 devices. No more than four bank-ACTIVATE commands may be issued in a given <sup>t</sup>FAW (MIN) period. <sup>t</sup>RRD (MIN) restriction still applies. - 39. The minimum internal READ-to-PRECHARGE time. This is the time from which the last 4-bit prefetch begins to when the PRECHARGE command can be issued. A 4-bit prefetch is when the READ command internally latches the READ so that data will output CL later. This parameter is only applicable when ${}^{t}RTP/(2 \times {}^{t}CK) > 1$ , such as frequencies faster than 533 MHz when ${}^{t}RTP = 7.5$ ns. If ${}^{t}RTP/(2 \times {}^{t}CK) \le 1$ , then equation AL + BL/2 applies. ${}^{t}RAS$ (MIN) has to be satisfied as well. The DDR2 SDRAM will automatically delay the internal PRECHARGE command until ${}^{t}RAS$ (MIN) has been satisfied. - 40. <sup>t</sup>DAL = (*n*WR) + (<sup>t</sup>RP/<sup>t</sup>CK). Each of these terms, if not already an integer, should be rounded up to the next integer. <sup>t</sup>CK refers to the application clock period; *n*WR refers to the <sup>t</sup>WR parameter stored in the MR9–MR11 For example, -37E at <sup>t</sup>CK = 3.75ns with <sup>t</sup>WR programmed to four clocks would have <sup>t</sup>DAL = 4 + (15ns/3.75ns) clocks = 4 + (4) clocks = 8 clocks. - 41. The refresh period is 64ms (commercial) or 32ms (industrial and automotive). This equates to an average refresh rate of 7.8125µs (commercial) or 3.9607µs (industrial and automotive). To ensure all rows of all banks are properly refreshed, 8,192 REFRESH commands must be issued every 64ms (commercial) or 32ms (industrial and automotive). The JEDEC <sup>t</sup>RFC MAX of 70,000ns is not required as bursting of AUTOREFRESH commands is allowed. - 42. <sup>t</sup>DELAY is calculated from <sup>t</sup>IS + <sup>t</sup>CK + <sup>t</sup>IH so that CKE registration LOW is guaranteed prior to CK, CK# being removed in a system RESET condition (see "RESET" on page 115). - 43. <sup>t</sup>ISXR is equal to <sup>t</sup>IS and is used for CKE setup time during self refresh exit, as shown in Figure 71 on page 106. - 44. <sup>t</sup>CKE (MIN) of three clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the three clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of <sup>t</sup>IS + 2 × <sup>t</sup>CK + <sup>t</sup>IH. - 45. The half-clock of <sup>t</sup>AOFD's 2.5 <sup>t</sup>CK assumes a 50/50 clock duty cycle. This half-clock value must be derated by the amount of half-clock duty cycle error. For example, if the clock duty cycle was 47/53, <sup>t</sup>AOFD would actually be 2.5 0.03, or 2.47, for <sup>t</sup>AOF (MIN) and 2.5 + 0.03, or 2.53, for <sup>t</sup>AOF (MAX). - 46. ODT turn-on time <sup>t</sup>AON (MIN) is when the device leaves High-Z and ODT resistance begins to turn on. ODT turn-on time <sup>t</sup>AON (MAX) is when the ODT resistance is fully on. Both are measured from <sup>t</sup>AOND. - 47. ODT turn-off time <sup>t</sup>AOF (MIN) is when the device starts to turn off ODT resistance. ODT turn off time <sup>t</sup>AOF (MAX) is when the bus is in High-Z. Both are measured from <sup>t</sup>AOFD. - 48. Half-clock output parameters must be derated by the actual <sup>t</sup>ERR<sub>5PER</sub> and <sup>t</sup>JITDTY when input clock jitter is present; this will result in each parameter becoming larger. The parameter <sup>t</sup>AOF (MIN) is required to be derated by subtracting both <sup>t</sup>ERR<sub>5PER</sub> (MAX) and <sup>t</sup>JITDTY (MAX). The parameter <sup>t</sup>AOF (MAX) is required to be derated by subtracting both <sup>t</sup>ERR<sub>5PER</sub> (MIN) and <sup>t</sup>JITDTY (MIN). - 49. The -187E maximum limit is $2 \times {}^{t}CK + {}^{t}AC$ (MAX) + 1,000 but it will likely be $3 \times {}^{t}CK + {}^{t}AC$ (MAX) + 1,000 in the future. - 50. Should use 8 <sup>t</sup>CK for backward compatibility. ## **AC and DC Operating Conditions** ## Table 12: Recommended DC Operating Conditions (SSTL\_18) All voltages referenced to Vss | Parameter | Symbol | Min | Nom | Max | Units | Notes | |----------------------------------|----------|---------------|--------------------|---------------|-------|-------| | Supply voltage | VDD | 1.7 | 1.8 | 1.9 | V | 1, 2 | | VDDL supply voltage | VDDL | 1.7 | 1.8 | 1.9 | V | 2, 3 | | I/O supply voltage | VddQ | 1.7 | 1.8 | 1.9 | V | 2, 3 | | I/O reference voltage | VREF(DC) | 0.49 × VDDQ | $0.50 \times VDDQ$ | 0.51 × VDDQ | V | 4 | | I/O termination voltage (system) | VTT | VREF(DC) - 40 | VREF(DC) | VREF(DC) + 40 | mV | 5 | - 1. VDD and VDDQ must track each other. VDDQ must be $\leq$ VDD. - 2. VssQ = VssL = Vss. - 3. VDDQ tracks with VDD; VDDL tracks with VDD. - 4. VREF is expected to equal VDDQ/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise (noncommon mode) on VREF may not exceed ±1 percent of the DC value. Peak-to-peak AC noise on VREF may not exceed ±2 percent of VREF(DC). This measurement is to be taken at the nearest VREF bypass capacitor. - 5. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF, and must track variations in the DC level of VREF. ## **ODT DC Electrical Characteristics** #### **Table 13: ODT DC Electrical Characteristics** All voltages are referenced to Vss | Parameter | Symbol | Min | Nom | Max | Units | Notes | |---------------------------------------------------------------------------|-----------|-----|-----|-----|-------|-------| | RTT effective impedance value for $75\Omega$ setting EMR (A6, A2) = 0, 1 | RTT1(EFF) | 60 | 75 | 90 | Ω | 1, 2 | | RTT effective impedance value for $150\Omega$ setting EMR (A6, A2) = 1, 0 | RTT2(EFF) | 120 | 150 | 180 | Ω | 1, 2 | | RTT effective impedance value for $50\Omega$ setting EMR (A6, A2) = 1, 1 | RTT3(EFF) | 40 | 50 | 60 | Ω | 1, 2 | | Deviation of VM with respect to VDDQ/2 | ΔVM | -6 | | 6 | % | 3 | Notes: 1. RTT1(EFF) and RTT2(EFF) are determined by separately applying VIH(AC) and VIL(AC) to the ball being tested, and then measuring current, I(VIH(AC)), and I(VIL(AC)), respectively. (EQ 1) $$RTT(EFF) = \frac{VIH(AC) - VIL(AC)}{I(VIH(AC)) - I(VIL(AC))}$$ - Minimum IT and AT device values are derated by six percent when the devices operate between –40°C and 0°C (T<sub>c</sub>). - 3. Measure voltage (VM) at tested ball with no load. (EQ 2) $$\Delta VM = \left(\frac{2 \times VM}{VDDO} - 1\right) \times 100$$ ## **Input Electrical Characteristics and Operating Conditions** #### **Table 14: Input DC Logic Levels** All voltages are referenced to Vss | Parameter | Symbol | Min | Мах | Units | |------------------------------|---------|----------------|--------------------------------|-------| | Input high (logic 1) voltage | Vih(dc) | VREF(DC) + 125 | V <sub>DD</sub> Q <sup>1</sup> | mV | | Input low (logic 0) voltage | VIL(DC) | -300 | VREF(DC) - 125 | mV | Notes: 1. VDDQ + 300mV allowed provided 1.9V is not exceeded. ### **Table 15: Input AC Logic Levels** All voltages referenced to Vss | Parameter | Symbol | Min | Мах | Units | |------------------------------------------------------|---------|----------------|--------------------------------|-------| | Input high (logic 1) voltage (-37E/-5E) | VIH(AC) | VREF(DC) + 250 | V <sub>DD</sub> Q <sup>1</sup> | mV | | Input high (logic 1) voltage (-187E/-25E/-25/-3E/-3) | VIH(AC) | VREF(DC) + 200 | V <sub>DD</sub> Q <sup>1</sup> | mV | | Input low (logic 0) voltage (-37E/-5E) | VIL(AC) | -300 | Vref(dc) - 250 | mV | | Input low (logic 0) voltage (-187E/-25E/-25/-3E/-3) | VIL(AC) | -300 | VREF(DC) - 200 | mV | Notes: 1. VDDQ + 300mV allowed provided 1.9V is not exceeded. Figure 15: Single-Ended Input Signal Levels Notes: 1. Numbers in diagram reflect nominal DDR2-400/DDR2-533 values. **Differential Input Logic Levels** Table 16: All voltages referenced to Vss | Parameter | Symbol | Min | Max | Units | Notes | |-------------------------------------|---------|-------------------|-------------------|-------|-------| | DC input signal voltage | VIN(DC) | -300 | VddQ | mV | 1, 6 | | DC differential input voltage | VID(DC) | 250 | VddQ | mV | 2, 6 | | AC differential input voltage | VID(AC) | 500 | VddQ | mV | 3, 6 | | AC differential cross-point voltage | Vix(AC) | 0.50 × VDDQ - 175 | 0.50 × VDDQ + 175 | mV | 4 | | Input midpoint voltage | VMP(DC) | 850 | 950 | mV | 5 | - 1. VIN(DC) specifies the allowable DC execution of each input of differential pair such as CK, CK#, DQS, DQS#, LDQS, LDQS#, UDQS, UDQS#, and RDQS, RDQS#. - 2. VID(DC) specifies the input differential voltage |VTR VCP| required for switching, where VTR is the true input (such as CK, DQS, LDQS, UDQS) level and VCP is the complementary input (such as CK#, DQS#, LDQS#, UDQS#) level. The minimum value is equal to VIH(DC) - VIL(DC). Differential input signal levels are shown in Figure 16. - 3. VID(AC) specifies the input differential voltage |VTR VCP| required for switching, where VTR is the true input (such as CK, DQS, LDQS, UDQS, RDQS) level and VCP is the complementary input (such as CK#, DQS#, LDQS#, UDQS#, RDQS#) level. The minimum value is equal to VIH(AC) - VIL(AC), as shown in Table 15 on page 39. - 4. The typical value of VIX(AC) is expected to be about 0.5 × VDDQ of the transmitting device and VIX(AC) is expected to track variations in VDDQ. VIX(AC) indicates the voltage at which differential input signals must cross, as shown in Figure 16. - 5. VMP(DC) specifies the input differential common mode voltage (VTR + VCP)/2 where VTR is the true input (CK, DQS) level and VCP is the complementary input (CK#, DQS#). VMP(DC) is expected to be approximately 0.5 × VDDQ. - 6. VDDQ + 300mV allowed provided 1.9V is not exceeded. **Differential Input Signal Levels** - Notes: 1. TR and CP may not be more positive than VDDQ + 0.3V or more negative than Vss 0.3V. - 2. TR represents the CK, DQS, RDQS, LDQS, and UDQS signals; CP represents CK#, DQS#, RDQS#, LDQS#, and UDQS# signals. - 3. This provides a minimum of 850mV to a maximum of 950mV and is expected to be VDDQ/2. - 4. TR and CP must cross in this region. - 5. TR and CP must meet at least VID(DC) MIN when static and is centered around VMP(DC). - 6. TR and CP must have a minimum 500mV peak-to-peak swing. - 7. Numbers in diagram reflect nominal values (VDDQ = 1.8V). ## **Output Electrical Characteristics and Operating Conditions** **Table 17: Differential AC Output Parameters** | Parameter | Symbol | Min | Max | Units | Notes | |-------------------------------------|---------|-------------------|-------------------|-------|-------| | AC differential cross-point voltage | Vox(ac) | 0.50 × VDDQ - 125 | 0.50 × VDDQ + 125 | mV | 1 | | AC differential voltage swing | Vswing | 1.0 | | mV | | Notes: 1. The typical value of Vox(AC) is expected to be about 0.5 × VDDQ of the transmitting device and Vox(AC) is expected to track variations in VDDQ. Vox(AC) indicates the voltage at which differential output signals must cross. Figure 17: Differential Output Signal Levels **Table 18: Output DC Current Drive** | Parameter | Symbol | Value | Units | Notes | |------------------------------|--------|-------|-------|---------| | Output MIN source DC current | Іон | -13.4 | mA | 1, 2, 4 | | Output MIN sink DC current | lol | 13.4 | mA | 2, 3, 4 | - 1. For IOH(DC); VDDQ = 1.7V, VOUT = 1,420mV. (VOUT VDDQ)/IOH must be less than $21\Omega$ for values of VOUT between VDDQ and VDDQ 280mV. - 2. For IOL(DC); VDDQ = 1.7V, VOUT = 280mV. VOUT/IOL must be less than 21 $\Omega$ for values of VOUT between 0V and 280mV. - 3. The DC value of VREF applied to the receiving device is set to VTT. - 4. The values of IOH(DC) and IOL(DC) are based on the conditions given in Notes 1 and 2. They are used to test device drive current capability to ensure VIH (MIN) plus a noise margin and VIL (MAX) minus a noise margin are delivered to an SSTL\_18 receiver. The actual current values are derived by shifting the desired driver operating point (see output IV curves) along a $21\Omega$ load line to define a convenient driver current for measurement. **Table 19: Output Characteristics** | Parameter | Min | Nom | Max | Units | Notes | |--------------------------------|-----------|------------------------------------------------|-----|-------|------------| | Output impedance | See "Outp | See "Output Driver Characteristics" on page 44 | | | 1, 2 | | Pull-up and pull-down mismatch | 0 | | 4 | Ω | 1, 2, 3 | | Output slew rate | 1.5 | | 5 | V/ns | 1, 4, 5, 6 | - 1. Absolute specifications: $0^{\circ}C \le T_C \le +85^{\circ}C$ ; VDDQ = $+1.8V \pm 0.1V$ , VDD = $+1.8V \pm 0.1V$ . - 2. Impedance measurement conditions for output source DC current: VDDQ = 1.7V; VOUT = 1,420mV; (VOUT VDDQ)/IOH must be less than 23.4 $\Omega$ for values of VOUT between VDDQ and VDDQ 280mV. The impedance measurement condition for output sink DC current: VDDQ = 1.7V; VOUT = 280mV; VOUT/IOL must be less than 23.4 $\Omega$ for values of VOUT between 0V and 280mV. - 3. Mismatch is an absolute value between pull-up and pull-down; both are measured at the same temperature and voltage. - 4. Output slew rate for falling and rising edges is measured between VTT 250mV and VTT + 250mV for single-ended signals. For differential signals (DQS, DQS#), output slew rate is measured between DQS DQS# = -500mV and DQS# DQS = +500mV. Output slew rate is guaranteed by design but is not necessarily tested on each device. - 5. The absolute value of the slew rate as measured from VIL(DC) MAX to VIH(DC) MIN is equal to or greater than the slew rate as measured from VIL(AC) MAX to VIH(AC) MIN. This is guaranteed by design and characterization. - IT and AT devices require an additional 0.4 V/ns in the MAX limit when T<sub>C</sub> is between –40°C and 0°C. Figure 18: Output Slew Rate Load $$VTT = VDDQ/2$$ $$25\Omega$$ Output Reference point ## **Output Driver Characteristics** Figure 19: Full Strength Pull-Down Characteristics Table 20: Full Strength Pull-Down Current (mA) | Voltage (V) | Min | Nom | Max | |-------------|-------|-------|--------| | 0.0 | 0.00 | 0.00 | 0.00 | | 0.1 | 4.30 | 5.63 | 7.95 | | 0.2 | 8.60 | 11.30 | 15.90 | | 0.3 | 12.90 | 16.52 | 23.85 | | 0.4 | 16.90 | 22.19 | 31.80 | | 0.5 | 20.40 | 27.59 | 39.75 | | 0.6 | 23.28 | 32.39 | 47.70 | | 0.7 | 25.44 | 36.45 | 55.55 | | 0.8 | 26.79 | 40.38 | 62.95 | | 0.9 | 27.67 | 44.01 | 69.55 | | 1.0 | 28.38 | 47.01 | 75.35 | | 1.1 | 28.96 | 49.63 | 80.35 | | 1.2 | 29.46 | 51.71 | 84.55 | | 1.3 | 29.90 | 53.32 | 87.95 | | 1.4 | 30.29 | 54.9 | 90.70 | | 1.5 | 30.65 | 56.03 | 93.00 | | 1.6 | 30.98 | 57.07 | 95.05 | | 1.7 | 31.31 | 58.16 | 97.05 | | 1.8 | 31.64 | 59.27 | 99.05 | | 1.9 | 31.96 | 60.35 | 101.05 | Figure 20: Full Strength Pull-Up Characteristics Table 21: Full Strength Pull-Up Current (mA) | Voltage (V) | Min | Nom | Мах | |-------------|--------|--------|--------------------| | 0.0 | 0.00 | 0.00 | 0.00 | | 0.1 | -4.30 | -5.63 | <b>−7.95</b> | | 0.2 | -8.60 | -11.30 | -15.90 | | 0.3 | -12.90 | -16.52 | -23.85 | | 0.4 | -16.90 | -22.19 | -31.80 | | 0.5 | -20.40 | -27.59 | -39.75 | | 0.6 | -23.28 | -32.39 | -47.70 | | 0.7 | -25.44 | -36.45 | -55.55 | | 0.8 | -26.79 | -40.38 | -62.95 | | 0.9 | -27.67 | -44.01 | -69.55 | | 1.0 | -28.38 | -47.01 | <b>−75.35</b> | | 1.1 | -28.96 | -49.63 | -80.35 | | 1.2 | -29.46 | -51.71 | -84.55 | | 1.3 | -29.90 | -53.32 | <del>-</del> 87.95 | | 1.4 | -30.29 | -54.90 | -90.70 | | 1.5 | -30.65 | -56.03 | -93.00 | | 1.6 | -30.98 | -57.07 | <b>-</b> 95.05 | | 1.7 | -31.31 | -58.16 | <b>−97.05</b> | | 1.8 | -31.64 | -59.27 | -99.05 | | 1.9 | -31.96 | -60.35 | -101.05 | Figure 21: Reduced Strength Pull-Down Characteristics **Table 22: Reduced Strength Pull-Down Current (mA)** | Voltage (V) | Min | Nom | Max | |-------------|-------|-------|-------| | 0.0 | 0.00 | 0.00 | 0.00 | | 0.1 | 1.72 | 2.98 | 4.77 | | 0.2 | 3.44 | 5.99 | 9.54 | | 0.3 | 5.16 | 8.75 | 14.31 | | 0.4 | 6.76 | 11.76 | 19.08 | | 0.5 | 8.16 | 14.62 | 23.85 | | 0.6 | 9.31 | 17.17 | 28.62 | | 0.7 | 10.18 | 19.32 | 33.33 | | 0.8 | 10.72 | 21.40 | 37.77 | | 0.9 | 11.07 | 23.32 | 41.73 | | 1.0 | 11.35 | 24.92 | 45.21 | | 1.1 | 11.58 | 26.30 | 48.21 | | 1.2 | 11.78 | 27.41 | 50.73 | | 1.3 | 11.96 | 28.26 | 52.77 | | 1.4 | 12.12 | 29.10 | 54.42 | | 1.5 | 12.26 | 29.70 | 55.80 | | 1.6 | 12.39 | 30.25 | 57.03 | | 1.7 | 12.52 | 30.82 | 58.23 | | 1.8 | 12.66 | 31.41 | 59.43 | | 1.9 | 12.78 | 31.98 | 60.63 | Figure 22: Reduced Strength Pull-Up Characteristics **Table 23: Reduced Strength Pull-Up Current (mA)** | Voltage (V) | Min | Nom | Мах | |-------------|--------|--------|--------| | 0.0 | 0.00 | 0.00 | 0.00 | | 0.1 | -1.72 | -2.98 | -4.77 | | 0.2 | -3.44 | -5.99 | -9.54 | | 0.3 | -5.16 | -8.75 | -14.31 | | 0.4 | -6.76 | -11.76 | -19.08 | | 0.5 | -8.16 | -14.62 | -23.85 | | 0.6 | -9.31 | -17.17 | -28.62 | | 0.7 | -10.18 | -19.32 | -33.33 | | 0.8 | -10.72 | -21.40 | -37.77 | | 0.9 | -11.07 | -23.32 | -41.73 | | 1.0 | -11.35 | -24.92 | -45.21 | | 1.1 | -11.58 | -26.30 | -48.21 | | 1.2 | -11.78 | -27.41 | -50.73 | | 1.3 | -11.96 | -28.26 | -52.77 | | 1.4 | -12.12 | -29.10 | -54.42 | | 1.5 | -12.26 | -29.69 | -55.8 | | 1.6 | -12.39 | -30.25 | -57.03 | | 1.7 | -12.52 | -30.82 | -58.23 | | 1.8 | -12.66 | -31.42 | -59.43 | | 1.9 | -12.78 | -31.98 | -60.63 | ## **Power and Ground Clamp Characteristics** Power and ground clamps are provided on the following input-only balls: Address balls, bank address balls, CS#, RAS#, CAS#, WE#, ODT, and CKE. **Table 24: Input Clamp Characteristics** | Voltage Across Clamp<br>(V) | Minimum Power Clamp Current (mA) | Minimum Ground Clamp Current (mA) | |-----------------------------|----------------------------------|-----------------------------------| | 0.0 | 0.0 | 0.0 | | 0.1 | 0.0 | 0.0 | | 0.2 | 0.0 | 0.0 | | 0.3 | 0.0 | 0.0 | | 0.4 | 0.0 | 0.0 | | 0.5 | 0.0 | 0.0 | | 0.6 | 0.0 | 0.0 | | 0.7 | 0.0 | 0.0 | | 0.8 | 0.1 | 0.1 | | 0.9 | 1.0 | 1.0 | | 1.0 | 2.5 | 2.5 | | 1.1 | 4.7 | 4.7 | | 1.2 | 6.8 | 6.8 | | 1.3 | 9.1 | 9.1 | | 1.4 | 11.0 | 11.0 | | 1.5 | 13.5 | 13.5 | | 1.6 | 16.0 | 16.0 | | 1.7 | 18.2 | 18.2 | | 1.8 | 21.0 | 21.0 | Figure 23: Input Clamp Characteristics ## **AC Overshoot/Undershoot Specification** Some revisions will support the 0.9V maximum average amplitude instead of the 0.5V maximum average amplitude shown in Tables 25 and 26. Table 25: Address and Control Balls Applies to address balls, bank address balls, CS#, RAS#, CAS#, WE#, CKE, ODT | | | 9 | pecification | n | | |--------------------------------------------------------------------|---------|----------|--------------|----------|----------| | Parameter | -187E | -25/-25E | -3/-3E | -37E | -5E | | Maximum peak amplitude allowed for overshoot area (see Figure 24) | 0.50V | 0.50V | 0.50V | 0.50V | 0.50V | | Maximum peak amplitude allowed for undershoot area (see Figure 25) | 0.50V | 0.50V | 0.50V | 0.50V | 0.50V | | Maximum overshoot area above VDD (see Figure 24) | 0.5 Vns | 0.66 Vns | 0.80 Vns | 1.00 Vns | 1.33 Vns | | Maximum undershoot area below Vss (see Figure 25) | 0.5 Vns | 0.66 Vns | 0.80 Vns | 1.00 Vns | 1.33 Vns | **Table 26: Clock, Data, Strobe, and Mask Balls** Applies to DQ, DQS, DQS#, RDQS, RDQS#, UDQS, UDQS#, LDQS, LDQS#, DM, UDM, LDM | | | 9 | Specification | n | | |--------------------------------------------------------------------|----------|----------|---------------|----------|----------| | Parameter | -187E | -25/-25E | -3/-3E | -37E | -5E | | Maximum peak amplitude allowed for overshoot area (see Figure 24) | 0.50V | 0.50V | 0.50V | 0.50V | 0.50V | | Maximum peak amplitude allowed for undershoot area (see Figure 25) | 0.50V | 0.50V | 0.50V | 0.50V | 0.50V | | Maximum overshoot area above VDDQ (see Figure 24) | 0.19 Vns | 0.23 Vns | 0.23 Vns | 0.28 Vns | 0.38 Vns | | Maximum undershoot area below VssQ (see Figure 25) | 0.19 Vns | 0.23 Vns | 0.23 Vns | 0.28 Vns | 0.38 Vns | Figure 24: Overshoot Figure 25: Undershoot #### **AC Input Test Conditions** Table 27: | Parameter | Symbol | Min | Max | Units | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------|-------|------------------| | Input setup timing measurement reference level address balls, bank address balls, CS#, RAS#, CAS#, WE#, ODT, DM, UDM, LDM, and CKE | VRS | See N | ote 2 | | 1, 2, 3,<br>4 | | Input hold timing measurement reference level address balls, bank address balls, CS#, RAS#, CAS#, WE#, ODT, DM, UDM, LDM, and CKE | VRH | See N | ote 5 | | 1, 3, 4,<br>5 | | Input timing measurement reference level (single-ended) DQS for x4, x8; UDQS, LDQS for x16 | VREF(DC) | VDDQ × 0.49 | VDDQ × 0.51 | V | 1, 3, 4,<br>6 | | Input timing measurement reference level (differential) CK, CK# for x4, x8, x16; DQS, DQS# for x4, x8; RDQS, RDQS# for x8; UDQS, UDQS#, LDQS, LDQS# for x16 | VRD | Vıx( | AC) | V | 1, 3, 7,<br>8, 9 | - Notes: 1. All voltages referenced to Vss. - 2. Input waveform setup timing (<sup>t</sup>IS<sub>b</sub>) is referenced from the input signal crossing at the VIH(AC) level for a rising signal and VIL(AC) for a falling signal applied to the device under test, as shown in Figure 34 on page 61. - 3. See "Input Slew Rate Derating" on page 51. - 4. The slew rate for single-ended inputs is measured from DC level to AC level, VIL(DC) to VIH(AC) on the rising edge and VIL(AC) to VIH(DC) on the falling edge. For signals referenced to VREF, the valid intersection is where the "tangent" line intersects VREF, as shown in Figures 27, 29, 31, and 33. - 5. Input waveform hold (<sup>t</sup>IH<sub>b</sub>) timing is referenced from the input signal crossing at the VIL(DC) level for a rising signal and VIH(DC) for a falling signal applied to the device under test, as shown in Figure 34 on page 61. - 6. Input waveform setup timing (<sup>t</sup>DS) and hold timing (<sup>t</sup>DH) for single-ended data strobe is referenced from the crossing of DQS, UDQS, or LDQS through the VREF level applied to the device under test, as shown in Figure 36 on page 62. - 7. Input waveform setup timing (<sup>t</sup>DS) and hold timing (<sup>t</sup>DH) when differential data strobe is enabled is referenced from the cross-point of DQS/DQS#, UDQS/UDQS#, or LDQS/LDQS#, as shown in Figure 35 on page 61. - 8. Input waveform timing is referenced to the crossing point level (Vix) of two input signals (VTR and VCP) applied to the device under test, where VTR is the true input signal and VCP is the complementary input signal, as shown in Figure 37 on page 62. - 9. The slew rate for differentially ended inputs is measured from twice the DC level to twice the AC level: 2 × VIL(DC) to 2 × VIH(AC) on the rising edge and 2 × VIL(AC) to 2 × VIH(DC) on the falling edge. For example, the CK/CK# would be -250mV to +500mV for CK rising edge and would be +250mV to -500mV for CK falling edge. ## **Input Slew Rate Derating** For all input signals, the total <sup>t</sup>IS (setup time) and <sup>t</sup>IH (hold time) required is calculated by adding the data sheet <sup>t</sup>IS (base) and <sup>t</sup>IH (base) value to the $\Delta^t$ IS and $\Delta^t$ IH derating value, respectively. Example: <sup>t</sup>IS (total setup time) = <sup>t</sup>IS (base) + $\Delta^t$ IS. <sup>t</sup>IS, the nominal slew rate for a rising signal, is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC) MIN. Setup nominal slew rate (<sup>t</sup>IS) for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC) MAX. If the actual signal is always earlier than the nominal slew rate line between shaded "VREF(DC) to AC region," use the nominal slew rate for the derating value (Figure 26 on page 53). If the actual signal is later than the nominal slew rate line anywhere between the shaded "VREF(DC) to AC region," the slew rate of a tangent line to the actual signal from the AC level to DC level is used for the derating value (see Figure 27 on page 53). <sup>t</sup>IH, the nominal slew rate for a rising signal, is defined as the slew rate between the last crossing of VIL(DC) MAX and the first crossing of VREF(DC). <sup>t</sup>IH, nominal slew rate for a falling signal, is defined as the slew rate between the last crossing of VIH(DC) MIN and the first crossing of VREF(DC). If the actual signal is always later than the nominal slew rate line between shaded "DC to VREF(DC) region," use the nominal slew rate for the derating value (Figure 28 on page 54). If the actual signal is earlier than the nominal slew rate line anywhere between shaded "DC to VREF(DC) region," the slew rate of a tangent line to the actual signal from the DC level to VREF(DC) level is used for the derating value (Figure 29 on page 54). Although the total setup time might be negative for slow slew rates (a valid input signal will not have reached VIH[AC]/VIL[AC] at the time of the rising clock transition), a valid input signal is still required to complete the transition and reach VIH(AC)/VIL(AC). For slew rates in between the values listed in Tables 28 and 29 on page 52, the derating values may obtained by linear interpolation. Table 28: DDR2-400/533 Setup and Hold Time Derating Values (tlS and tlH) | | | СК | , CK# Differe | ntial Slew Ra | te | | | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Command/<br>Address Slew | 2.0 \ | V/ns | 1.5 | V/ns | 1.0 | V/ns | | | Rate (V/ns) | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | Units | | 4.0 | +187 | +94 | +217 | +124 | +247 | +154 | ps | | 3.5 | +179 | +89 | +209 | +119 | +239 | +149 | ps | | 3.0 | +167 | +83 | +197 | +113 | +227 | +143 | ps | | 2.5 | +150 | +75 | +180 | +105 | +210 | +135 | ps | | 2.0 | +125 | +45 | +155 | +75 | +185 | +105 | ps | | 1.5 | +83 | +21 | +113 | +51 | +143 | +81 | ps | | 1.0 | 0 | 0 | +30 | +30 | +60 | +60 | ps | | 0.9 | -11 | -14 | +19 | +16 | +49 | +46 | ps | | 0.8 | -25 | -31 | +5 | -1 | +35 | +29 | ps | | 0.7 | -43 | -54 | -13 | -24 | +17 | +6 | ps | | 0.6 | -67 | -83 | -37 | -53 | <b>–</b> 7 | -23 | ps | | 0.5 | -110 | -125 | -80 | -95 | -50 | -65 | ps | | 0.4 | -175 | -188 | -145 | -158 | -115 | -128 | ps | | 0.3 | -285 | -292 | -255 | -262 | -225 | -232 | ps | | 0.25 | -350 | -375 | -320 | -345 | -290 | -315 | ps | | 0.2 | -525 | -500 | <del>-4</del> 95 | -470 | -465 | -440 | ps | | 0.15 | -800 | -708 | -770 | -678 | -740 | -648 | ps | | 0.1 | -1,450 | -1,125 | -1,420 | -1,095 | -1,390 | -1,065 | ps | Table 29: DDR2-667/800/1066 Setup and Hold Time Derating Values (till and till) | | | СК | , CK# Differe | ntial Slew Ra | te | | | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Command/<br>Address Slew | 2.0 | V/ns | 1.5 | V/ns | 1.0 | V/ns | | | Rate (V/ns) | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | ∆ <sup>t</sup> IS | ∆ <sup>t</sup> IH | Units | | 4.0 | +150 | +94 | +180 | +124 | +210 | +154 | ps | | 3.5 | +143 | +89 | +173 | +119 | +203 | +149 | ps | | 3.0 | +133 | +83 | +163 | +113 | +193 | +143 | ps | | 2.5 | +120 | +75 | +150 | +105 | +180 | +135 | ps | | 2.0 | +100 | +45 | +160 | +75 | +160 | +105 | ps | | 1.5 | +67 | +21 | +97 | +51 | +127 | +81 | ps | | 1.0 | 0 | 0 | +30 | +30 | +60 | +60 | ps | | 0.9 | -5 | -14 | +25 | +16 | +55 | +46 | ps | | 0.8 | -13 | -31 | +17 | -1 | +47 | +29 | ps | | 0.7 | -22 | -54 | +8 | -24 | +38 | +6 | ps | | 0.6 | -34 | -83 | -4 | -53 | +36 | -23 | ps | | 0.5 | -60 | -125 | -30 | -95 | 0 | -65 | ps | | 0.4 | -100 | -188 | -70 | -158 | -40 | -128 | ps | | 0.3 | -168 | -292 | -138 | -262 | -108 | -232 | ps | | 0.25 | -200 | -375 | -170 | -345 | -140 | -315 | ps | | 0.2 | -325 | -500 | -295 | <del>-4</del> 70 | -265 | -440 | ps | | 0.15 | <b>-</b> 517 | -708 | -487 | -678 | -457 | -648 | ps | | 0.1 | -1,000 | -1,125 | -970 | -1,095 | -940 | -1,065 | ps | Figure 26: Nominal Slew Rate for <sup>t</sup>IS Figure 27: Tangent Line for <sup>t</sup>IS Figure 28: Nominal Slew Rate for <sup>t</sup>IH Figure 29: Tangent Line for <sup>t</sup>IH # Table 30: DDR2-400/DDR2-533 <sup>t</sup>DS, <sup>t</sup>DH Derating Values with Differential Strobe All units are shown in picoseconds | | | | | | | | DQS, | DQS# | Diffe | rentia | l Slew | Rate | | | | | | | |----------------|----------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|----------------------|-----------------|-----------------|----------------------------------------|-----------------------|-----------------|-------------------------------| | DQ<br>Slew | 4.0 | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 0.8 | V/ns | | Rate<br>(V/ns) | $^{t}_{DS}^{\Delta}$ | t <sub>DH</sub> | t <sub>DS</sub> | t <sup>∆</sup> DH | t <sub>DS</sub> | t <sub>DH</sub> | t <sub>DS</sub> | t <sup>∆</sup> DH | t <sub>DS</sub> | t <sub>DH</sub> | t <sub>DS</sub> | t <sup>∆</sup><br>DH | t <sub>DS</sub> | t <sub>DH</sub> | $^{\mathbf{t}}_{\mathbf{DS}}^{\Delta}$ | t <sup>∆</sup><br>tDH | t <sub>DS</sub> | $^{\mathtt{t}}_{DH}^{\Delta}$ | | 2.0 | 125 | 45 | 125 | 45 | 125 | 45 | _ | _ | - | _ | _ | _ | _ | _ | _ | - | - | _ | | 1.5 | 83 | 21 | 83 | 21 | 83 | 21 | 95 | 33 | - | - | - | - | - | - | - | - | - | _ | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 12 | 12 | 24 | 24 | - | - | - | - | - | - | - | _ | | 0.9 | - | - | -11 | -14 | -11 | -14 | 1 | -2 | 13 | 10 | 25 | 22 | - | - | - | - | - | _ | | 0.8 | - | - | - | _ | -25 | -31 | -13 | -19 | -1 | -7 | 11 | 5 | 23 | 17 | - | - | - | _ | | 0.7 | - | - | - | _ | - | _ | -31 | -42 | -19 | -30 | -7 | -18 | 5 | -6 | 17 | 6 | - | _ | | 0.6 | _ | _ | _ | _ | _ | _ | - | - | -43 | -59 | -31 | -47 | -19 | -35 | -7 | -23 | 5 | -11 | | 0.5 | _ | _ | - | _ | _ | _ | _ | _ | - | _ | -74 | -89 | -62 | -77 | -50 | -65 | -38 | -53 | | 0.4 | _ | _ | _ | _ | _ | _ | - | _ | - | _ | _ | - | -127 | -140 | -115 | -128 | -103 | -116 | - 1. For all input signals, the total <sup>t</sup>DS and <sup>t</sup>DH required is calculated by adding the data sheet value to the derating value listed in Table 30. - 2. <sup>t</sup>DS nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC) MIN. <sup>t</sup>DS nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC) MAX. If the actual signal is always earlier than the nominal slew rate line between the shaded "VREF(DC) to AC region," use the nominal slew rate for the derating value (see Figure 30 on page 59). If the actual signal is later than the nominal slew rate line anywhere between the shaded "VREF(DC) to AC region," the slew rate of a tangent line to the actual signal from the AC level to DC level is used for the derating value (see Figure 31 on page 59). - 3. <sup>t</sup>DH nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC) MAX and the first crossing of VREF(DC). <sup>t</sup>DH nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC) MIN and the first crossing of VREF (DC). If the actual signal is always later than the nominal slew rate line between the shaded "DC level to VREF(DC) region," use the nominal slew rate for the derating value (see Figure 32 on page 60). If the actual signal is earlier than the nominal slew rate line anywhere between shaded "DC to VREF(DC) region," the slew rate of a tangent line to the actual signal from the DC level to VREF(DC) level is used for the derating value (see Figure 33 on page 60). - 4. Although the total setup time might be negative for slow slew rates (a valid input signal will not have reached VIH[AC]/VIL[AC] at the time of the rising clock transition), a valid input signal is still required to complete the transition and reach VIH(AC)/VIL(AC). - 5. For slew rates between the values listed in this table, the derating values may be obtained by linear interpolation. - 6. These values are typically not subject to production test. They are verified by design and characterization. - 7. Single-ended DQS requires special derating. The values in Table 32 on page 57 are the DQS single-ended slew rate derating with DQS referenced at VREF and DQ referenced at the logic levels <sup>t</sup>DS<sub>b</sub> and <sup>t</sup>DH<sub>b</sub>. Converting the derated base values from DQs referenced to the AC/DC trip points to DQs referenced to VREF is listed in Table 34 on page 58 and Table 35 on page 58. Table 34 on page 58 provides the VREF-based fully derated values for the DQ (<sup>t</sup>DS<sub>a</sub> and <sup>t</sup>DH<sub>a</sub>) for DDR2-533. Table 35 on page 58 provides the VREF-based fully derated values for the DQ (<sup>t</sup>DS<sub>a</sub> and <sup>t</sup>DH<sub>a</sub>) for DDR2-400. Table 31: DDR2-667/DDR2-800/DDR2-1066 <sup>t</sup>DS, <sup>t</sup>DH Derating Values with Differential Strobe All units are shown in picoseconds | | | | | | | | DQS, | DQS# | Diffe | rentia | l Slew | Rate | | | | | | | |----------------|----------------------|----------------------|-----------------|----------------------|-----------------|--------------------------|-----------------|-------------------|-----------------|---------------------------|-----------------|-------------------|-----------------|------------------------------------|--------------------------|-----------------------|-----------------|--------------------------| | DQ<br>Slew | 2.8 | V/ns | 2.4 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 0.8 | V/ns | | Rate<br>(V/ns) | $^{t}_{DS}^{\Delta}$ | t <sup>∆</sup><br>DH | t <sub>DS</sub> | t <sup>∆</sup><br>DH | t <sub>DS</sub> | $^{\Delta}_{ extsf{DH}}$ | t <sub>DS</sub> | t <sup>∆</sup> DH | t <sub>DS</sub> | $^{\Delta}_{ extsf{tDH}}$ | t <sub>DS</sub> | t <sup>∆</sup> DH | t <sub>DS</sub> | $^{\text{t}}_{\text{DH}}^{\Delta}$ | $^{\Delta}_{ extsf{DS}}$ | t <sup>∆</sup><br>tDH | t <sub>DS</sub> | $^{\Delta}_{ extbf{DH}}$ | | 2.0 | 100 | 63 | 100 | 63 | 100 | 63 | 112 | 75 | 124 | 87 | 136 | 99 | 148 | 111 | 160 | 123 | 172 | 135 | | 1.5 | 67 | 42 | 67 | 42 | 67 | 42 | 79 | 54 | 91 | 66 | 103 | 78 | 115 | 90 | 127 | 102 | 139 | 114 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 12 | 12 | 24 | 24 | 36 | 36 | 48 | 48 | 60 | 60 | 72 | 72 | | 0.9 | -5 | -14 | -5 | -14 | -5 | -14 | 7 | -2 | 19 | 10 | 31 | 22 | 43 | 34 | 55 | 46 | 67 | 58 | | 0.8 | -13 | -31 | -13 | -31 | -13 | -31 | -1 | -19 | 11 | -7 | 23 | 5 | 35 | 17 | 47 | 29 | 59 | 41 | | 0.7 | -22 | -54 | -22 | -54 | -22 | -54 | -10 | -42 | 2 | -30 | 14 | -18 | 26 | -6 | 38 | 6 | 50 | 18 | | 0.6 | -34 | -83 | -34 | -83 | -34 | -83 | -22 | -71 | -10 | -59 | 2 | -47 | 14 | -35 | 26 | -23 | 38 | -11 | | 0.5 | -60 | -125 | -60 | -125 | -60 | -125 | -48 | -113 | -36 | -101 | -24 | -89 | -12 | -77 | 0 | -65 | 12 | -53 | | 0.4 | -100 | -188 | -100 | -188 | -100 | -188 | -88 | -176 | -76 | -164 | -64 | -152 | -52 | -140 | -40 | -128 | -28 | -116 | - 1. For all input signals the total <sup>†</sup>DS and <sup>†</sup>DH required is calculated by adding the data sheet value to the derating value listed in Table 31. - 2. <sup>t</sup>DS nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC) MIN. <sup>t</sup>DS nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC) MAX. If the actual signal is always earlier than the nominal slew rate line between the shaded "VREF(DC) to AC region," use the nominal slew rate for the derating value (see Figure 30 on page 59). If the actual signal is later than the nominal slew rate line anywhere between shaded "VREF(DC) to AC region," the slew rate of a tangent line to the actual signal from the AC level to DC level is used for the derating value (see Figure 31 on page 59). - 3. <sup>†</sup>DH nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC) MAX and the first crossing of VREF(DC). <sup>†</sup>DH nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC) MIN and the first crossing of VREF(DC). If the actual signal is always later than the nominal slew rate line between the shaded "DC level to VREF(DC) region," use the nominal slew rate for the derating value (see Figure 32 on page 60). If the actual signal is earlier than the nominal slew rate line anywhere between the shaded "DC to VREF(DC) region," the slew rate of a tangent line to the actual signal from the DC level to VREF(DC) level is used for the derating value (see Figure 33 on page 60). - 4. Although the total setup time might be negative for slow slew rates (a valid input signal will not have reached VIH[AC]/VIL[AC] at the time of the rising clock transition), a valid input signal is still required to complete the transition and reach VIH(AC)/VIL(AC). - 5. For slew rates between the values listed in this table, the derating values may be obtained by linear interpolation. - 6. These values are typically not subject to production test. They are verified by design and characterization. - 7. Single-ended DQS requires special derating. The values in Table 32 on page 57 are the DQS single-ended slew rate derating with DQS referenced at VREF and DQ referenced at the logic levels <sup>t</sup>DS<sub>b</sub> and <sup>t</sup>DH<sub>b</sub>. Converting the derated base values from DQs referenced to the AC/DC trip points to DQs referenced to VREF is listed in Table 33 on page 57. Table 33 on page 57 provides the VREF-based fully derated values for the DQ (<sup>t</sup>DS<sub>a</sub> and <sup>t</sup>DH<sub>a</sub>) for DDR2-667. It is not advised to operate DDR2-800 and DDR2-1066 devices with single-ended DQS; however Table 32 on page 57 would be used with the base values. ## Table 32: Single-Ended DQS Slew Rate Derating Values Using <sup>t</sup>DS<sub>b</sub> and <sup>t</sup>DH<sub>b</sub> Reference points indicated in bold; Derating values are to be used with base <sup>t</sup>DS<sub>b</sub>- and <sup>t</sup>DH<sub>b</sub>-specified values | | | | | | | DQS S | Single | -Ende | d Slev | v Rate | Dera | ted (at | t VREF) | | | | | | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | DO | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 0.8 | V/ns | 0.6 | V/ns | 0.4 | V/ns | | DQ<br>(V/ns) | <sup>t</sup> DS | <sup>t</sup> DH | 2.0 | 130 | 53 | 130 | 53 | 130 | 53 | 130 | 53 | 130 | 53 | 145 | 48 | 155 | 45 | 165 | 41 | 175 | 38 | | 1.5 | 97 | 32 | 97 | 32 | 97 | 32 | 97 | 32 | 97 | 32 | 112 | 27 | 122 | 24 | 132 | 20 | 142 | 17 | | 1.0 | 30 | -10 | 30 | -10 | 30 | -10 | 30 | -10 | 30 | -10 | 45 | -15 | 55 | -18 | 65 | -22 | 75 | -25 | | 0.9 | 25 | -24 | 25 | -24 | 25 | -24 | 25 | -24 | 25 | -24 | 40 | -29 | 50 | -32 | 60 | -36 | 70 | -39 | | 0.8 | 17 | -41 | 17 | -41 | 17 | -41 | 17 | -41 | 17 | -41 | 32 | -46 | 42 | -49 | 52 | -53 | 61 | -56 | | 0.7 | 5 | -64 | 5 | -64 | 5 | -64 | 5 | -64 | 5 | -64 | 20 | -69 | 30 | -72 | 40 | -75 | 50 | -79 | | 0.6 | -7 | -93 | -7 | -93 | -7 | -93 | -7 | -93 | -7 | -93 | 8 | -98 | 18 | -102 | 28 | -105 | 38 | -108 | | 0.5 | -28 | -135 | -28 | -135 | -28 | -135 | -28 | -135 | -28 | -135 | -13 | -140 | -3 | -143 | 7 | -147 | 17 | -150 | | 0.4 | -78 | -198 | -78 | -198 | -78 | -198 | -78 | -198 | -78 | -198 | -63 | -203 | -53 | -206 | -43 | -210 | -33 | -213 | Table 33: Single-Ended DQS Slew Rate Fully Derated (DQS, DQ at VREF) at DDR2-667 Reference points indicated in bold | | | | | | | DQS S | Single | -Ende | d Slev | v Rate | Derat | ted (at | VREF) | | | | | | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | DO | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 0.8 | V/ns | 0.6 | V/ns | 0.4\ | V/ns | | DQ<br>(V/ns) | <sup>t</sup> DS | <sup>t</sup> DH | 2.0 | 330 | 291 | 330 | 291 | 330 | 291 | 330 | 291 | 330 | 291 | 345 | 286 | 355 | 282 | 365 | 29 | 375 | 276 | | 1.5 | 330 | 290 | 330 | 290 | 330 | 290 | 330 | 290 | 330 | 290 | 345 | 285 | 355 | 282 | 365 | 279 | 375 | 275 | | 1.0 | 330 | 290 | 330 | 290 | 330 | 290 | 330 | 290 | 330 | 290 | 345 | 285 | 355 | 282 | 365 | 278 | 375 | 275 | | 0.9 | 347 | 290 | 347 | 290 | 347 | 290 | 347 | 290 | 347 | 290 | 362 | 285 | 372 | 282 | 382 | 278 | 392 | 275 | | 0.8 | 367 | 290 | 367 | 290 | 367 | 290 | 367 | 290 | 367 | 290 | 382 | 285 | 392 | 282 | 402 | 278 | 412 | 275 | | 0.7 | 391 | 290 | 391 | 290 | 391 | 290 | 391 | 290 | 391 | 290 | 406 | 285 | 416 | 281 | 426 | 278 | 436 | 275 | | 0.6 | 426 | 290 | 426 | 290 | 426 | 290 | 426 | 290 | 426 | 290 | 441 | 285 | 451 | 282 | 461 | 278 | 471 | 275 | | 0.5 | 472 | 290 | 472 | 290 | 472 | 290 | 472 | 290 | 472 | 290 | 487 | 285 | 497 | 282 | 507 | 278 | 517 | 275 | | 0.4 | 522 | 289 | 522 | 289 | 522 | 289 | 522 | 289 | 522 | 289 | 537 | 284 | 547 | 281 | 557 | 278 | 567 | 274 | # Table 34: Single-Ended DQS Slew Rate Fully Derated (DQS, DQ at VREF) at DDR2-533 Reference points indicated in bold | | | | | | | DQS 9 | Single | -Ende | d Slev | v Rate | Derat | ted (at | VREF) | | | | | | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | D0 | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 0.8 | V/ns | 0.6 | V/ns | 0.4\ | V/ns | | DQ<br>(V/ns) | <sup>t</sup> DS | <sup>t</sup> DH | 2.0 | 355 | 341 | 355 | 341 | 355 | 341 | 355 | 341 | 355 | 341 | 370 | 336 | 380 | 332 | 390 | 329 | 400 | 326 | | 1.5 | 364 | 340 | 364 | 340 | 364 | 340 | 364 | 340 | 364 | 340 | 379 | 335 | 389 | 332 | 399 | 329 | 409 | 325 | | 1.0 | 380 | 340 | 380 | 340 | 380 | 340 | 380 | 340 | 380 | 340 | 395 | 335 | 405 | 332 | 415 | 328 | 425 | 325 | | 0.9 | 402 | 340 | 402 | 340 | 402 | 340 | 402 | 340 | 402 | 340 | 417 | 335 | 427 | 332 | 437 | 328 | 447 | 325 | | 0.8 | 429 | 340 | 429 | 340 | 429 | 340 | 429 | 340 | 429 | 340 | 444 | 335 | 454 | 332 | 464 | 328 | 474 | 325 | | 0.7 | 463 | 340 | 463 | 340 | 463 | 340 | 463 | 340 | 463 | 340 | 478 | 335 | 488 | 331 | 498 | 328 | 508 | 325 | | 0.6 | 510 | 340 | 510 | 340 | 510 | 340 | 510 | 340 | 510 | 340 | 525 | 335 | 535 | 332 | 545 | 328 | 555 | 325 | | 0.5 | 572 | 340 | 572 | 340 | 572 | 340 | 572 | 340 | 572 | 340 | 587 | 335 | 597 | 332 | 607 | 328 | 617 | 325 | | 0.4 | 647 | 339 | 647 | 339 | 647 | 339 | 647 | 339 | 647 | 339 | 662 | 334 | 672 | 331 | 682 | 328 | 692 | 324 | Table 35: Single-Ended DQS Slew Rate Fully Derated (DQS, DQ at VREF) at DDR2-400 Reference points indicated in bold | | | | | | | DQS S | Single | -Ende | d Slev | v Rate | Derat | ted (at | VREF) | | | | | | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | <b>DO</b> | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 0.8 | V/ns | 0.6 | V/ns | 0.4\ | V/ns | | DQ<br>(V/ns) | <sup>t</sup> DS | <sup>t</sup> DH | 2.0 | 405 | 391 | 405 | 391 | 405 | 391 | 405 | 391 | 405 | 391 | 420 | 386 | 430 | 382 | 440 | 379 | 450 | 376 | | 1.5 | 414 | 390 | 414 | 390 | 414 | 390 | 414 | 390 | 414 | 390 | 429 | 385 | 439 | 382 | 449 | 379 | 459 | 375 | | 1.0 | 430 | 390 | 430 | 390 | 430 | 390 | 430 | 390 | 430 | 390 | 445 | 385 | 455 | 382 | 465 | 378 | 475 | 375 | | 0.9 | 452 | 390 | 452 | 390 | 452 | 390 | 452 | 390 | 452 | 390 | 467 | 385 | 477 | 382 | 487 | 378 | 497 | 375 | | 0.8 | 479 | 390 | 479 | 390 | 479 | 390 | 479 | 390 | 479 | 390 | 494 | 385 | 504 | 382 | 514 | 378 | 524 | 375 | | 0.7 | 513 | 390 | 513 | 390 | 513 | 390 | 513 | 390 | 513 | 390 | 528 | 385 | 538 | 381 | 548 | 378 | 558 | 375 | | 0.6 | 560 | 390 | 560 | 390 | 560 | 390 | 560 | 390 | 560 | 390 | 575 | 385 | 585 | 382 | 595 | 378 | 605 | 375 | | 0.5 | 622 | 390 | 622 | 390 | 622 | 390 | 622 | 390 | 622 | 390 | 637 | 385 | 647 | 382 | 657 | 378 | 667 | 375 | | 0.4 | 697 | 389 | 697 | 389 | 697 | 389 | 697 | 389 | 697 | 389 | 712 | 384 | 722 | 381 | 732 | 378 | 742 | 374 | Figure 30: Nominal Slew Rate for <sup>t</sup>DS Notes: 1. DQS, DQS# signals must be monotonic between VIL(DC) MAX and VIH(DC) MIN. Figure 31: Tangent Line for <sup>t</sup>DS Notes: 1. DQS, DQS# signals must be monotonic between VIL(DC) MAX and VIH(DC) MIN. Figure 32: Nominal Slew Rate for <sup>t</sup>DH Notes: 1. DQS, DQS# signals must be monotonic between VIL(DC) MAX and VIH(DC) MIN. Figure 33: Tangent Line for <sup>t</sup>DH Notes: 1. DQS, DQS# signals must be monotonic between VIL(DC) MAX and VIH(DC) MIN. Figure 34: AC Input Test Signal Waveform Command/Address Balls Figure 35: AC Input Test Signal Waveform for Data with DQS, DQS# (Differential) Figure 36: AC Input Test Signal Waveform for Data with DQS (Single-Ended) Figure 37: AC Input Test Signal Waveform (Differential) #### Commands #### **Truth Tables** The following tables provide a quick reference of available DDR2 SDRAM commands, including CKE power-down modes and bank-to-bank commands. Table 36: **Truth Table - DDR2 Commands** Notes: 1-3 apply to the entire table | | CKE | | | | | | | | | | | |---------------------------|-------------------|------------------|-----|------|------|-----|-------------|-------------------|-----|-------------------|------------| | Function | Previous<br>Cycle | Current<br>Cycle | CS# | RAS# | CAS# | WE# | BA2-<br>BA0 | A <i>n</i> -A11 | A10 | A9-A0 | Notes | | LOAD MODE | Н | Н | L | L | L | L | BA | OP code | | 4, 6 | | | REFRESH | Н | Н | L | L | L | Н | Х | Х | Х | Х | | | SELF REFRESH entry | Н | L | L | L | L | Н | Х | Х | Х | Х | | | SELF REFRESH exit | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | 4, 7 | | | | | L | Н | Н | Н | | | | | | | Single bank PRECHARGE | Н | Н | L | L | Н | L | BA | Х | L | Х | 6 | | All banks PRECHARGE | Н | Н | L | L | Н | L | Х | Х | Н | Х | | | Bank activate | Н | Н | L | L | Н | Н | BA | Row address | | 4 | | | WRITE | Н | Н | L | Н | L | L | BA | Column address | L | Column address | 4, 5, 6, 8 | | WRITE with auto precharge | Н | Н | L | Н | L | L | BA | Column<br>address | Н | Column address | 4, 5, 6, 8 | | READ | Н | Н | L | Н | L | Н | BA | Column<br>address | L | Column<br>address | 4, 5, 6, 8 | | READ with auto precharge | Н | Н | L | Н | L | Н | BA | Column<br>address | Н | Column address | 4, 5, 6, 8 | | NO OPERATION | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | | | Device DESELECT | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | | | Power-down entry | Н | L | Н | Х | Х | Х | Х | Х | Х | Х | 9 | | | | | L | Н | Н | Н | | | | | | | Power-down exit | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | 9 | | | | | L | Н | Н | Н | | | | | | - Notes: 1. All DDR2 SDRAM commands are defined by states of CS#, RAS#, CAS#, WE#, and CKE at the rising edge of the clock. - 2. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh. See "ODT Timing" on page 117 for details. - 3. "X" means "H or L" (but a defined logic level) for valid IDD measurements. - 4. BA2 is only applicable for densities >1Gb. - 5. An is the most significant address bit for a given density and configuration. Some larger address bits may be "Don't Care" during column addressing, depending on density and configuration. - 6. Bank addresses (BA) determine which bank is to be operated upon. BA during a LOAD MODE command selects which mode register is programmed. - 7. SELF REFRESH exit is asynchronous. - 8. Burst reads or writes at BL = 4 cannot be terminated or interrupted. See Figure 51 on page 87 and Figure 63 on page 98 for other restrictions and details. - 9. The power-down mode does not perform any REFRESH operations. The duration of powerdown is limited by the refresh requirements outlined in the AC parametric section. #### Truth Table - Current State Bank n - Command to Bank n Table 37: Notes: 1-6 apply to the entire table | Current<br>State | CS# | RAS# | CAS# | WE# | Command/Action | Notes | |----------------------------------------|-----|------|------|-----|-------------------------------------------------|-------| | Any | Н | Х | Х | Х | DESELECT (NOP/continue previous operation) | | | | L | Н | Н | Н | NO OPERATION (NOP/continue previous operation) | | | Idle | L | L | Н | Н | ACTIVATE (select and activate row) | | | | L | L | L | Н | REFRESH | 7 | | | L | L | L | L | LOAD MODE | 7 | | Row active | L | Н | L | Н | READ (select column and start READ burst) | 8 | | | L | Н | L | L | WRITE (select column and start WRITE burst) | 8 | | | L | L | Н | L | PRECHARGE (deactivate row in bank or banks) | 9 | | Read (auto- | L | Н | L | Н | READ (select column and start new READ burst) | 8 | | precharge<br>disabled) | L | Н | L | L | WRITE (select column and start WRITE burst) | 8, 10 | | | L | L | Н | L | PRECHARGE (start PRECHARGE) | 8 | | Write (auto-<br>precharge<br>disabled) | L | Н | L | Н | READ (select column and start READ burst) | 8 | | | L | Н | L | L | WRITE (select column and start new WRITE burst) | 8 | | | L | L | Н | L | PRECHARGE (start PRECHARGE) | 9 | Notes: - 1. This table applies when CKEn 1 was HIGH and CKEn is HIGH and after <sup>t</sup>XSNR has been met (if the previous state was self refresh). - 2. This table is bank-specific, except where noted (the current state is for a specific bank and the commands shown are those allowed to be issued to that bank when in that state). Exceptions are covered in the notes below. - 3. Current state definitions: Idle: The bank has been precharged, <sup>t</sup>RP has been met, and any READ burst is complete. Row active: A row in the bank has been activated, and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress. Read: A READ burst has been initiated, with auto precharge disabled and has not yet terminated. Write: A WRITE burst has been initiated with auto precharge disabled and has not yet terminated. 4. The following states must not be interrupted by a command issued to the same bank. Issue DESELECT or NOP commands, or allowable commands to the other bank, on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and this table, and according to Table 38 on page 66. Precharge: Starts with registration of a PRECHARGE command and ends when <sup>t</sup>RP is met. After <sup>t</sup>RP is met, the bank will be in the idle state. Read with auto precharge enabled: Row activate: Starts with registration of a READ command with auto precharge enabled and ends when <sup>t</sup>RP has been met. After <sup>t</sup>RP is met, the bank will be in the idle state. Starts with registration of an ACTIVATE command and ends when <sup>t</sup>RCD is met. After <sup>t</sup>RCD is met, the bank will be in the row active state. Write with auto precharge enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when <sup>t</sup>RP has been met. After <sup>t</sup>RP is met, the bank will be in the idle state. #### 512Mb: x4, x8, x16 DDR2 SDRAM Commands 5. The following states must not be interrupted by any executable command (DESELECT or NOP commands must be applied on each positive clock edge during these states): **Refresh:** Starts with registration of a REFRESH command and ends when <sup>t</sup>RFC is met. After <sup>t</sup>RFC is met, the DDR2 SDRAM will be in the all banks idle state. Accessing mode register: Starts with registration of the LOAD MODE command and ends when <sup>t</sup>MRD has been met. After <sup>t</sup>MRD is met, the DDR2 SDRAM will be in the all banks idle state. **Precharge all:** Starts with registration of a PRECHARGE ALL command and ends when <sup>t</sup>RP is met. After <sup>t</sup>RP is met, all banks will be in the idle state. - 6. All states and sequences not shown are illegal or reserved. - 7. Not bank-specific; requires that all banks are idle and bursts are not in progress. - 8. READs or WRITEs listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled. - 9. May or may not be bank-specific; if multiple banks are to be precharged, each must be in a valid state for precharging. - 10. A WRITE command may be applied after the completion of the READ burst. #### Truth Table - Current State Bank n - Command to Bank m Table 38: Notes: 1-6 apply to the entire table | <b>Current State</b> | CS# | RAS# | CAS# | WE# | Command/Action | Notes | |----------------------|-----|------|------|-----|-------------------------------------------------|----------| | Any | Н | Х | Х | Х | DESELECT (NOP/continue previous operation) | | | | L | Н | Н | Н | NO OPERATION (NOP/continue previous operation) | | | Idle | Х | Х | Х | Х | Any command otherwise allowed to bank m | | | Row active, active, | L | L | Н | Н | ACTIVATE (select and activate row) | | | or precharge | L | Н | L | Н | READ (select column and start READ burst) | 7 | | | L | Н | L | L | WRITE (select column and start WRITE burst) | 7 | | | L | L | Н | L | PRECHARGE | | | Read (auto | L | L | Н | Н | ACTIVATE (select and activate row) | | | precharge | L | Н | L | Н | READ (select column and start new READ burst) | 7 | | disabled) | L | Н | L | L | WRITE (select column and start WRITE burst) | 7, 8 | | | L | L | Н | L | PRECHARGE | | | Write (auto | L | L | Н | Н | ACTIVATE (select and activate row) | | | precharge | L | Н | L | Н | READ (select column and start READ burst) | 7, 9, 10 | | disabled) | L | Н | L | L | WRITE (select column and start new WRITE burst) | 7 | | | L | L | Н | L | PRECHARGE | | | Read (with auto- | L | L | Н | Н | ACTIVATE (select and activate row) | | | precharge) | L | Н | L | Н | READ (select column and start new READ burst | 7 | | | L | Н | L | L | WRITE (select column and start WRITE burst) | 7, 8 | | | L | L | Н | L | PRECHARGE | | | Write (with auto- | L | L | Н | Н | ACTIVATE (select and activate row) | | | precharge) | L | Н | L | Н | READ (select column and start READ burst) | 7, 10 | | | L | Н | L | L | WRITE (select column and start new WRITE burst) | 7 | | | L | L | Н | L | PRECHARGE | | - Notes: 1. This table applies when CKEn 1 was HIGH and CKEn is HIGH and after <sup>t</sup>XSNR has been met (if the previous state was self refresh). - 2. This table describes an alternate bank operation, except where noted (the current state is for bank n and the commands shown are those allowed to be issued to bank m, assuming that bank m is in such a state that the given command is allowable). Exceptions are covered in the notes below. - 3. Current state definitions: The bank has been precharged, <sup>t</sup>RP has been met, and any READ burst is Idle: complete. Row active: A row in the bank has been activated and <sup>t</sup>RCD has been met. No data bursts/ accesses and no register accesses are in progress. Read: A READ burst has been initiated with auto precharge disabled and has not vet terminated. Write: A WRITE burst has been initiated with auto precharge disabled and has not yet terminated. auto precharge enabled/ auto precharge enabled: **READ with** The READ with auto precharge enabled or WRITE with auto precharge enabled states can each be broken into two parts: the access period and the precharge period. For READ with auto precharge, the precharge period is defined as if the same burst was executed with auto precharge disabled and WRITE with then followed with the earliest possible PRECHARGE command that still accesses all of the data in the burst. For WRITE with auto precharge, the precharge period begins when <sup>t</sup>WR ends, with <sup>t</sup>WR measured as if auto precharge was disabled. The access period starts with registration of the command and ends where the precharge period (or <sup>t</sup>RP) begins. This device supports concurrent auto precharge such that when a READ with auto precharge is enabled or a WRITE with auto precharge is enabled, any command to other banks is allowed, as long as that command does not interrupt the read or write data transfer already in process. In either case, all other related limitations apply (contention between read data and write data must be avoided). The minimum delay from a READ or WRITE command with auto precharge enabled to a command to a different bank is summarized in Table 39: **Table 39: Minimum Delay with Auto Precharge Enabled** | From Command<br>(Bank <i>n</i> ) | To Command (Bank <i>m</i> ) | Minimum Delay<br>(with Concurrent<br>Auto Precharge) | Units | |----------------------------------|------------------------------------|------------------------------------------------------|-----------------| | WRITE with auto precharge | READ or READ with auto precharge | (CL - 1) + (BL/2) + <sup>t</sup> WTR | <sup>t</sup> CK | | | WRITE or WRITE with auto precharge | (BL/2) | <sup>t</sup> CK | | | PRECHARGE or ACTIVATE | 1 | <sup>t</sup> CK | | READ with auto precharge | READ or READ with auto precharge | (BL/2) | <sup>t</sup> CK | | | WRITE or WRITE with auto precharge | (BL/2) + 2 | <sup>t</sup> CK | | | PRECHARGE or ACTIVATE | 1 | <sup>t</sup> CK | - 4. REFRESH and LOAD MODE commands may only be issued when all banks are idle. - 5. Not used. - 6. All states and sequences not shown are illegal or reserved. - 7. READs or WRITEs listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled. - 8. A WRITE command may be applied after the completion of the READ burst. - 9. Requires appropriate DM. - 10. The number of clock cycles required to meet <sup>t</sup>WTR is either two or <sup>t</sup>WTR/<sup>t</sup>CK, whichever is greater. #### **DESELECT** The DESELECT function (CS# HIGH) prevents new commands from being executed by the DDR2 SDRAM. The DDR2 SDRAM is effectively deselected. Operations already in progress are not affected. DESELECT is also referred to as COMMAND INHIBIT. #### **NO OPERATION (NOP)** The NO OPERATION (NOP) command is used to instruct the selected DDR2 SDRAM to perform a NOP (CS# is LOW; RAS#, CAS#, and WE are HIGH). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. #### **LOAD MODE (LM)** The mode registers are loaded via bank address and address inputs. The bank address balls determine which mode register will be programmed. See "Mode Register (MR)" on page 73. The LM command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until <sup>t</sup>MRD is met. #### **ACTIVATE** The ACTIVATE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the bank address inputs determines the bank, and the address inputs select the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. #### **READ** The READ command is used to initiate a burst read access to an active row. The value on the bank address inputs determine the bank, and the address provided on address inputs A0–A*i* (where A*i* is the most significant column address bit for a given configuration) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst; if auto precharge is not selected, the row will remain open for subsequent accesses. DDR2 SDRAM also supports the AL feature, which allows a READ or WRITE command to be issued prior to $^{\rm t}$ RCD (MIN) by delaying the actual registration of the READ/WRITE command to the internal device by AL clock cycles. #### **WRITE** The WRITE command is used to initiate a burst write access to an active row. The value on the bank select inputs selects the bank, and the address provided on inputs A0–A*i* (where A*i* is the most significant column address bit for a given configuration) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the WRITE burst; if auto precharge is not selected, the row will remain open for subsequent accesses. DDR2 SDRAM also supports the AL feature, which allows a READ or WRITE command to be issued prior to <sup>t</sup>RCD (MIN) by delaying the actual registration of the READ/WRITE command to the internal device by AL clock cycles. Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data. If a given DM signal is registered LOW, the corresponding data will be written to memory; if the DM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location (see Figure 68 on page 103). #### **PRECHARGE** The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row activation a specified time (<sup>t</sup>RP) after the PRECHARGE command is issued, except in the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. After a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is allowed if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the precharge period will be determined by the last PRECHARGE command issued to the bank. #### **REFRESH** REFRESH is used during normal operation of the DDR2 SDRAM and is analogous to CAS#-before-RAS# (CBR) REFRESH. All banks must be in the idle mode prior to issuing a REFRESH command. This command is nonpersistent, so it must be issued each time a refresh is required. The addressing is generated by the internal refresh controller. This makes the address bits a "Don't Care" during a REFRESH command. #### **SELF REFRESH** The SELF REFRESH command can be used to retain data in the DDR2 SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the DDR2 SDRAM retains data without external clocking. All power supply inputs (including VREF) must be maintained at valid levels upon entry/exit *and* during SELF REFRESH operation. The SELF REFRESH command is initiated like a REFRESH command except CKE is LOW. The DLL is automatically disabled upon entering self refresh and is automatically enabled upon exiting self refresh. # **Operations** ### **Initialization** DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Figure 38 illustrates and the notes outline the sequence of progression required for power-up and initialization. Figure 38: DDR2 Power-Up and Initialization Notes: 1. Applying power; if CKE is maintained below 0.2 × VDDQ, outputs remain disabled. To guarantee RTT (ODT resistance) is off, VREF must be valid and a low level must be applied to the ODT ball (all other inputs may be undefined; I/Os and outputs must be less than VDDQ during voltage ramp time to avoid DDR2 SDRAM device latch-up). VTT is not applied directly to the device; however, tVTD should be ≥0 to avoid device latch-up. At least one of the following two sets of conditions (A or B) must be met to obtain a stable supply state (stable supply defined as VDD, VDDL, VDDQ, VREF, and VTT are between their minimum and maximum values as stated in Table 12 on page 38): 512Mb: x4, x8, x16 DDR2 SDRAM Operations reserves the right to change products or specifications without notice. ©2004 Micron Technology, Inc. All rights reserved. - A. Single power source: The VDD voltage ramp from 300mV to VDD (MIN) must take no longer than 200ms; during the VDD voltage ramp, $|VDD VDDQ| \le 0.3V$ . Once supply voltage ramping is complete (when VDDQ crosses VDD [MIN]), Table 12 on page 38 specifications apply. - VDD, VDDL, and VDDQ are driven from a single power converter output - VTT is limited to 0.95V MAX - VREF tracks VDDQ/2; VREF must be within ±0.3V with respect to VDDQ/2 during supply ramp time - VDDQ ≥ VREF at all times - B. Multiple power sources: VDD ≥ VDDL ≥ VDDQ must be maintained during supply voltage ramping, for both AC and DC levels, until supply voltage ramping completes (VDDQ crosses VDD [MIN]). Once supply voltage ramping is complete, Table 12 on page 38 specifications apply. - Apply VDD and VDDL before or at the same time as VDDQ; VDD/VDDL voltage ramp time must be ≤200ms from when VDD ramps from 300mV to VDD (MIN) - Apply VDDQ before or at the same time as VTT; the VDDQ voltage ramp time from when VDD (MIN) is achieved to when VDDQ (MIN) is achieved must be ≤500ms; while VDD is ramping, current can be supplied from VDD through the device to VDDQ - VREF must track VDDQ/2; VREF must be within ±0.3V with respect to VDDQ/2 during supply ramp time; VDDQ ≥ VREF must be met at all times - Apply VTT; the VTT voltage ramp time from when VDDQ (MIN) is achieved to when VTT (MIN) is achieved must be no greater than 500ms - CKE requires LVCMOS input levels prior to state T0 to ensure DQs are High-Z during device power-up prior to VREF being stable. After state T0, CKE is required to have SSTL\_18 input levels. Once CKE transitions to a high level, it must stay HIGH for the duration of the initialization sequence. - 3. For a minimum of 200µs after stable power and clock (CK, CK#), apply NOP or DESELECT commands, then take CKE HIGH. - 4. Wait a minimum of 400ns then issue a PRECHARGE ALL command. - 5. Issue a LOAD MODE command to the EMR(2). To issue an EMR(2) command, provide LOW to BAO, and provide HIGH to BA1; set register E7 to "0" or "1" to select appropriate self refresh rate; remaining EMR(2) bits must be "0" (see "Extended Mode Register 2 (EMR2)" on page 81 for all EMR(2) requirements). - 6. Issue a LOAD MODE command to the EMR(3). To issue an EMR(3) command, provide HIGH to BAO and BA1; remaining EMR(3) bits must be "0." See "Extended Mode Register 3 (EMR 3)" on page 82 for all EMR(3) requirements. - 7. Issue a LOAD MODE command to the EMR to enable DLL. To issue a DLL ENABLE command, provide LOW to BA1 and A0; provide HIGH to BA0; bits E7, E8, and E9 can be set to "0" or "1;" Micron recommends setting them to "0;" remaining EMR bits must be "0." See "Extended Mode Register (EMR)" on page 77 for all EMR requirements. - 8. Issue a LOAD MODE command to the MR for DLL RESET. 200 cycles of clock input is required to lock the DLL. To issue a DLL RESET, provide HIGH to A8 and provide LOW to BA1 and BA0; CKE must be HIGH the entire time the DLL is resetting; remaining MR bits must be "0." See "Mode Register (MR)" on page 73 for all MR requirements. - 9. Issue PRECHARGE ALL command. - 10. Issue two or more REFRESH commands. - 11. Issue a LOAD MODE command to the MR with LOW to A8 to initialize device operation (that is, to program operating parameters without resetting the DLL). To access the MR, set BA0 and BA1 LOW; remaining MR bits must be set to desired settings. See "Mode Register (MR)" on page 73 for all MR requirements. - 12. Issue a LOAD MODE command to the EMR to enable OCD default by setting bits E7, E8, and E9 to "1," and then setting all other desired parameters. To access the EMR, set BA0 LOW and BA1 HIGH (see "Extended Mode Register (EMR)" on page 77 for all EMR requirements. - 13. Issue a LOAD MODE command to the EMR to enable OCD exit by setting bits E7, E8, and E9 to "0," and then setting all other desired parameters. To access the extended mode registers, EMR, set BA0 LOW and BA1 HIGH for all EMR requirements. - 14. The DDR2 SDRAM is now initialized and ready for normal operation 200 clock cycles after the DLL RESET at Tf0. - 15. DM represents DM for the x4, x8 configurations and UDM, LDM for the x16 configuration; DQS represents DQS, DQS#, UDQS, UDQS#, LDQS, LDQS, RDQS, RDQS# for the appropriate configuration (x4, x8, x16); DQ represents DQ0–DQ3 for x4, DQ–DQ7 for x8 and DQ0–DQ15 for x16. - 16. A10 = PRECHARGE ALL, CODE = desired values for mode registers (bank addresses are required to be decoded). # **Mode Register (MR)** The mode register is used to define the specific mode of operation of the DDR2 SDRAM. This definition includes the selection of a burst length, burst type, CAS latency, operating mode, DLL RESET, write recovery, and power-down mode, as shown in Figure 39 on page 74. Contents of the mode register can be altered by reexecuting the LOAD MODE (LM) command. If the user chooses to modify only a subset of the MR variables, all variables must be programmed when the command is issued. The MR is programmed via the LM command and will retain the stored information until it is programmed again or until the device loses power (except for bit M8, which is self-clearing). Reprogramming the mode register will not alter the contents of the memory array, provided it is performed correctly. The LM command can only be issued (or reissued) when all banks are in the precharged state (idle state) and no bursts are in progress. The controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operations such as an ACTIVATE command. Violating either of these requirements will result in an unspecified operation. #### **Burst Length** Burst length is defined by bits M0–M2, as shown in Figure 39 on page 74. Read and write accesses to the DDR2 SDRAM are burst-oriented, with the burst length being programmable to either four or eight. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A2-Ai when BL=4 and by A3-Ai when BL=8 (where Ai is the most significant column address bit for a given configuration). The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts. Figure 39: Mode Register (MR) Definition - 1. M16 (BA2) is only applicable for densities ≥1Gb, reserved for future use, and must be programmed to "0." - 2. Mode bits (Mn) with corresponding address balls (An) greater than M12 (A12) are reserved for future use and must be programmed to "0." - 3. Not all listed WR and CL options are supported in any individual speed grade. ### **Burst Type** Accesses within a given burst may be programmed to be either sequential or interleaved. The burst type is selected via bit M3, as shown in Figure 39. The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address, as shown in Table 40 on page 75. DDR2 SDRAM supports 4-bit burst mode and 8-bit burst mode only. For 8-bit burst mode, full interleaved address ordering is supported; however, sequential address ordering is nibble-based. **Table 40: Burst Definition** | | Starting Column | Order of Accesses Within a Burst | | | |--------------|-------------------------|----------------------------------|--------------------------|--| | Burst Length | Address<br>(A2, A1, A0) | Burst Type = Sequential | Burst Type = Interleaved | | | 4 | 0 0 | 0, 1, 2, 3 | 0, 1, 2, 3 | | | | 0 1 | 1, 2, 3, 0 | 1, 0, 3, 2 | | | | 1 0 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | | 1 1 | 3, 0, 1, 2 | 3, 2, 1, 0 | | | 8 | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | | 0 0 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | | 010 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | | | 0 1 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | | | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | | 1 0 1 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | | # **Operating Mode** The normal operating mode is selected by issuing a command with bit M7 set to "0," and all other bits set to the desired values, as shown in Figure 39 on page 74. When bit M7 is "1," no other bits of the mode register are programmed. Programming bit M7 to "1" places the DDR2 SDRAM into a test mode that is only used by the manufacturer and should *not* be used. No operation or functionality is guaranteed if M7 bit is "1." ### **DLL RESET** DLL RESET is defined by bit M8, as shown in Figure 39 on page 74. Programming bit M8 to "1" will activate the DLL RESET function. Bit M8 is self-clearing, meaning it returns back to a value of "0" after the DLL RESET function has been issued. Anytime the DLL RESET function is used, 200 clock cycles must occur before a READ command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the <sup>t</sup>AC or <sup>t</sup>DQSCK parameters. #### **Write Recovery** Write recovery (WR) time is defined by bits M9–M11, as shown in Figure 39 on page 74. The WR register is used by the DDR2 SDRAM during WRITE with auto precharge operation. During WRITE with auto precharge operation, the DDR2 SDRAM delays the internal auto precharge operation by WR clocks (programmed in bits M9–M11) from the last data burst. An example of WRITE with auto precharge is shown in Figure 67 on page 102. WR values of 2, 3, 4, 5, 6, 7, or 8 clocks may be used for programming bits M9–M11. The user is required to program the value of WR, which is calculated by dividing ${}^tWR$ (in nanoseconds) by ${}^tCK$ (in nanoseconds) and rounding up a noninteger value to the next integer; WR (cycles) = ${}^tWR$ (ns)/ ${}^tCK$ (ns). Reserved states should not be used as an unknown operation or incompatibility with future versions may result. #### **Power-Down Mode** Active power-down (PD) mode is defined by bit M12, as shown in Figure 39 on page 74. PD mode allows the user to determine the active power-down mode, which determines performance versus power savings. PD mode bit M12 does not apply to precharge PD mode. When bit M12 = 0, standard active PD mode, or "fast-exit" active PD mode, is enabled. The <sup>t</sup>XARD parameter is used for fast-exit active PD exit timing. The DLL is expected to be enabled and running during this mode. When bit M12 = 1, a lower-power active PD mode, or "slow-exit" active PD mode, is enabled. The <sup>t</sup>XARDS parameter is used for slow-exit active PD exit timing. The DLL can be enabled but "frozen" during active PD mode because the exit-to-READ command timing is relaxed. The power difference expected between IDD3P normal and IDD3P low-power mode is defined in Table 11 on page 28. # **CAS Latency (CL)** The CAS latency (CL) is defined by bits M4–M6, as shown in Figure 39 on page 74. CL is the delay, in clock cycles, between the registration of a READ command and the availability of the first bit of output data. The CL can be set to 3, 4, 5, 6, or 7 clocks, depending on the speed grade option being used. DDR2 SDRAM does not support any half-clock latencies. Reserved states should not be used as an unknown operation otherwise incompatibility with future versions may result. DDR2 SDRAM also supports a feature called posted CAS additive latency (AL). This feature allows the READ command to be issued prior to <sup>t</sup>RCD (MIN) by delaying the internal command to the DDR2 SDRAM by AL clocks. The AL feature is described in further detail in "Posted CAS Additive Latency (AL)" on page 80. Examples of CL = 3 and CL = 4 are shown in Figure 40 on page 77; both assume AL = 0. If a READ command is registered at clock edge n, and the CL is m clocks, the data will be available nominally coincident with clock edge n + m (this assumes AL = 0). Figure 40: CAS Latency (CL) - 1. BL = 4. - 2. Posted CAS# additive latency (AL) = 0. - 3. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. # **Extended Mode Register (EMR)** The extended mode register controls functions beyond those controlled by the mode register; these additional functions are DLL enable/disable, output drive strength, on-die termination (ODT), posted AL, off-chip driver impedance calibration (OCD), DQS# enable/disable, RDQS/RDQS# enable/disable, and output disable/enable. These functions are controlled via the bits shown in Figure 41 on page 78. The EMR is programmed via the LM command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. The EMR must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements could result in an unspecified operation. Figure 41: Extended Mode Register Definition - E16 (BA2) is only applicable for densities ≥1Gb, reserved for future use, and must be programmed to "0." - 2. Mode bits (En) with corresponding address balls (An) greater than E12 (A12) are reserved for future use and must be programmed to "0." - 3. Not all listed AL options are supported in any individual speed grade. - 4. As detailed on page 71, during initialization of the ODC operation, all three bits must be set to "1" for the OCD default state, then set to "0" before initialization is finished. #### **DLL Enable/Disable** The DLL may be enabled or disabled by programming bit E0 during the LM command, as shown in Figure 41. The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disabled the DLL for the purpose of debugging or evaluation. Enabling the DLL should always be followed by resetting the DLL using the LM command. The DLL is automatically disabled when entering SELF REFRESH operation and is automatically reenabled and reset upon exit of SELF REFRESH operation. Anytime the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a READ command can be issued to allow time for the internal clock to synchronize with the external clock. Failing to wait for synchronization to occur may result in a violation of the $^t\!AC$ or $^t\!DQSCK$ parameters. Anytime the DLL is disabled and the device is operated below 25MHz, any AUTORE-FRESH command should be followed by a PRECHARGE ALL command. ## **Output Drive Strength** The output drive strength is defined by bit E1, as shown in Figure 41 on page 78. The normal drive strength for all outputs is specified to be SSTL\_18. Programming bit E1 = 0 selects normal (full strength) drive strength for all outputs. Selecting a reduced drive strength option (E1 = 1) will reduce all outputs to approximately 45 to 60 percent of the SSTL\_18 drive strength. This option is intended for the support of lighter load and/or point-to-point environments. ### **DQS# Enable/Disable** The DQS# ball is enabled by bit E10. When E10 = 0, DQS# is the complement of the differential data strobe pair DQS/DQS#. When disabled (E10 = 1), DQS is used in a single-ended mode and the DQS# ball is disabled. When disabled, DQS# should be left floating. This function is also used to enable/disable RDQS#. If RDQS is enabled (E11 = 1) and DQS# is enabled (E10 = 0), then both DQS# and RDQS# will be enabled. ### **RDQS Enable/Disable** The RDQS ball is enabled by bit E11, as shown in Figure 41 on page 78. This feature is only applicable to the x8 configuration. When enabled (E11 = 1), RDQS is identical in function and timing to data strobe DQS during a READ. During a WRITE operation, RDQS is ignored by the DDR2 SDRAM. ## **Output Enable/Disable** The OUTPUT ENABLE function is defined by bit E12, as shown in Figure 41 on page 78. When enabled (E12 = 0), all outputs (DQ, DQS, DQS#, RDQS#, RDQS#) function normally. When disabled (E12 = 1), all outputs (DQ, DQS, DQS#, RDQS, RDQS#) are disabled, thus removing output buffer current. The output disable feature is intended to be used during IDD characterization of read current. # **On-Die Termination (ODT)** ODT effective resistance, RTT (EFF), is defined by bits E2 and E6 of the EMR, as shown in Figure 41 on page 78. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DDR2 SDRAM controller to independently turn on/off ODT for any or all devices. RTT effective resistance values of $50\Omega$ , $75\Omega$ , and $150\Omega$ are selectable and apply to each DQ, DQS/DQS#, RDQS/RDQS#, UDQS/UDQS#, LDQS/LDQS#, DM, and UDM/LDM signals. Bits (E6, E2) determine what ODT resistance is enabled by turning on/off "sw1," "sw2," or "sw3." The ODT effective resistance value is selected by enabling switch "sw1," which enables all R1 values that are $150\Omega$ each, enabling an effective resistance of $75\Omega$ (RTT2 [EFF] = R2/2). Similarly, if "sw2" is enabled, all R2 values that are $300\Omega$ each, enable an effective ODT resistance of $150\Omega$ (RTT2 [EFF] = R2/2). Switch "sw3" enables R1 values of $100\Omega$ , enabling effective resistance of $50\Omega$ . Reserved states should not be used, as an unknown operation or incompatibility with future versions may result. The ODT control ball is used to determine when RTT (EFF) is turned on and off, assuming ODT has been enabled via bits E2 and E6 of the EMR. The ODT feature and ODT input ball are only used during active, active power-down (both fast-exit and slow-exit modes), and precharge power-down modes of operation. ODT must be turned off prior to entering self refresh mode. During power-up and initialization of the DDR2 SDRAM, ODT should be disabled until the EMR command is issued. This will enable the ODT feature, at which point the ODT ball will determine the RTT (EFF) value. Anytime the EMR enables the ODT function, ODT may not be driven HIGH until eight clocks after the EMR has been enabled (see Figure 83 on page 118 for ODT timing diagrams). # Off-Chip Driver (OCD) Impedance Calibration The OFF-CHIP DRIVER function is an optional DDR2 JEDEC feature not supported by Micron and thereby must be set to the default state. Enabling OCD beyond the default settings will alter the I/O drive characteristics and the timing and output I/O specifications will no longer be valid (see "Initialization" on page 70 for proper setting of OCD defaults). # **Posted CAS Additive Latency (AL)** Posted CAS additive latency (AL) is supported to make the command and data bus efficient for sustainable bandwidths in DDR2 SDRAM. Bits E3–E5 define the value of AL, as shown in Figure 41 on page 78. Bits E3–E5 allow the user to program the DDR2 SDRAM with an AL of 0, 1, 2, 3, 4, 5, or 6 clocks. Reserved states should not be used as an unknown operation or incompatibility with future versions may result. In this operation, the DDR2 SDRAM allows a READ or WRITE command to be issued prior to ${}^{t}RCD$ (MIN) with the requirement that $AL \leq {}^{t}RCD$ (MIN). A typical application using this feature would set $AL = {}^{t}RCD$ (MIN) - $1 \times {}^{t}CK$ . The READ or WRITE command is held for the time of the AL before it is issued internally to the DDR2 SDRAM device. RL is controlled by the sum of AL and CL; RL = AL + CL. Write latency (WL) is equal to RL minus one clock; $WL = AL + CL - 1 \times {}^{t}CK$ . An example of RL is shown in Figure 42 on page 80. An example of a WL is shown in Figure 43 on page 81. Figure 42: READ Latency - Notes: 1. BL = 4. - 2. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 3. RL = AL + CL = 5. Figure 43: WRITE Latency Notes: 1. BL = 4. 2. CL = 3. 3. WL = AL + CL - 1 = 4. # **Extended Mode Register 2 (EMR2)** The extended mode register 2 (EMR2) controls functions beyond those controlled by the mode register. Currently all bits in EMR2 are reserved, except for E7, which is used in commercial or high-temperature operations, as shown in Figure 44. The EMR2 is programmed via the LM command and will retain the stored information until it is programmed again or until the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. Bit E7 (A7) must be programmed as "1" to provide a faster refresh rate on IT and AT devices if $T_C$ exceeds 85°C. EMR2 must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements could result in an unspecified operation. Figure 44: Extended Mode Register 2 (EMR2) Definition - 1. E16 (BA2) is only applicable for densities ≥1Gb, reserved for future use, and must be programmed to "0." - 2. Mode bits (En) with corresponding address balls (An) greater than E12 (A12) are reserved for future use and must be programmed to "0." # **Extended Mode Register 3 (EMR 3)** The extended mode register 3 (EMR3) controls functions beyond those controlled by the mode register. Currently all bits in EMR3 are reserved, as shown in Figure 45 on page 82. The EMR3 is programmed via the LM command and will retain the stored information until it is programmed again or until the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. EMR3 must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements could result in an unspecified operation. Figure 45: Extended Mode Register 3 (EMR3) Definition Notes: - E16 (BA2) is only applicable for densities ≥1Gb, is reserved for future use, and must be programmed to "0." - 2. Mode bits (En) with corresponding address balls (An) greater than E12 (A12) are reserved for future use and must be programmed to "0." ## **ACTIVATE** Before any READ or WRITE commands can be issued to a bank within the DDR2 SDRAM, a row in that bank must be opened (activated), even when additive latency is used. This is accomplished via the ACTIVATE command, which selects both the bank and the row to be activated. After a row is opened with an ACTIVATE command, a READ or WRITE command may be issued to that row subject to the ${}^{t}RCD$ specification. ${}^{t}RCD$ (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVATE command on which a READ or WRITE command can be entered. The same procedure is used to convert other specification limits from time units to clock cycles. For example, a ${}^{t}RCD$ (MIN) specification of 20ns with a 266 MHz clock ( ${}^{t}CK = 3.75$ ns) results in 5.3 clocks, rounded up to 6. This is shown in Figure 46 on page 83, which covers any case where $5 < {}^{t}RCD$ (MIN)/ ${}^{t}CK \le 6$ . Figure 46 also shows the case for ${}^{t}RRD$ where $2 < {}^{t}RRD$ (MIN)/ ${}^{t}CK \le 3$ . Figure 46: Example: Meeting <sup>t</sup>RRD (MIN) and <sup>t</sup>RCD (MIN) A subsequent ACTIVATE command to a different row in the same bank can only be issued after the previous active row has been closed (precharged). The minimum time interval between successive ACTIVATE commands to the same bank is defined by <sup>t</sup>RC. A subsequent ACTIVATE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVATE commands to different banks is defined by <sup>t</sup>RRD. DDR2 devices with 8-banks (1Gb or larger) have an additional requirement: <sup>t</sup>FAW. This requires no more than four ACTIVATE commands may be issued in any given <sup>t</sup>FAW (MIN) period, as shown in Figure 47. Figure 47: Multi-Bank Activate Restriction Notes: 1. DDR2-533 (-37E, x4 or x8), <sup>t</sup>CK = 3.75ns, BL = 4, AL = 3, CL = 4, <sup>t</sup>RRD (MIN) = 7.5ns, <sup>t</sup>FAW (MIN) = 37.5ns. #### READ READ bursts are initiated with a READ command. The starting column and bank addresses are provided with the READ command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is automatically precharged at the completion of the burst. If auto precharge is disabled, the row will be left open after the completion of the burst. During READ bursts, the valid data-out element from the starting column address will be available READ latency (RL) clocks later. RL is defined as the sum of AL and CL: RL = AL + CL. The value for AL and CL are programmable via the MR and EMR commands, respectively. Each subsequent data-out element will be valid nominally at the next positive or negative clock edge (at the next crossing of CK and CK#). Figure 48 on page 85 shows examples of RL based on different AL and CL settings. DQS/DQS# is driven by the DDR2 SDRAM along with output data. The initial LOW state on DQS and the HIGH state on DQS# are known as the read preamble (<sup>t</sup>RPRE). The LOW state on DQS and the HIGH state on DQS# coincident with the last data-out element are known as the read postamble (<sup>t</sup>RPST). Upon completion of a burst, assuming no other commands have been initiated, the DQ will go High-Z. A detailed explanation of <sup>t</sup>DQSQ (valid data-out skew), <sup>t</sup>QH (data-out window hold), and the valid data window are depicted in Figure 57 on page 92 and Figure 58 on page 93. A detailed explanation of <sup>t</sup>DQSCK (DQS transition skew to CK) and <sup>t</sup>AC (data-out transition skew to CK) is shown in Figure 59 on page 94. Data from any READ burst may be concatenated with data from a subsequent READ command to provide a continuous flow of data. The first data element from the new burst follows the last element of a completed burst. The new READ command should be issued *x* cycles after the first READ command, where *x* equals BL/2 cycles (see Figure 49 on page 86). Nonconsecutive read data is illustrated in Figure 50 on page 87. Full-speed random read accesses within a page (or pages) can be performed. DDR2 SDRAM supports the use of concurrent auto precharge timing (see Table 41 on page 90). DDR2 SDRAM does not allow interrupting or truncating of any READ burst using BL = 4 operations. Once the BL = 4 READ command is registered, it must be allowed to complete the entire READ burst. However, a READ (with auto precharge disabled) using BL = 8 operation may be interrupted and truncated *only* by another READ burst as long as the interruption occurs on a 4-bit boundary due to the 4n prefetch architecture of DDR2 SDRAM. As shown in Figure 51 on page 87, READ burst BL = 8 operations may not be interrupted or truncated with any other command except another READ command. Data from any READ burst must be completed before a subsequent WRITE burst is allowed. An example of a READ burst followed by a WRITE burst is shown in Figure 52 on page 88. The <sup>t</sup>DQSS (NOM) case is shown (<sup>t</sup>DQSS [MIN] and <sup>t</sup>DQSS [MAX] are defined in Figure 60 on page 96.) Figure 48: READ Latency - 1. DO n = data-out from column n. - 2. BL = 4. - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. Figure 49: Consecutive READ Bursts - 1. DO n (or b) = data-out from column n (or column b). - 2. BL = 4. - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Three subsequent elements of data-out appear in the programmed order following DO b. - 5. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 6. Example applies only when READ commands are issued to same device. Figure 50: Nonconsecutive READ Bursts - 1. DO n (or b) = data-out from column n (or column b). - 2. BL = 4. - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Three subsequent elements of data-out appear in the programmed order following DO b. - 5. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - Example applies when READ commands are issued to different devices or nonconsecutive READs. Figure 51: READ Interrupted by READ - 1. BL = 8 required; auto precharge must be disabled (A10 = LOW). - 2. NOP or COMMAND INHIBIT commands are valid. PRECHARGE command cannot be issued to banks used for READs at T0 and T2. - 3. Interrupting READ command must be issued exactly 2 × <sup>t</sup>CK from previous READ. - 4. READ command can be issued to any valid bank and row address (READ command at T0 and T2 can be either same bank or different bank). - 5. Auto precharge can be either enabled (A10 = HIGH) or disabled (A10 = LOW) by the interrupting READ command. - 6. Example shown uses AL = 0; CL = 3, BL = 8, shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. Figure 52: READ-to-WRITE Notes: 1. BL = 4; CL = 3; AL = 2. 2. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. ## **READ** with Precharge A READ burst may be followed by a PRECHARGE command to the same bank, provided auto precharge is not activated. The minimum READ-to-PRECHARGE command spacing to the same bank has two requirements that must be satisfied: AL + BL/2 clocks and $^tRTP$ . $^tRTP$ is the minimum time from the rising clock edge that initiates the last 4-bit prefetch of a READ command to the PRECHARGE command. For BL = 4, this is the time from the actual READ (AL after the READ command) to PRECHARGE command. For BL = 8, this is the time from $AL + 2 \times CK$ after the READ-to-PRECHARGE command. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until $^tRP$ is met. However, part of the row precharge time is hidden during the access of the last data elements. Examples of READ-to-PRECHARGE for BL = 4 are shown in Figure 53 and in Figure 54 on page 89 for BL = 8. The delay from READ-to-PRECHARGE period to the same bank is AL + BL/2 - 2CK + MAX ( ${}^{t}$ RTP/ ${}^{t}$ CK or 2 × CK) where MAX means the larger of the two. Figure 53: READ-to-PRECHARGE - BL = 4 Notes: 1. RL = 4 (AL = 1, CL = 3); BL = 4. 2. ${}^{t}RTP \ge 2$ clocks. 3. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. Figure 54: READ-to-PRECHARGE - BL = 8 - 1. RL = 4 (AL = 1, CL = 3); BL = 8. - 2. <sup>t</sup>RTP ≥ 2 clocks. - 3. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DOSCK, and <sup>t</sup>DOSO. ### **READ** with Auto Precharge If A10 is HIGH when a READ command is issued, the READ with auto precharge function is engaged. The DDR2 SDRAM starts an auto precharge operation on the rising clock edge that is AL + (BL/2) cycles later than the READ with auto precharge command provided <sup>t</sup>RAS (MIN) and <sup>t</sup>RTP are satisfied. If <sup>t</sup>RAS (MIN) is not satisfied at this rising clock edge, the start point of the auto precharge operation will be delayed until <sup>t</sup>RAS (MIN) is satisfied. If <sup>t</sup>RTP (MIN) is not satisfied at this rising clock edge, the start point of the auto precharge operation will be delayed until <sup>t</sup>RTP (MIN) is satisfied. When the internal precharge is pushed out by <sup>t</sup>RTP, <sup>t</sup>RP starts at the point where the internal precharge happens (not at the next rising clock edge after this event). When BL = 4, the minimum time from READ with auto precharge to the next ACTIVATE command is AL + $({}^{t}RTP + {}^{t}RP)/{}^{t}CK$ . When BL = 8, the minimum time from READ with auto precharge to the next ACTIVATE command is AL + 2 clocks + $({}^{t}RTP + {}^{t}RP)/{}^{t}CK$ . The term $({}^{t}RTP + {}^{t}RP)/{}^{t}CK$ is always rounded up to the next integer. A general purpose equation can also be used: AL + BL/2 - 2CK + $({}^{t}RTP + {}^{t}RP)/{}^{t}CK$ . In any event, the internal precharge does not start earlier than two clocks after the last 4-bit prefetch. READ with auto precharge command may be applied to one bank while another bank is operational. This is referred to as concurrent auto precharge operation, as noted in Table 41 on page 90. Examples of READ with precharge and READ with auto precharge with applicable timing requirements are shown in Figure 55 on page 90 and Figure 56 on page 91, respectively. **Table 41: READ Using Concurrent Auto Precharge** | From<br>Command<br>(Bank <i>n</i> ) | To Command<br>(Bank <i>m</i> ) | Minimum Delay<br>(with Concurrent Auto Precharge) | Units | |-------------------------------------|------------------------------------|---------------------------------------------------|-----------------| | READ with auto precharge | READ or READ with auto precharge | BL/2 | <sup>t</sup> CK | | | WRITE or WRITE with auto precharge | (BL/2) + 2 | <sup>t</sup> CK | | | PRECHARGE or ACTIVATE | 1 | <sup>t</sup> CK | Figure 55: Bank Read - Without Auto Precharge - 1. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 2. BL = 4 and AL = 0 in the case shown. - 3. The PRECHARGE command can only be applied at T6 if <sup>t</sup>RAS (MIN) is met. - 4. READ-to-PRECHARGE = AL + BL/2 -2CK + MAX ( ${}^{t}$ RTP/ ${}^{t}$ CK or 2CK). - 5. Disable auto precharge. - 6. "Don't Care" if A10 is HIGH at T5. - 7. I/O balls, when entering or exiting High-Z, are not referenced to a specific voltage level, but to when the device begins to drive or no longer drives, respectively. - 8. DO n = data-out from column n; subsequent elements are applied in the programmed order. Figure 56: Bank Read - with Auto Precharge - 1. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 2. BL = 4, RL = 4 (AL = 1, CL = 3) in the case shown. - 3. The DDR2 SDRAM internally delays auto precharge until both <sup>t</sup>RAS (MIN) and <sup>t</sup>RTP (MIN) have been satisfied. - 4. Enable auto precharge. - 5. I/O balls, when entering or exiting HIGH-Z, are not referenced to a specific voltage level, but to when the device begins to drive or no longer drives, respectively. - 6. DO n = data-out from column n; subsequent elements are applied in the programmed order. Figure 57: x4, x8 Data Output Timing – <sup>t</sup>DQSQ, <sup>t</sup>QH, and Data Valid Window - 1. <sup>t</sup>HP is the lesser of <sup>t</sup>CL or <sup>t</sup>CH clock transitions collectively when a bank is active. - 2. <sup>t</sup>DQSQ is derived at each DQS clock edge, is not cumulative over time, begins with DQS transitions, and ends with the last valid transition of DQ. - 3. DQ transitioning after the DQS transition defines the <sup>t</sup>DQSQ window. DQS transitions at T2 and at T2n are "early DQS," at T3 are "nominal DQS," and at T3n are "late DQS." - 4. DQ0, DQ1, DQ2, DQ3 for x4 or DQ0-DQ7 for x8. - 5. ${}^{t}QH$ is derived from ${}^{t}HP$ : ${}^{t}QH = {}^{t}HP {}^{t}QHS$ . - 6. The data valid window is derived for each DQS transition and is defined as <sup>t</sup>QH <sup>t</sup>DQSQ. Figure 58: x16 Data Output Timing – <sup>t</sup>DQSQ, <sup>t</sup>QH, and Data Valid Window - Notes: 1. <sup>t</sup>HP is the lesser of <sup>t</sup>CL or <sup>t</sup>CH clock transitions collectively when a bank is active. - 2. <sup>†</sup>DQSQ is derived at each DQS clock edge, is not cumulative over time, begins with DQS transitions, and ends with the last valid transition of DQ. - 3. DQ transitioning after the DQS transitions define the <sup>t</sup>DQSQ window. LDQS defines the lower byte, and UDQS defines the upper byte. - 4. DQ0, DQ1, DQ2, DQ3, DQ4, DQ5, DQ6, or DQ7. - 5. ${}^{t}QH$ is derived from ${}^{t}HP$ : ${}^{t}QH = {}^{t}HP {}^{t}QHS$ . - 6. The data valid window is derived for each DQS transition and is <sup>t</sup>QH <sup>t</sup>DQSQ. - 7. DQ8, DQ9, DQ10, D11, DQ12, DQ13, DQ14, or DQ15. Figure 59: Data Output Timing – <sup>t</sup>AC and <sup>t</sup>DQSCK - 1. READ command with CL = 3, AL = 0 issued at T0. - <sup>t</sup>DQSCK is the DQS output window relative to CK and is the long-term component of DQS skew. - 3. DQ transitioning after DQS transitions define <sup>t</sup>DQSQ window. - 4. All DQ must transition by <sup>t</sup>DQSQ after DQS transitions, regardless of <sup>t</sup>AC. - 5. <sup>t</sup>AC is the DQ output window relative to CK and is the "long term" component of DQ skew. - 6. <sup>t</sup>LZ (MIN) and <sup>t</sup>AC (MIN) are the first valid signal transitions. - 7. <sup>t</sup>HZ (MAX) and <sup>t</sup>AC (MAX) are the latest valid signal transitions. - 8. I/O balls, when entering or exiting High-Z, are not referenced to a specific voltage level, but to when the device begins to drive or no longer drives, respectively. ## **WRITE** WRITE bursts are initiated with a WRITE command. DDR2 SDRAM uses WL equal to RL minus one clock cycle (WL = RL - 1CK) (see "READ" on page 68). The starting column and bank addresses are provided with the WRITE command, and auto precharge is either enabled or disabled for that access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. Note: For the WRITE commands used in the following illustrations, auto precharge is disabled. During WRITE bursts, the first valid data-in element will be registered on the first rising edge of DQS following the WRITE command, and subsequent data elements will be registered on successive edges of DQS. The LOW state on DQS between the WRITE command and the first rising edge is known as the write preamble; the LOW state on DQS following the last data-in element is known as the write postamble. The time between the WRITE command and the first rising DQS edge is WL $\pm^t$ DQSS. Subsequent DQS positive rising edges are timed, relative to the associated clock edge, as $\pm^t$ DQSS. $^t$ DQSS is specified with a relatively wide range (25 percent of one clock cycle). All of the WRITE diagrams show the nominal case, and where the two extreme cases ( $^t$ DQSS [MIN] and $^t$ DQSS [MAX]) might not be intuitive, they have also been included. Figure 60 on page 96 shows the nominal case and the extremes of $^t$ DQSS for BL = 4. Upon completion of a burst, assuming no other commands have been initiated, the DQ will remain High-Z and any additional input data will be ignored. Data for any WRITE burst may be concatenated with a subsequent WRITE command to provide continuous flow of input data. The first data element from the new burst is applied after the last element of a completed burst. The new WRITE command should be issued *x* cycles after the first WRITE command, where *x* equals BL/2. Figure 61 on page 97 provides examples of concatenated bursts of BL = 4 and how full-speed random write accesses within a page or pages can be performed. An example of nonconsecutive WRITEs is shown in Figure 62 on page 97. DDR2 SDRAM supports concurrent auto precharge options, as shown in Table 42 on page 95. DDR2 SDRAM does not allow interrupting or truncating any WRITE burst using BL = 4 operation. Once the BL = 4 WRITE command is registered, it must be allowed to complete the entire WRITE burst cycle. However, a WRITE BL = 8 operation (with auto precharge disabled) might be interrupted and truncated *only* by another WRITE burst as long as the interruption occurs on a 4-bit boundary due to the 4*n*-prefetch architecture of DDR2 SDRAM. WRITE burst BL = 8 operations may *not* be interrupted or truncated with any command except another WRITE command, as shown in Figure 63 on page 98. Data for any WRITE burst may be followed by a subsequent READ command. To follow a WRITE, <sup>t</sup>WTR should be met, as shown in Figure 64 on page 99. The number of clock cycles required to meet <sup>t</sup>WTR is either 2 or <sup>t</sup>WTR/<sup>t</sup>CK, whichever is greater. Data for any WRITE burst may be followed by a subsequent PRECHARGE command. <sup>t</sup>WR must be met, as shown in Figure 65 on page 100. <sup>t</sup>WR starts at the end of the data burst, regardless of the data mask condition. **Table 42: WRITE Using Concurrent Auto Precharge** | From Command<br>(Bank <i>n</i> ) | To Command<br>(Bank <i>m</i> ) | Minimum Delay<br>(with Concurrent Auto Precharge) | Units | |----------------------------------|------------------------------------|---------------------------------------------------|-----------------| | WRITE with auto | READ or READ with auto precharge | (CL - 1) + (BL/2) + <sup>t</sup> WTR | <sup>t</sup> CK | | precharge | WRITE or WRITE with auto precharge | (BL/2) | <sup>t</sup> CK | | | PRECHARGE or ACTIVATE | 1 | <sup>t</sup> CK | Figure 60: WRITE Burst - 1. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 2. DI b = data-in for column b. - 3. Three subsequent elements of data-in are applied in the programmed order following DI b. - 4. Shown with BL = 4, AL = 0, CL = 3; thus, WL = 2. - 5. A10 is LOW with the WRITE command (auto precharge is disabled). Figure 61: Consecutive WRITE-to-WRITE - 1. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 2. DI b, etc. = data-in for column b, etc. - 3. Three subsequent elements of data-in are applied in the programmed order following DI b. - 4. Three subsequent elements of data-in are applied in the programmed order following DI n. - 5. Shown with BL = 4, AL = 0, CL = 3; thus, WL = 2. - 6. Each WRITE command may be to any bank. Figure 62: Nonconsecutive WRITE-to-WRITE - 1. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 2. DI b (or n), etc. = data-in for column b (or column n). - 3. Three subsequent elements of data-in are applied in the programmed order following DI b. - 4. Three subsequent elements of data-in are applied in the programmed order following DI n. - 5. Shown with BL = 4, AL = 0, CL = 3; thus, WL = 2. - 6. Each WRITE command may be to any bank. Figure 63: WRITE Interrupted by WRITE - 1. BL = 8 required and auto precharge must be disabled (A10 = LOW). - 2. The NOP or COMMAND INHIBIT commands are valid. The PRECHARGE command cannot be issued to banks used for WRITEs at T0 and T2. - 3. The interrupting WRITE command must be issued exactly 2 × <sup>t</sup>CK from previous WRITE. - 4. The earliest WRITE-to-PRECHARGE timing for WRITE at T0 is WL + BL/2 + <sup>t</sup>WR where <sup>t</sup>WR starts with T7 and not T5 (because BL = 8 from MR and not the truncated length). - 5. The WRITE command can be issued to any valid bank and row address (WRITE command at T0 and T2 can be either same bank or different bank). - 6. Auto precharge can be either enabled (A10 = HIGH) or disabled (A10 = LOW) by the interrupting WRITE command. - 7. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 8. Example shown uses AL = 0; CL = 4, BL = 8. Figure 64: WRITE-to-READ - 1. <sup>t</sup>WTR is required for any READ following a WRITE to the same device, but it is not required between module ranks. - 2. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 3. DI b = data-in for column b; DO n = data-out from column n. - 4. BL = 4, AL = 0, CL = 3; thus, WL = 2. - 5. One subsequent element of data-in is applied in the programmed order following DI b. - 6. <sup>t</sup>WTR is referenced from the first positive CK edge after the last data-in pair. - 7. A10 is LOW with the WRITE command (auto precharge is disabled). - 8. The number of clock cycles required to meet <sup>t</sup>WTR is either 2 or <sup>t</sup>WTR/<sup>t</sup>CK, whichever is greater. Figure 65: WRITE-to-PRECHARGE - 1. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 2. DI b = data-in for column b. - 3. Three subsequent elements of data-in are applied in the programmed order following DI b. - 4. BL = 4, CL = 3, AL = 0; thus, WL = 2. - 5. tWR is referenced from the first positive CK edge after the last data-in pair. - 6. The PRECHARGE and WRITE commands are to the same bank. However, the PRECHARGE and WRITE commands may be to different banks, in which case <sup>t</sup>WR is not required and the PRECHARGE command could be applied earlier. - 7. A10 is LOW with the WRITE command (auto precharge is disabled). Figure 66: Bank Write - Without Auto Precharge - 1. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 2. BL = 4 and AL = 0 in the case shown. - 3. Disable auto precharge. - 4. "Don't Care" if A10 is HIGH at T9. - 5. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 6. DI n = data-in for column n; subsequent elements are applied in the programmed order. - 7. <sup>t</sup>DSH is applicable during <sup>t</sup>DQSS (MIN) and is referenced from CK T5 or T6. - 8. <sup>t</sup>DSS is applicable during <sup>t</sup>DQSS (MAX) and is referenced from CK T6 or T7. Figure 67: Bank Write - with Auto Precharge - 1. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 2. BL = 4 and AL = 0 in the case shown. - 3. Enable auto precharge. - 4. WR is programmed via MR9–MR11 and is calculated by dividing <sup>t</sup>WR (in ns) by <sup>t</sup>CK and rounding up to the next integer value. - 5. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 6. DI n = data-in from column n; subsequent elements are applied in the programmed order. - 7. <sup>t</sup>DSH is applicable during <sup>t</sup>DQSS (MIN) and is referenced from CK T5 or T6. - 8. <sup>t</sup>DSS is applicable during <sup>t</sup>DQSS (MAX) and is referenced from CK T6 or T7. Figure 68: WRITE - DM Operation - 1. NOP commands are shown for ease of illustration; other commands may be valid at these times - 2. BL = 4, AL = 1, and WL = 2 in the case shown. - 3. Disable auto precharge. - 4. "Don't Care" if A10 is HIGH at T11. - 5. tWR starts at the end of the data burst regardless of the data mask condition. - 6. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 7. DI n = data-in for column n; subsequent elements are applied in the programmed order. - 8. <sup>t</sup>DSH is applicable during <sup>t</sup>DQSS (MIN) and is referenced from CK T6 or T7. - 9. <sup>t</sup>DSS is applicable during <sup>t</sup>DQSS (MAX) and is referenced from CK T7 or T8. Figure 69: Data Input Timing - 1. <sup>t</sup>DSH (MIN) generally occurs during <sup>t</sup>DQSS (MIN). - 2. <sup>t</sup>DSS (MIN) generally occurs during <sup>t</sup>DQSS (MAX). - 3. Subsequent rising DQS signals must align to the clock within <sup>t</sup>DQSS. - 4. WRITE command issued at T0. - 5. For x16, LDQS controls the lower byte and UDQS controls the upper byte. - 6. WRITE command with WL = 2 (CL = 3, AL = 0) issued at T0. ## **PRECHARGE** PRECHARGE can be initiated by either a manual PRECHARGE command or by an auto precharge in conjunction with either a READ or WRITE command. PRECHARGE will deactivate the open row in a particular bank or the open row in all banks. The PRECHARGE operation is shown in the previous READ and WRITE operation sections. During a manual PRECHARGE command, the A10 input determines whether one or all banks are to be precharged. In the case where only one bank is to be precharged, bank address inputs determine the bank to be precharged. When all banks are to be precharged, the bank address inputs are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. When a single-bank PRECHARGE command is issued, <sup>t</sup>RP timing applies. When the PRECHARGE (ALL) command is issued, <sup>t</sup>RPA timing applies, regardless of the number of banks opened. # **REFRESH** The commercial temperature DDR2 SDRAM requires REFRESH cycles at an average interval of 7.8125 $\mu$ s (MAX) and all rows in all banks must be refreshed at least once every 64ms. The refresh period begins when the REFRESH command is registered and ends <sup>t</sup>RFC (MIN) later. The average interval must be reduced to 3.9 $\mu$ s (MAX) when T<sub>C</sub> exceeds +85°C. Figure 70: Refresh Mode - 1. NOP commands are shown for ease of illustration; other valid commands may be possible at these times. CKE must be active during clock positive transitions. - 2. The second REFRESH is not required and is only shown as an example of two back-to-back REFRESH commands. - 3. "Don't Care" if A10 is HIGH at this point; A10 must be HIGH if more than one bank is active (must precharge all active banks). - 4. DM, DQ, and DQS signals are all "Don't Care"/High-Z for operations shown. ## **SELF REFRESH** The SELF REFRESH command is initiated with CKE is LOW. The differential clock should remain stable and meet ${}^{t}$ CKE specifications at least $1 \times {}^{t}$ CK after entering self refresh mode. The procedure for exiting self refresh requires a sequence of commands. First, the differential clock must be stable and meet ${}^{t}$ CK specifications at least $1 \times {}^{t}$ CK prior to CKE going back to HIGH. Once CKE is HIGH ( ${}^{t}$ CKE [MIN] has been satisfied with three clock registrations), the DDR2 SDRAM must have NOP or DESELECT commands issued for ${}^{t}$ XSNR. A simple algorithm for meeting both refresh and DLL requirements is to apply NOP or DESELECT commands for 200 clock cycles before applying any other command. Figure 71: Self Refresh - 1. Clock must be stable and meeting ${}^{t}CK$ specifications at least 1 × ${}^{t}CK$ after entering self refresh mode and at least 1 × ${}^{t}CK$ prior to exiting self refresh mode. - 2. Self refresh exit is asynchronous; however, <sup>t</sup>XSNR and <sup>t</sup>XSRD timing starts at the first rising clock edge where CKE HIGH satisfies <sup>t</sup>ISXR. - 3. CKE must stay HIGH until <sup>t</sup>XSRD is met; however, if self refresh is being reentered, CKE may go back LOW after <sup>t</sup>XSNR is satisfied. - 4. NOP or DESELECT commands are required prior to exiting self refresh until state Tc0, which allows any nonREAD command. - 5. <sup>t</sup>XSNR is required before any nonREAD command can be applied. - 6. ODT must be disabled and RTT off (<sup>t</sup>AOFD and <sup>t</sup>AOFPD have been satisfied) prior to entering self refresh at state T1. - 7. TXSRD (200 cycles of CK) is required before a READ command can be applied at state Td0. - 8. Device must be in the all banks idle state prior to entering self refresh mode. - After self refresh has been entered, <sup>t</sup>CKE (MIN) must be satisfied prior to exiting self refresh. - 10. Upon exiting SELF REFRESH, ODT must remain LOW until <sup>t</sup>XSRD is satisfied. ## **Power-Down Mode** DDR2 SDRAMs support multiple power-down modes that allow significant power savings over normal operating modes. CKE is used to enter and exit different power-down modes. Power-down entry and exit timings are shown in Figure 72 on page 108. Detailed power-down entry conditions are shown in Figures 73–80. The CKE Truth Table, Table 43, is shown on page 109. DDR2 SDRAMs require CKE to be registered HIGH (active) at all times that an access is in progress—from the issuing of a READ or WRITE command until completion of the burst. Thus, a clock suspend is not supported. For READs, a burst completion is defined when the read postamble is satisfied; for WRITEs, a burst completion is defined when the write postamble and <sup>t</sup>WR (WRITE-to-PRECHARGE command) or <sup>t</sup>WTR (WRITE-to-READ command) are satisfied, as shown in Figures 75 and 76 on page 111. The number of clock cycles required to meet <sup>t</sup>WTR is either two or <sup>t</sup>WTR/<sup>t</sup>CK, whichever is greater. Power-down mode (see Figure 72 on page 108) is entered when CKE is registered LOW coincident with a NOP or DESELECT command. CKE is not allowed to go LOW during a mode register or extended mode register command time, or while a READ or WRITE operation is in progress. If power-down occurs when all banks are idle, this mode is referred to as precharge power-down. If power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, CK#, ODT, and CKE. For maximum power savings, the DLL is frozen during precharge power-down. Exiting active power-down requires the device to be at the same voltage and frequency as when it entered power-down. Exiting precharge power-down requires the device to be at the same voltage as when it entered power-down; however, the clock frequency is allowed to change (see "Precharge Power-Down Clock Frequency Change" on page 113). The maximum duration for either active or precharge power-down is limited by the refresh requirements of the device <sup>t</sup>RFC (MAX). The minimum duration for power-down entry and exit is limited by the <sup>t</sup>CKE (MIN) parameter. The following must be maintained while in power-down mode: CKE LOW, a stable clock signal, and stable power supply signals at the inputs of the DDR2 SDRAM. All other input signals are "Don't Care" except ODT. Detailed ODT timing diagrams for different power-down modes are shown in Figure 83 on page 118–Figure 90 on page 122. The power-down state is synchronously exited when CKE is registered HIGH (in conjunction with a NOP or DESELECT command), as shown in Figure 72 on page 108. Figure 72: Power-Down - If this command is a PRECHARGE (or if the device is already in the idle state), then the power-down mode shown is precharge power-down. If this command is an ACTIVATE (or if at least one row is already active), then the power-down mode shown is active powerdown. - 2. <sup>t</sup>CKE (MIN) of three clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the three clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of <sup>t</sup>IS + 2 × <sup>t</sup>CK + <sup>t</sup>IH. CKE must not transition during its <sup>t</sup>IS and <sup>t</sup>IH window. - 3. <sup>t</sup>XP timing is used for exit precharge power-down and active power-down to any nonREAD command. - 4. <sup>t</sup>XARD timing is used for exit active power-down to READ command if fast exit is selected via MR (bit 12 = 0). - 5. <sup>t</sup>XARDS timing is used for exit active power-down to READ command if slow exit is selected via MR (bit 12 = 1). - No column accesses are allowed to be in progress at the time power-down is entered. If the DLL was not in a locked state when CKE went LOW, the DLL must be reset after exiting power-down mode for proper READ operation. #### **Table 43: Truth Table - CKE** Notes 1-4 apply to the entire table | | CKE | | | | | |----------------|------------------------------|-------------------------------|----------------------------------------------|----------------------------|--------------| | Current State | Previous<br>Cycle<br>(n - 1) | Current<br>Cycle ( <i>n</i> ) | Command ( <i>n</i> ) CS#,<br>RAS#, CAS#, WE# | Action (n) | Notes | | Power-down | L | L | Х | Maintain power-down | 5, 6 | | | L | Н | DESELECT or NOP | Power-down exit | 7, 8 | | Self refresh | L | L | X | Maintain self refresh | 6 | | | L | Н | DESELECT or NOP | Self refresh exit | 7, 9, 10 | | Bank(s) active | Н | L | DESELECT or NOP | Active power-down entry | 7, 8, 11, 12 | | All banks idle | Н | L | DESELECT or NOP | Precharge power-down entry | 7, 8, 11 | | | Н | L | REFRESH | Self refresh entry | 10, 12, 13 | | | Н | Н | Shown in Table 36 on page 63 | | 14 | Notes - 1. CKE (n) is the logic state of CKE at clock edge n; CKE (n 1) was the state of CKE at the previous clock edge. - 2. Current state is the state of the DDR2 SDRAM immediately prior to clock edge n. - 3. Command (n) is the command registered at clock edge n, and action (n) is a result of command (n). - 4. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh (see "ODT Timing" on page 117 for more details and specific restrictions). - 5. Power-down modes do not perform any REFRESH operations. The duration of power-down mode is therefore limited by the refresh requirements. - "X" means "Don't Care" (including floating around VREF) in self refresh and power-down. However, ODT must be driven HIGH or LOW in power-down if the ODT function is enabled via EMR. - 7. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 8. Valid commands for power-down entry and exit are NOP and DESELECT only. - On self refresh exit, DESELECT or NOP commands must be issued on every clock edge occurring during the <sup>t</sup>XSNR period. READ commands may be issued only after <sup>t</sup>XSRD (200 clocks) is satisfied. - 10. Valid commands for self refresh exit are NOP and DESELECT only. - 11. Power-down and self refresh can not be entered while READ or WRITE operations, LOAD MODE operations, or PRECHARGE operations are in progress. See "SELF REFRESH" on page 106 and "SELF REFRESH" on page 69 for a list of detailed restrictions. - 12. Minimum CKE HIGH time is ${}^{t}CKE = 3 \times {}^{t}CK$ . Minimum CKE LOW time is ${}^{t}CKE = 3 \times {}^{t}CK$ . This requires a minimum of 3 clock cycles of registration. - 13. Self refresh mode can only be entered from the all banks idle state. - 14. Must be a legal command, as defined in Table 36 on page 63. Figure 73: READ-to-Power-Down or Self Refresh Entry Notes: 1. In the example shown, READ burst completes at T5; earliest power-down or self refresh entry is at T6. 2. Power-down or self refresh entry may occur after the READ burst completes. Figure 74: READ with Auto Precharge-to-Power-Down or Self Refresh Entry Notes: 1. In the example shown, READ burst completes at T5; earliest power-down or self refresh entry is at T6. 2. Power-down or self refresh entry may occur after the READ burst completes. Figure 75: WRITE-to-Power-Down or Self-Refresh Entry Notes: 1. Power-down or self refresh entry may occur after the WRITE burst completes. Figure 76: WRITE with Auto Precharge-to-Power-Down or Self Refresh Entry Notes: 1. Internal PRECHARGE occurs at Ta0 when WR has completed; power-down entry may occur 1 x <sup>t</sup>CK later at Ta1, prior to <sup>t</sup>RP being satisfied. 2. WR is programmed through MR9–MR11 and represents (<sup>t</sup>WR [MIN]ns/<sup>t</sup>CK) rounded up to next integer <sup>t</sup>CK. Figure 77: REFRESH Command-to-Power-Down Entry Notes: 1. The earliest precharge power-down entry may occur is at T2, which is 1 × <sup>t</sup>CK after the REFRESH command. Precharge power-down entry occurs prior to <sup>t</sup>RFC (MIN) being satisfied. Figure 78: ACTIVATE Command-to-Power-Down Entry Notes: 1. The earliest active power-down entry may occur is at T2, which is 1 × <sup>t</sup>CK after the ACTIVATE command. Active power-down entry occurs prior to <sup>t</sup>RCD (MIN) being satisfied. Figure 79: PRECHARGE Command-to-Power-Down Entry Notes: 1. The earliest precharge power-down entry may occur is at T2, which is 1 × <sup>t</sup>CK after the PRE-CHARGE command. Precharge power-down entry occurs prior to <sup>t</sup>RP (MIN) being satisfied. Figure 80: LOAD MODE Command-to-Power-Down Entry Notes: 1. Valid address for LM command includes MR, EMR, EMR(2), and EMR(3) registers. - 2. All banks must be in the precharged state and <sup>t</sup>RP met prior to issuing LM command. - 3. The earliest precharge power-down entry is at T3, which is after <sup>t</sup>MRD is satisfied. ## **Precharge Power-Down Clock Frequency Change** When the DDR2 SDRAM is in precharge power-down mode, ODT must be turned off and CKE must be at a logic LOW level. A minimum of two differential clock cycles must pass after CKE goes LOW before clock frequency may change. The device input clock frequency is allowed to change only within minimum and maximum operating frequencies specified for the particular speed grade. During input clock frequency change, ODT and CKE must be held at stable LOW levels. When the input clock frequency is changed, new stable clocks must be provided to the device before precharge power-down may be exited, and DLL must be reset via MR after precharge power-down exit. Depending on the new clock frequency, additional LM commands might be required to adjust the CL, WR, AL, and so forth. settings to account for the frequency change. Depending on the new clock frequency, an additional LM command might be required to appropriately set the WR MR9, MR10, MR11. During the DLL relock period of 200 cycles, ODT must remain off. After the DLL lock time, the DRAM is ready to operate with a new clock frequency. Figure 81: Input Clock Frequency Change During Precharge Power-Down Mode Notes: - 1. A minimum of 2 × <sup>t</sup>CK is required after entering precharge power-down prior to changing clock frequencies. - 2. When the new clock frequency has changed and is stable, a minimum of 1 × <sup>t</sup>CK is required prior to exiting precharge power-down. - 3. Minimum CKE HIGH time is ${}^{t}$ CKE = 3 × ${}^{t}$ CK. Minimum CKE LOW time is ${}^{t}$ CKE = 3 × ${}^{t}$ CK. This requires a minimum of three clock cycles of registration. - 4. If this command is a PRECHARGE (or if the device is already in the idle state), then the power-down mode shown is precharge power-down, which is required prior to the clock frequency change. #### **RESET** #### **CKE LOW Anytime** DDR2 SDRAM applications may go into a reset state anytime during normal operation. If an application enters a reset condition, CKE is used to ensure the DDR2 SDRAM device resumes normal operation after reinitializing. All data will be lost during a reset condition; however, the DDR2 SDRAM device will continue to operate properly if the following conditions outlined in this section are satisfied. The reset condition defined here assumes all supply voltages (VDD, VDDQ, VDDL, and VREF) are stable and meet all DC specifications prior to, during, and after the RESET operation. All other input balls of the DDR2 SDRAM device are a "Don't Care" during RESET with the exception of CKE. If CKE asynchronously drops LOW during any valid operation (including a READ or WRITE burst), the memory controller must satisfy the timing parameter <sup>t</sup>DELAY before turning off the clocks. Stable clocks must exist at the CK, CK# inputs of the DRAM before CKE is raised HIGH, at which time the normal initialization sequence must occur (see "Initialization" on page 70). The DDR2 SDRAM device is now ready for normal operation after the initialization sequence. Figure 82 on page 116 shows the proper sequence for a RESET operation. Figure 82: RESET Function Notes: - 1. VDD, VDDL, VDDQ, VTT, and VREF must be valid at all times. - 2. Either NOP or DESELECT command may be applied. - 3. DM represents DM for x4/x8 configuration and UDM, LDM for x16 configuration. DQS represents DQS, DQS#, UDQS, UDQS#, LDQS#, RDQS, RDQS# for the appropriate configuration (x4, x8, x16). - 4. In certain cases where a READ cycle is interrupted, CKE going HIGH may result in the completion of the burst. - 5. Initialization timing is shown in Figure 38 on page 71. ### **ODT Timing** Once a 12ns delay (<sup>t</sup>MOD) has been satisfied, and after the ODT function has been enabled via the EMR LOAD MODE command, ODT can be accessed under two timing categories. ODT will operate either in synchronous mode or asynchronous mode, depending on the state of CKE. ODT can switch anytime except during self refresh mode and a few clocks after being enabled via EMR, as shown in Figure 83 on page 118. There are two timing categories for ODT—turn-on and turn-off. During active mode (CKE HIGH) and fast-exit power-down mode (any row of any bank open, CKE LOW, MR[12 = 0]), <sup>t</sup>AOND, <sup>t</sup>AOND, <sup>t</sup>AOFD, and <sup>t</sup>AOF timing parameters are applied, as shown in Figure 85 on page 119. During slow-exit power-down mode (any row of any bank open, CKE LOW, MR[12] = 1) and precharge power-down mode (all banks/rows precharged and idle, CKE LOW), <sup>t</sup>AONPD and <sup>t</sup>AOPPD timing parameters are applied, as shown in Figure 86 on page 119. ODT turn-off timing, prior to entering any power-down mode, is determined by the parameter <sup>t</sup>ANPD (MIN), as shown in Figure 87 on page 120. At state T2, the ODT HIGH signal satisfies <sup>t</sup>ANPD (MIN) prior to entering power-down mode at T5. When <sup>t</sup>ANPD (MIN) is satisfied, <sup>t</sup>AOFD and <sup>t</sup>AOF timing parameters apply. Figure 87 on page 120 also shows the example where <sup>t</sup>ANPD (MIN) is *not* satisfied because ODT HIGH does not occur until state T3. When <sup>t</sup>ANPD (MIN) is *not* satisfied, <sup>t</sup>AOFPD timing parameters apply. ODT turn-on timing prior to entering any power-down mode is determined by the parameter <sup>t</sup>ANPD, as shown in Figure 88 on page 120. At state T2, the ODT HIGH signal satisfies <sup>t</sup>ANPD (MIN) prior to entering power-down mode at T5. When <sup>t</sup>ANPD (MIN) is satisfied, <sup>t</sup>AOND and <sup>t</sup>AON timing parameters apply. Figure 88 also shows the example where <sup>t</sup>ANPD (MIN) is *not* satisfied because ODT HIGH does not occur until state T3. When <sup>t</sup>ANPD (MIN) is *not* satisfied, <sup>t</sup>AONPD timing parameters apply. ODT turn-off timing after exiting any power-down mode is determined by the parameter <sup>t</sup>AXPD (MIN), as shown in Figure 89 on page 121. At state Ta1, the ODT LOW signal satisfies <sup>t</sup>AXPD (MIN) after exiting power-down mode at state T1. When <sup>t</sup>AXPD (MIN) is satisfied, <sup>t</sup>AOFD and <sup>t</sup>AOF timing parameters apply. Figure 89 also shows the example where <sup>t</sup>AXPD (MIN) is *not* satisfied because ODT LOW occurs at state Ta0. When <sup>t</sup>AXPD (MIN) is *not* satisfied, <sup>t</sup>AOFPD timing parameters apply. ODT turn-on timing after exiting either slow-exit power-down mode or precharge power-down mode is determined by the parameter <sup>t</sup>AXPD (MIN), as shown in Figure 90 on page 122. At state Ta1, the ODT HIGH signal satisfies <sup>t</sup>AXPD (MIN) after exiting power-down mode at state T1. When <sup>t</sup>AXPD (MIN) is satisfied, <sup>t</sup>AOND and <sup>t</sup>AON timing parameters apply. Figure 90 also shows the example where <sup>t</sup>AXPD (MIN) is *not* satisfied because ODT HIGH occurs at state Ta0. When <sup>t</sup>AXPD (MIN) is *not* satisfied, <sup>t</sup>AONPD timing parameters apply. Figure 83: ODT Timing for Entering and Exiting Power-Down Mode # **MRS Command to ODT Update Delay** During normal operation, the value of the effective termination resistance can be changed with an EMRS set command. <sup>t</sup>MOD (MAX) updates the RTT setting. Figure 84: Timing for MRS Command to ODT Update Delay Notes: - 1. The LM command is directed to the mode register, which updates the information in EMR (A6, A2), that is, RTT (nominal). - To prevent any impedance glitch on the channel, the following conditions must be met: <sup>t</sup>AOFD must be met before issuing the LM command; ODT must remain LOW for the entire duration of the <sup>t</sup>MOD window until <sup>t</sup>MOD is met. Figure 85: ODT Timing for Active or Fast-Exit Power-Down Mode Figure 86: ODT Timing for Slow-Exit or Precharge Power-Down Modes Figure 87: ODT Turn-Off Timings When Entering Power-Down Mode Figure 88: ODT Turn-On Timing When Entering Power-Down Mode Figure 89: ODT Turn-Off Timing When Exiting Power-Down Mode Figure 90: ODT Turn-On Timing When Exiting Power-Down Mode 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.