

# **High Speed Digital Coupler**

#### **Functional Diagram**

# **IL710**



#### **Features**

- +5V/+3.3V or +5V only CMOS/TTL Compatible
- · High Speed: 110 MBd
- \* 2500VRMS Isolation (1 Min.)
- \* 2 ns Typical Pulse Width Distortion
- \* 4 ns Typical Propagation Delay Skew
- · 10 ns Typical Propagation Delay
- \* 30 kV/us Typical Common Mode Rejection
- · Tri State Output
- \* 8-pin PDIP and 8-pin SOIC Packages
- \* UL1577 Approved (File # E207481)
- \* IEC 61010-1 Approved (Report # 607057)



#### **Isolation Applications**

- · Digital Fieldbus
- · RS485 and RS422
- · Multiplexed Data Transmission
- · Data Interfaces
- \* Board-To-Board Communication
- · Digital Noise Reduction
- · Operator Interface
- Ground Loop Elimination
- · Peripheral Interfaces
- · Serial Communication
- · Logic Level Shifting

#### **Description**

NVE's family of high-speed digital isolators are CMOS devices created by integrating active circuitry and our GMR-based and patented\* IsoLoop® technology. The IL710 is the world's fastest digital isolator with a 110 Mbaud data rate. The symmetric magnetic coupling barrier provides a typical propagation delay of only 10 ns and a pulse width distortion of 2 ns achieving the best specifications of any isolator device. Typical transient immunity of 30 kV/ $\mu$ s is unsurpassed. The IL710 is ideally suited for isolating applications such as PROFIBUS, RS-485, RS422 and others.

The IL710 is available in 8-pin PDIP and 8-pin SOIC packages and performance is specified over the temperature range of -40 $^{\circ}$ C to +100 $^{\circ}$ C without any derating.

 $\mathit{Isoloop}^{\otimes}$  is a registered trademark of NVE Corporation \* US Patent number 5,831,426; 6,300,617 and others

# IL710 ISOLOOP®

**Absolute Maximum Ratings** 

| Parameters                       | Symbol             | Min.     | Max.                  | Units |
|----------------------------------|--------------------|----------|-----------------------|-------|
| Storage Temperature              | T <sub>S</sub>     | -55      | 175                   | °C    |
| Ambient Operating Temperature(1) | T <sub>A</sub>     | -55      | 125                   | °C    |
| Supply Voltage                   | $V_{DD1}, V_{DD2}$ | -0.5     | 7                     | Volts |
| Input Voltage                    | V <sub>I</sub>     | -0.5     | V <sub>DD1</sub> +0.5 | Volts |
| Input Voltage                    | V <sub>OE</sub>    | -0.5     | V <sub>DD2</sub> +0.5 | Volts |
| Output Voltage                   | V <sub>O</sub>     | -0.5     | V <sub>DD2</sub> +0.5 | Volts |
| Output Current Drive             | I <sub>O</sub>     |          | 10                    | mA    |
| Lead Solder Temperature (10s)    |                    |          | 280                   | °C    |
| ESD                              | 2kV Hu             | man Body | Model                 |       |

**Recommended Operating Conditions** 

| Parameters                           | Symbol                           | Min. | Max.             | Units |
|--------------------------------------|----------------------------------|------|------------------|-------|
| Ambient Operating Temperature        | $T_A$                            | -40  | 100              | °C    |
| Supply Voltage (3.3/5.0 V operation) | $V_{DD1}, V_{DD2}$               | 3.0  | 5.5              | Volts |
| Supply Voltage (5.0 V operation)     | $V_{DD1}, V_{DD2}$               | 4.5  | 5.5              | Volts |
| Logic High Input Voltage             | V <sub>IH</sub>                  | 2.4  | V <sub>DD1</sub> | Volts |
| Logic Low Input Voltage              | V <sub>IL</sub>                  | 0    | 0.8              | Volts |
| Minimum Signal Rise and Fall Times   | t <sub>IR</sub> ,t <sub>IF</sub> |      | 1                | μsec  |

**Insulation Specifications** 

| insulation Specifications    |                              |              |          |      |                       |
|------------------------------|------------------------------|--------------|----------|------|-----------------------|
| Parameter                    | Condition                    | Min.         | Тур.     | Max. | Units                 |
| Barrier Impedance            |                              |              | >1014  3 |      | $\Omega \parallel pF$ |
| C                            |                              | 7.036 (PDIP) |          |      | mm                    |
| Creepage Distance (External) |                              | 4.026 (SOIC) |          |      |                       |
| Leakage Current              | $240 \text{ V}_{\text{RMS}}$ |              | 0.2      |      | μΑ                    |
| Leakage Current              | 60Hz                         |              |          |      |                       |

**Package Characteristics** 

| Parameter                     | Symbol            | Min. | Тур. | Max. | Units | Test Conditions             |
|-------------------------------|-------------------|------|------|------|-------|-----------------------------|
| Capacitance (Input-Output)(5) | C <sub>I-O</sub>  |      | 1.1  |      | pF    | f= 1MHz                     |
| Thermal Resistance (PDIP)     | $\theta_{ m JCT}$ |      | 150  |      | °C/W  | Thermocouple located at     |
| (SOIC)                        | $\theta_{JCT}$    |      | 240  |      | °C/W  | center underside of package |
| Package Power Dissipation     | P <sub>PD</sub>   |      |      | 150  | mW    |                             |

# <u>IEC61010-1</u>

TUV Certificate Numbers: B 01 07 44230 001 (PDIP) B 01 07 44230 002 (SOIC)

Classification as Table 1.

| Model   | Pollution | Material | Max Working |        | ckage Type |  |  |
|---------|-----------|----------|-------------|--------|------------|--|--|
|         | Degree    | Group    | Voltage     | 8–PDIP | 8–SOIC     |  |  |
| IL710-2 | II        | III      | 300 Vrms    | ✓      |            |  |  |
| IL710-3 | II        | III      | 150 Vrms    |        | ✓          |  |  |

#### <u>UL 1577</u>

Component Recognition program. File # E207481 Rated 2500Vrms for 1min.

#### **Electrical Specifications**

Electrical Specifications are  $\mathbf{T}_{\min}$  to  $\mathbf{T}_{\max}$  unless otherwise stated.

| Parameter                                                                 | Symbol           |                                  | Specificat                                 |            |                                             | olt Specific             |            | Units | Test Conditions                                                        |
|---------------------------------------------------------------------------|------------------|----------------------------------|--------------------------------------------|------------|---------------------------------------------|--------------------------|------------|-------|------------------------------------------------------------------------|
| DC Specifications                                                         |                  | Min.                             | Тур.                                       | Max.       | Min                                         |                          | Max.       |       |                                                                        |
| Input Quiescent Supply Current                                            | $I_{DD1}$        |                                  | 8                                          | 10         |                                             | 10                       | 15         | μΑ    |                                                                        |
| Output Quiescent Supply Current                                           | I <sub>DD2</sub> |                                  | 3.3                                        | 4          |                                             | 5                        | 6          | mA    |                                                                        |
| Logic Input Current                                                       | I <sub>I</sub>   | -10                              |                                            | 10         | -10                                         |                          | 10         | μΑ    |                                                                        |
| Logic High Output Voltage                                                 | V <sub>OH</sub>  | $V_{DD2}$ -0.1<br>0.8* $V_{DD2}$ | $V_{\mathrm{DD2}}$ $V_{\mathrm{DD2}}$ -0.5 |            | V <sub>DD2</sub> -0.<br>0.8*V <sub>DD</sub> | $V_{DD2}$ $V_{DD2}$ -0.5 |            | V     | $I_O = -20 \mu A, V_I = V_{IH}$<br>$I_O = -4 \text{ mA}, V_I = V_{IH}$ |
| Logic Low Output Voltage                                                  | V <sub>OL</sub>  |                                  | 0<br>0.5                                   | 0.1<br>0.8 |                                             | 0<br>0.5                 | 0.1<br>0.8 | V     | $I_O = 20 \mu A, V_I = V_{IL}$<br>$I_O = 4 \text{ mA}, V_I = V_{IL}$   |
| Switching Specifications                                                  |                  |                                  |                                            |            |                                             |                          |            |       |                                                                        |
| Maximum Data Rate                                                         |                  | 100                              | 110                                        |            | 100                                         | 110                      |            | MBd   | $C_L = 15 \text{ pF}$                                                  |
| Pulse Width                                                               | PW               | 10                               |                                            |            | 10                                          |                          |            | ns    |                                                                        |
| Propagation Delay<br>Input to Output (High to Low)                        | t <sub>PHL</sub> |                                  | 12                                         | 18         |                                             | 10                       | 15         | ns    | $C_L = 15 \text{ pF}$                                                  |
| Propagation Delay<br>Input to Output (Low to High)                        | t <sub>PLH</sub> |                                  | 12                                         | 18         |                                             | 10                       | 15         | ns    | $C_L = 15 \text{ pF}$                                                  |
| Propagation Delay Enable to Output (High to High Impedance)               | t <sub>PHZ</sub> |                                  | 3                                          | 5          |                                             | 3                        | 5          | ns    | $C_{\rm L} = 15 \ \rm pF$                                              |
| Propagation Delay Enable to Output (Low to High Impedance)                | t <sub>PLZ</sub> |                                  | 3                                          | 5          |                                             | 3                        | 5          | ns    | $C_L = 15 \text{ pF}$                                                  |
| Propagation Delay Enable to Output (High Impedance to High)               | t <sub>PZH</sub> |                                  | 3                                          | 5          |                                             | 3                        | 5          | ns    | $C_{\rm L} = 15 \ \rm pF$                                              |
| Propagation Delay Enable to Output (High Impedance to Low)                | t <sub>PZL</sub> |                                  | 3                                          | 5          |                                             | 3                        | 5          | ns    | $C_L = 15 \text{ pF}$                                                  |
| Pulse Width Distortion(2)                                                 |                  |                                  | 2                                          | 3          |                                             | 2                        | 3          |       |                                                                        |
| Propagation Delay Skew <sup>(3)</sup>                                     | t <sub>PSK</sub> |                                  | 4                                          | 6          |                                             | 4                        | 6          | ns    | $C_L = 15 \text{ pF}$                                                  |
| Output Rise Time (10-90%)                                                 | t <sub>R</sub>   |                                  | 2                                          | 4          |                                             | 1                        | 3          | ns    | $C_L = 15 \text{ pF}$                                                  |
| Output Fall Time (10-90%)                                                 | t <sub>F</sub>   |                                  | 2                                          | 4          |                                             | 1                        | 3          | ns    | $C_L = 15 \text{ pF}$                                                  |
| Common Mode Transient<br>Immunity (Output Logic High or<br>Logic Low) (4) | CMH              | 20                               | 30                                         |            | 20                                          | 30                       |            | kV/μs | Vcm = 300V                                                             |

#### **Notes:**

- Absolute Maximum ambient operating temperature means the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 2. PWD is defined as  $\mid$   $t_{PHL}$   $t_{PLH}$   $\mid$  . %PWD is equal to the PWD divided by the pulse width.
- 3.  $t_{PSK}$  is equal to the magnitude of the worst case difference in  $t_{PHL}$  and/or  $t_{PLH}$  that will be seen between units at  $25^{\rm o}C.$
- 4.  ${
  m CM_H}$  is the maximum common mode voltage slew rate that can be sustained while maintaining Vo > 0.8 V<sub>DD2</sub>.  ${
  m CM_L}$  is the maximum common mode input voltage that can be sustained while maintaining Vo < 0.8 V. The common mode voltage slew rates apply to both rising and falling common mode voltage edges.
- 5. Device is considered a two terminal device: pins 1-4 shorted and pins 5-8 shorted.

# IL710 IsoLoop®

#### **Application Notes:**

#### **Dynamic Power Consumption**

Isoloop® devices achieve their low power consumption from the manner by which they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5ns wide, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers whose power consumption is heavily dependent on its on-state and frequency.

The approximate power supply current per channel for Isoloop® is:

I(input) = 40 
$$\left(\frac{f}{fmax}\right)\left(\frac{1}{4}\right)$$
 mA

where f = operating frequency fmax = 50 MHz

#### **Power Supply Decoupling**

Both power supplies to these devices should be decoupled with low ESR 47 nF ceramic capacitors. For data rates in excess of 10MBd, use of ground planes for both GND1 and GND2 is highly recommended. Capacitors should be located as close as possible to the device.

#### Signal Status on Start-up and Shut Down

To minimize power dissipation, the input signals are differentiated and then latched on the output side of the isolation barrier to reconstruct the signal. This could result in an ambiguous output state depending on power up, shutdown and power loss sequencing. Therefore, the designer should consider the inclusion of an initialization signal in his start-up circuit. Initialization consists of toggling the input either high then low or low then high, depending on the desired state.

#### **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

#### **Data Transmission Rates**

The reliability of a transmission system is directly related to the accuracy and quality of the transmitted digital information. For a digital system, those parameters which determine the limits of the data transmission are *pulse width distortion* and *propagation delay skew*.

Propagation delay is the time taken for the signal to travel through the device. This is usually different when sending a low-to-high than when sending a high-to-low signal. This difference, or error, is called pulse width distortion (PWD) and is usually in ns. It may also be expressed as a percentage:

$$PWD\% = \frac{\text{Maximum Pulse Width Distortion (ns)}}{\text{Signal Pulse Width (ns)}} \times 100\%$$

For example: For data rates of 12.5 Mb

$$PWD\% = \frac{3 \text{ ns}}{80 \text{ ns}} \times 100\% = 3.75\%$$

This figure is almost *three times* better than for any available optocoupler with the same temperature range, and *two times* better than any optocoupler regardless of published temperature range. The *IsoLoop*\* range of isolators surpasses the 10% maximum PWD recommended by PROFIBUS, and will run at almost 35 Mb before reaching the 10% limit.

Propagation delay skew is the difference in time taken for two or more channels to propagate their signals. This becomes significant when clocking is involved since it is undesirable for the clock pulse to arrive before the data has settled. A short propagation delay skew is therefore critical, especially in high data rate parallel systems, to establish and maintain accuracy and repeatability. The *IsoLoop\** range of isolators all have a maximum propagation delay skew of 6 ns, which is *five times* better than any optocoupler.

# IL710 IsoLoop®

# **Applications**



# Pin Configuration



# **Truth Table**

| $V_{\rm I}$ | V_OE | $V_{O}$ |
|-------------|------|---------|
| L           | L    | L       |
| Н           | L    | Н       |
| L           | Н    | Z       |
| Н           | Н    | Z       |

# **Timing Diagram**



# Legend

| t <sub>PLH</sub> | Propagation Delay, Low to High            |
|------------------|-------------------------------------------|
| t <sub>PHL</sub> | Propagation Delay, High to Low            |
| $t_{PW}$         | Minimum Pulse Width                       |
| $t_{PLZ}$        | Propagation Delay, Low to High Impedance  |
| t <sub>PZH</sub> | Propagation Delay, High Impedance to High |
| t <sub>PHZ</sub> | Propagation Delay, High to High Impedance |
| t <sub>PZL</sub> | Propagation Delay, High Impedance to Low  |
| t <sub>R</sub>   | Rise Time                                 |
| t <sub>F</sub>   | Fall Time                                 |

# **IR Soldering Profile**



Recommended profile shown. Maximum temperature allowed on any profile is 260° C.

# IL710-2 (8-Pin PDIP Package)



#### IL710-3 (Small Outline SOIC-8 package)



#### Ordering Information: use the following format to order these devices



#### **About NVE**

NVE Corporation is a world leader in the practical commercialization of "spintronics," which many experts believe represents the next generation of microelectronics — the successor to the transistor. Unlike conventional electronics, which rely on electron charge, spintronics uses electron spin to store and transmit information. Spintronics devices are smaller, faster, and more accurate, compared to charge-based microelectronics.

It is the spin of electrons that causes magnetism. NVE's products use proprietary spintronic materials called Giant Magnetoresistors (GMR). These materials are made of exotic alloys a few atoms thick, and provide very large signals (the "Giant" in "Giant Magnetoresistor"). NVE has the unique capability to combine leading edge GMR materials with integrated circuits to make high performance electronic components.

We are pioneers in creating practical products using this revolutionary technology and introduced the world's first GMR products in 1994. We also license spintronics/Magnetic Random Access Memory (MRAM) designs to world-class memory manufacturers.

Our products include:

- · Digital Signal Isolators
- · Isolated Bus Transceivers
- · Magnetic Field Sensors
- · Magnetic Field Gradient Sensors (Gradiometer)
- · Digital Magnetic Field Sensors.

NVE Corporation 11409 Valley View Road Eden Prairie, Mn 55344-3617 USA

Eden Prairie, Mn 55344-3617 USA Telephone: (952) 829-9217

Fax: (952) 829-9189 Internet: www.nve.com e-mail: isoinfo@nve.com

The information provided by NVE Corporation is believed to be accurate. However, no responsibility is assumed by NVE Corporation for its use, nor for any infringement of patents, nor rights or licenses granted to third parties, which may result from its use. No license is granted by implication, or otherwise, under any patent or patent rights of NVE Corporation. NVE Corporation does not authorize, nor warrant, any NVE Corporation product for use in life support devices or systems or other critical applications. The use of NVE Corporation's products in such applications is understood to be entirely at the customer's own risk.

Specifications shown are subject to change without notice.

ISB-DS-001-IL710-F July 2002