**Application note** 

### **Document information**

| Information | Content                                                                                                                                      |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | FMEA, HC, HCT, CMOS                                                                                                                          |
| Abstract    | This application note provides a Failure Modes and Effects Analysis (FMEA) for Nexperia's 74HC/74HCT family under typical failure situations |



# 1. Introduction

The 74HC/74HCT high-speed Si-gate CMOS logic family combines the low power advantages of the HEF4000B family with the high speed and drive capability of the Low power Schottky TTL (LSTTL).

The 74HC/74HCT family has the same pin-out as the 74 series and provides the same circuit functions. The family includes several HEF4000B family circuits that do not have TTL counterparts, and have some special circuits. The basic family of buffered devices, designated as 74HCxxxx, operates at CMOS input logic levels for high-noise immunity with negligible typical quiescent supply and input current. The family requires a power supply of 2 V to 6 V. A subset of the family, designated as 74HCTxxxx with the same features as the "HC-types" will operate with a standard TTL power supply of 5 V ( $\pm$ 10 %) and logic input levels (0.8 V to 2.0 V) for use as pin-to-pin compatible CMOS replacements for reducing power consumption without loss of speed. These types are also suitable for TTL-to-CMOS switching converters.

# 2. Pin FMEA

This application note provides a Failure Modes and Effects Analysis (FMEA) for the device pins of Nexperia's HC/HCT family under typical failure situations such as a short-circuit to  $V_{CC}$  or GND or to a neighboring pin, or if a pin is left open.

A failure is classified according to its effect on the HC/HCT device and the functionality of the application; see <u>Table 1</u>.

| Class | Failure effect                         |
|-------|----------------------------------------|
| A     | damage to device                       |
|       | affects application functionality      |
| В     | no damage to device                    |
|       | may affect application functionality   |
| С     | no damage to device                    |
|       | no affect to application functionality |

#### Table 1. Classification of failure effects

### Table 2. FMEA matrix for pin short-circuit to $V_{\text{CC}}$

| Pin            | Class | Remarks                                                                                                                                                                                                  |
|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input          | В     | normal operating condition, no damage, no leakage, may affect functionality                                                                                                                              |
| Output         | С     | if output defined HIGH, no damage, no leakage, no output level change                                                                                                                                    |
| Output         | A     | if output defined LOW, short-circuits and high currents can damage device, output level changes                                                                                                          |
| GND            | В     | short-circuits and high currents can damage device, will affect functionality                                                                                                                            |
| Exposed<br>pad | A     | Short-circuits and high currents can damage device and will affect the functionality. It only applies in case exposed pad has GND potential by internal connection. See data sheet of product concerned. |

AN11044

## Pin FMEA for 74HC/74HCT family

| Pin             | Class | Remarks                                                                                                                                                                                                       |
|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input           | В     | normal operating condition, no damage, no leakage, may affect functionality                                                                                                                                   |
| Output          | С     | if output defined LOW, no damage, no leakage, no output level change                                                                                                                                          |
| Output          | A     | if output defined HIGH, short-circuits and high currents can damage device, output level changes                                                                                                              |
| V <sub>CC</sub> | В     | if input defined LOW, no damage, affects functionality                                                                                                                                                        |
| V <sub>CC</sub> | A     | if input defined HIGH, short-circuits and high currents can damage device, affects functionality                                                                                                              |
| Exposed<br>pad  | A     | Short-circuits and high currents can damage device and will affect the functionality. It only applies in case exposed pad has $V_{CC}$ potential by internal connection. See data sheet of product concerned. |

### Table 3. FMEA matrix for pin short-circuit to GND

### Table 4. FMEA matrix for pin left open

| Pin             | Class | Remarks                                                                                                                       |
|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| Input           | В     | undefined operating condition, no damage, increases leakage, may affect functionality                                         |
| Output          | С     | normal operating condition, no damage, no leakage                                                                             |
| GND             | В     | undefined operating condition, no damage, increases leakage, will affect functionality                                        |
| V <sub>CC</sub> | В     | if input defined LOW, undefined operating condition, no damage, increases leakage (only for I/O types), affects functionality |
| V <sub>CC</sub> | В     | if input defined HIGH, device is powered via input circuit, may affect functionality                                          |

### Table 5. FMEA matrix for pin short-circuits between neighbor pins

| Pin                       | Class | Remarks                                                                                                                       |
|---------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| Input to input            | С     | if inputs have same voltage levels: no damage, no leakage                                                                     |
|                           | В     | if inputs have different voltage levels: leakage increases, will affect functionality                                         |
| Input to output           | A     | if input and output have different voltage levels, can cause<br>high current and can damage device, will affect functionality |
|                           | С     | if input and output have same voltage levels, no damage, no leakage                                                           |
| Input to GND              | -     | see <u>Table 3</u>                                                                                                            |
| Input to V <sub>CC</sub>  | -     | see <u>Table 2</u>                                                                                                            |
| Output to output          | С     | if outputs have same voltage levels, no damage, no leakage                                                                    |
|                           | A     | if outputs have different voltage levels, can cause high current and can damage device, will affect functionality             |
| Output to input           | -     | same effect as 'input to output' condition                                                                                    |
| Output to GND             | -     | see Table 3                                                                                                                   |
| Output to V <sub>CC</sub> | -     | see Table 2                                                                                                                   |
| GND to V <sub>CC</sub>    | -     | not applicable, these pins are not neighbors                                                                                  |

# 3. Abbreviations

| Table 6. Abbreviations |                                         |  |
|------------------------|-----------------------------------------|--|
| Acronym                | Description                             |  |
| CMOS                   | Complementary Metal-Oxide Semiconductor |  |
| FMEA                   | Failure Modes and Effects Analysis      |  |
| LSTTL                  | Low power Schottky TTL                  |  |
| TTL                    | Transistor-Transistor Logic             |  |

# 4. Revision history

| Table 7. Revision history |          |                                                            |
|---------------------------|----------|------------------------------------------------------------|
| Rev                       | Date     | Description                                                |
| v.2                       | 20190109 | AN11044, updated to latest Nexperia documentation standard |
| v.1                       | 20110316 | AN11044 initial version                                    |

AN11044

# 5. Legal information

#### Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer's third party customer's hird party customer's. Nexperia does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## Pin FMEA for 74HC/74HCT family

# **List of Tables**

| Table 1. Classification of failure effects                       | 2 |
|------------------------------------------------------------------|---|
| Table 2. FMEA matrix for pin short-circuit to VCC                | 2 |
| Table 3. FMEA matrix for pin short-circuit to GND                | 3 |
| Table 4. FMEA matrix for pin left open                           | 3 |
| Table 5. FMEA matrix for pin short-circuits betweenneighbor pins | 3 |
| Table 6. Abbreviations                                           | 4 |
| Table 7. Revision history                                        | 4 |

## Pin FMEA for 74HC/74HCT family

# Contents

| 1. | Introduction      | 2 |
|----|-------------------|---|
| 2. | Pin FMEA          | 2 |
| 3. | Abbreviations     | 4 |
| 4. | Revision history  | 4 |
| 5. | Legal information | 5 |

© Nexperia B.V. 2019. All rights reserved

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 9 January 2019

AN11044