# FEMTOCLOCKS™ CRYSTAL-TO-3.3V LVPECL CLOCK MULTIPLIER ICS8430811-33 ### **General Description** The ICS843081I-33 is an Ethernet Clock Multiplier and a member of the HiPerClocks<sup>TM</sup> family of high performance devices from IDT. The ICS843081I-33 accepts a crystal reference of 20MHz. The ICS843081I-33 has excellent 1ps or lower phase jitter performance, over the 12kHz - 20MHz integration range. The ICS843081I-33 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. #### **Features** - One differential 3.3V LVPECL output - · One crystal oscillator interface: 20MHz - Output frequency: 500MHz - VCO: 500MHz - RMS phase jitter at 500MHz using a 20MHz crystal, (12kHz – 20MHz): 0.72ps (typical) - Full 3.3V output supply mode - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages **Table 1. Frequency Table** | Input | | | |-------------------------|----------------|------------------------| | Crystal Frequency (MHz) | M/N Multiplier | Output Frequency (MHz) | | 20 | 25 | 500 | # **Block Diagram** # **Pin Assignment** ICS843081I-33 8 Lead TSSOP 4.40mm x 3.0mm x 0.925 package body G Package Top View The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice. **Table 1. Pin Descriptions** | Number | Name | T | уре | Description | |---------|---------------------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 2,<br>3 | XTAL_OUT<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 4 | V <sub>EE</sub> | Power | | Negative supply pin. | | 5 | OE | Input | Pullup | Output enable pin. When HIGH, $Q/\overline{Q}$ outputs are enabled. When LOW, forces $Q/nQ$ in high-impedance state. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ, Q | Output | | Differential output pair. LVPECL interface levels. | | 8 | V <sub>CC</sub> | Power | | Core supply pin. | NOTE: *Pullup* refers to internal input resistors. See Table 2, *Pin Characteristics*, for typical values. # **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|-----------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |---------------------------------------------------------|---------------------------------| | Supply Voltage, V <sub>CC</sub> | 4.6V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>CC</sub> + 0.5V | | Outputs, I <sub>O</sub> Continuos Current Surge Current | 50mA<br>100mA | | Package Thermal Impedance, $\theta_{JA}$ | 129.5°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | #### **DC Electrical Characteristics** Table 3A. Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>CC</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>CC</sub> - 0.10 | 3.3 | V <sub>CC</sub> | | | I <sub>CCA</sub> | Analog Supply Current | | | 10 | | mA | | I <sub>EE</sub> | Power Supply Current | | | 80 | | mA | ### Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | 2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V | | | 5 | μΑ | | I <sub>IL</sub> | Input Low Current | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | ### Table 3C. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Current; NOTE 1 | | V <sub>CC</sub> – 1.4 | | V <sub>CC</sub> - 0.9 | μΑ | | V <sub>OL</sub> | Output Low Current; NOTE 1 | | V <sub>CC</sub> – 2.0 | | V <sub>CC</sub> – 1.7 | μΑ | | V <sub>SWING</sub> | Peak-to-peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs termination with $50\Omega$ to $V_{CC}$ – 2V. **Table 4. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | | 20 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | ### **AC Electrical Characteristics** Table 5. AC Characteristics, $V_{CC} = 3.3V \pm 5\%, T_A = -40^{\circ}C$ to $85^{\circ}$ | Parameter | Symbol | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>OUT</sub> | Output Frequency | | | | 500 | MHz | | tjit(Ø) | RMS Phase Jitter, Random;<br>NOTE 1 | 500MHz,<br>Integration Range: 12kHz – 20MHz | | 0.72 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 400 | | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Refer to the Phase Noise Plot. # **Typical Phase Noise at 500MHz** ### **Parameter Measurement Information** 3.3V LVPECL Output Load AC Test Circuit **Output Duty Cycle/Pulse Width/Period** **RMS Phase Jitter** **Output Rise/Fall Time** # **Application Information** ### **Power Supply Filtering Technique** As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS843081I-33 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{CC}$ and $V_{CCA}$ should be individually connected to the power supply plane through vias, and 0.01 $\mu$ F bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{CC}$ pin and also shows that $V_{CCA}$ requires that an additional $10\Omega$ resistor along with a $10\mu$ F bypass capacitor be connected to the $V_{CCA}$ pin. Figure 1. Power Supply Filtering ### **Crystal Input Interface** The ICS843081I-33 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. Figure 2. Crystal Input Interface #### LVCMOS to XTAL Interface The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and making R2 $50\Omega$ . Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface #### **Termination for 3.3V LVPECL Outputs** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination #### **Power Considerations** This section provides information on power dissipation and junction temperature for the ICS843081I-33. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843081I-33 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 80mA = 277.2mW - Power (outputs)<sub>MAX</sub> = **30mW/Loaded Output pair** Total Power\_MAX (3.8V, with all outputs switching) = 277.2mW + 30mW = 307.2mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming 0 air flow and a multi-layer board, the appropriate value is 129.5°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.307\text{W} * 129.5^{\circ}\text{C/W} = 124.8^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ for 8 Lead TSSOP, Forced Convection | | $\theta_{\text{JA}}$ by Velocity | | | |---------------------------------------------|----------------------------------|-------|-------| | Meters per Second | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC Standard Test Boards | 129.5°C/W | 125.5 | 123.5 | #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. Figure 5. LVPECL Driver Circuit and Termination To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC} - 2V$ . - For logic high, $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} 0.9V$ $(V_{CC\_MAX} V_{OH\_MAX}) = 0.9V$ - For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CC\_MAX</sub> 1.7V (V<sub>CC\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.7V Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # **Reliability Information** Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for a 8 Lead TSSOP | | $\theta_{JA}$ vs. Air Flow | | | |---------------------------------------------|----------------------------|-------|-------| | Meters per Second | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC Standard Test Boards | 129.5°C/W | 125.5 | 123.5 | #### **Transistor Count** The transistor count for ICS843081I-33 is: 1697 # **Package Outline and Package Dimension** Package Outline - G Suffix for 8 Lead TSSOP **Table 8. Package Dimensions** | All Din | nensions in Mi | llimeters | | | | |------------|----------------|-----------|--|--|--| | Symbol | Minimum | Maximum | | | | | N | 8 | | | | | | Α | | 1.20 | | | | | <b>A</b> 1 | 0.5 | 0.15 | | | | | A2 | 0.80 | 1.05 | | | | | b | 0.19 | 0.30 | | | | | С | 0.09 | 0.20 | | | | | D | 2.90 | 3.10 | | | | | E | 6.40 | Basic | | | | | E1 | 4.30 | 4.50 | | | | | е | 0.65 | Basic | | | | | L | 0.45 | 0.75 | | | | | α | 0° | 8° | | | | | aaa | | 0.10 | | | | Reference Document: JEDEC Publication 95, MO-153 # **Ordering Information** ### **Table 9. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------|--------------------------|--------------------|---------------| | 843081AGI-33 | TBD | 8 Lead TSSOP | Tube | -40°C to 85°C | | 843081AGI-33T | TBD | 8 Lead TSSOP | 2500 Tape & Reel | -40°C to 85°C | | 843081AGI-33LF | Al33L | "Lead-Free" 8 Lead TSSOP | Tube | -40°C to 85°C | | 843081AGI-33LFT | Al33L | "Lead-Free" 8 Lead TSSOP | 2500 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### **Asia Pacific and Japan** Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### Europe IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851