#### Quad intelligent power low side switch - Four low-side output driver with protection diagnostics designed as a conventional switch - 2 channels with 5 A output current capability and $r_{ON}$ = 0.2 $\Omega$ typ. - 2 channels with 3 A output current capability and $r_{ON}$ = 0.3 $\Omega$ typ. - Integrated 60 V Zener diodes output clamping structure - Output slope control - Short circuit protection - Open load detection in ON and OFF condition - Load bypass detection - Overload disable - Signal and power ground loss shutdown - Selective overtemperature shutdown - Electrostatic discharge (ESD) protection #### **Description** The L9349 is a monolithic IC designed to drive inductive loads in low side configurations like hydraulic valves used in ABS systems. Particular care has been taken to protect the device against failures, to avoid electromagnetic interferences and to offer extensive real time diagnostics. The internal pull down current source at the ENable and INput pins assures, that the device is switched off, in case of open input conditions. An output voltage slope limitation is implemented to reduce the EMI. The device is equipped with an integrated Zener diodes clamp for fast inductive load current recirculation. This structure limits the output voltage during the recirculation phase to 50V. The device is self-protected against short circuit at the outputs and overtemperature. For the real time error diagnosis, the voltage and the current of the outputs are compared with internally fixed thresholds to recognize open load in OFF and ON conditions. The output voltages are also compared with each other in OFF condition with a fixed offset, in order to recognize load bypasses. If the over load current threshold is exceeded, the output current will be limited internally during the diagnostic overload delay switch-off time. All four channels are monitored with a status output. The diagnostic output level in connection with different enable and input conditions allows it to recognize the different fail states. Table 1. Device summary | Order code | Package <sup>(1)</sup> | Packing | | | |------------|------------------------|---------------|--|--| | L9349-LF | PowerSO-20 | Tray | | | | L9349TR-LF | PowerSO-20 | Tape and reel | | | <sup>1.</sup> ECOPACK® package (see Section 4: Package information) Contents L9349-LF ### **Contents** | 1 | Bloc | k diagram 5 | |---|------|------------------------------------------------| | 2 | Pins | description 6 | | 3 | Elec | trical specifications | | | 3.1 | Absolute maximum ratings | | | 3.2 | Thermal data 7 | | | 3.3 | Electrical characteristics (operating range) 8 | | | 3.4 | Electrical characteristics | | | 3.5 | Diagnostic | | | 3.6 | Circuit description | | 4 | Pack | rage information | | 5 | Revi | sion history | L9349-LF List of tables ### List of tables | Table 1. | Device summary | 1 | |----------|----------------------------------------------------|----| | Table 2. | Pins description | 6 | | Table 3. | Absolute maximum ratings | 7 | | Table 4. | Thermal data | 7 | | Table 5. | Electrical characteristics (operating range) | 8 | | Table 6. | Electrical characteristics | 8 | | Table 7. | Diagnostic | 10 | | Table 8. | Corresponding filter time for each detected signal | 11 | | Table 9. | Document revision history | 16 | List of figures L9349-LF # **List of figures** | Figure 1. | Block diagram | . 5 | |-----------|---------------------------------------------------|-----| | Figure 2. | Pins connection (top view) | | | Figure 3. | t <sub>FO</sub> clamping time | | | Figure 4. | Output slope (resistive load for testing) | | | Figure 5. | Timing (t <sub>DOL</sub> , t <sub>DIOL</sub> ) | | | Figure 6. | Block diagram - Open load voltage detection | | | Figure 7. | Logic diagram | | | Figure 8. | Application circuit diagram | | | Figure 9. | PowerSO-20 mechanical data and package dimensions | | L9349-LF Block diagram ## 1 Block diagram Figure 1. Block diagram 5/ Pins description L9349-LF ### 2 Pins description Figure 2. Pins connection (top view) Table 2. Pins description | Table 2. | . I III3 U | escription | |----------|------------|----------------| | N° | Pin | Function | | 1 | PGND | Power Ground | | 2 | Out1 | Output 1 (5A) | | 3 | D1 | Diagnostic 1 | | 4 | IN4 | Input 4 | | 5 | VS | Supply Voltage | | 6 | NC | Not Connected | | 7 | IN3 | Input 3 | | 8 | D2 | Diagnostic 2 | | 9 | Out2 | Output 2 (5A) | | 10 | PGND | Power Ground | | 11 | PGND | Power Ground | | 12 | Out3 | Output 3 (3A) | | 13 | D3 | Diagnostic 3 | | 14 | IN2 | Input 2 | | 15 | GND | Signal Ground | | 16 | EN | Common Enable | | 17 | IN1 | Input 1 | | 18 | D4 | Diagnostic 4 | | 19 | Out4 | Output 4 (3A) | | 20 | PGND | Power Ground | ## 3 Electrical specifications ### 3.1 Absolute maximum ratings Table 3. Absolute maximum ratings | Symbol | Parameter | Conditions | Value | Unit | |---------------------|------------------------------------------------|---------------------------------------------|--------------------------------------|------| | V <sub>S</sub> | DC supply voltage | | -0.3 to 32 | V | | V <sub>SP</sub> | Supply voltage pulse (duration <200ms) | | -0.3 to 45 | ٧ | | $ dV_S/dt $ | Supply voltage slope | | 10 | V/μs | | V <sub>IN, EN</sub> | Input voltage | 10mA | -1.5 to 6 | V | | $V_D$ | Diagnostic DC output voltage | I 50mA | -0.3 to 16 | > | | V <sub>ODC</sub> | DC output voltage | | -0.3 to 45 | ٧ | | I <sub>O1, 2</sub> | DC output current out 1, 2 | | >5 (Min.)<br>internal limited (Max.) | Α | | I <sub>O3, 4</sub> | DC output current out 3, 4 | | >3 (Min.)<br>internal limited (Max.) | Α | | I <sub>OR1, 2</sub> | Reverse output current | | -5 | Α | | I <sub>OR3, 4</sub> | Reverse output current | | -3 | Α | | E <sub>O1, 2</sub> | Switch-off energy for inductive | $t_{EO} = 250 \mu s$ , <sup>(1)</sup> | 50 | mJ | | E <sub>O3, 4</sub> | loads | T = 5ms | 30 | mJ | | $\Delta V_{GND}$ | GND potential difference | $T_j = -40 \text{ to } 150^{\circ}\text{C}$ | ±0.3 | ٧ | | т. | Junction temperature during switch- | $\Sigma t \leq 30 \text{ min}$ | 175 | °C | | T <sub>jEO</sub> | off | $\Sigma t \leq 15 \text{ min}$ | 190 | °C | | T <sub>j</sub> | Junction temperature | | -40 to T <sub>jDIS</sub> | °C | | T <sub>stg</sub> | Storage temperature | | -55 to 150 | °C | | T <sub>jDIS</sub> | Thermal disable junction temperature threshold | | 180 to 210 | °C | | ESD | Electrostatical discharging | MIL883C | +-2 | kV | | ESD | OUT1 - 4 | vs. Common-GND<br>(PGNDs + GND) | +-4 | kV | <sup>1.</sup> t<sub>EO</sub> is the clamping time (see *Figure 3*) ### 3.2 Thermal data Table 4. Thermal data | Symbol | Parameter | Value | Unit | |------------------------|-------------------------------------|-------|------| | R <sub>Th j-case</sub> | Thermal resistance junction to case | 3 | °C/W | ### 3.3 Electrical characteristics (operating range) The electrical characteristics are valid within the below defined operating range, unless otherwise specified. Table 5. Electrical characteristics (operating range) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-----------------|----------------------|---------------------------------------------------|------|------|-------------------|------| | V <sub>S</sub> | Board supply voltage | | 4.5 | 12 | 32 | V | | T <sub>j1</sub> | lunation tomporatura | | -40 | | 150 | °C | | T <sub>j2</sub> | Junction temperature | $\Sigma t \le 15 \text{min}^{(1)}$ over life time | 150 | | T <sub>jDIS</sub> | °C | <sup>1.</sup> Parameters guaranteed by correlation #### 3.4 Electrical characteristics Table 6. Electrical characteristics ( $V_S = 4.5$ to 32V; $-40^{\circ}C \le T_{i1} \le 150^{\circ}C < T_{i2} \le T_{iDIS}$ , unless otherwise specified.) | Comple a l | Parameter | Test conditions | Values T <sub>j1</sub> | | | Values T <sub>j2</sub> | | | |------------------------|-----------------------------------|----------------------------------------------------------------------------------|---------------------------|--------------------------|---------------------------|------------------------|------|------| | Symbol | | | Min. | Тур. | Max. | Min. | Max. | Unit | | Supply | | | | | | | | | | I <sub>VS OFF</sub> | DC supply current Off | EN = 1.0V | | 5 | 10 | | | mA | | I <sub>vs on</sub> | DC supply current On | $V_{S} \le 14V; V_{IN}, V_{EN} = 2V$ | | 8 | | | | mA | | Diagnostic | outputs D1 - D4 | | | | | | | | | $V_{DL}$ | Diagnostic output low voltage | $I_D \leq 3mA$ | | 0.65 | 1.0 | | 1.5 | V | | I <sub>DLE</sub> | Diagnostic output leakage current | V <sub>D</sub> = 14V <sup>(1)</sup> | | 0.1 | 2 | | 20 | μА | | Outputs Ou | t 1 - Out 4 | | | | | | | • | | R <sub>DSON 1, 2</sub> | | $T_j = 25^{\circ}C$<br>$T_j = 150^{\circ}C$<br>$V_S > 9.5V I_{O1,2} = 2A$ | | 200 | 300<br>500 | | | mΩ | | R <sub>DSON 3, 4</sub> | Output On resistance | $T_j = 25^{\circ}C$<br>$T_j = 150^{\circ}C$<br>$V_S > 9.5V$<br>$I_{O3,4} = 1.3A$ | | 300 | 450<br>750 | | | mΩ | | V <sub>Z</sub> | Z-diode clamping voltage | I <sub>OCL</sub> ≥ 200mA | 45 | | 60 | | | V | | R <sub>O</sub> | Output pull down resistor | VS > 9.5V<br>EN = 0V | 10 | | 40 | | 50 | kΩ | | V <sub>OUV 1-4</sub> | Open load voltage threshold | V <sub>IN</sub> = 1V | 0.525 x<br>V <sub>S</sub> | 0.55 x<br>V <sub>S</sub> | 0.575 x<br>V <sub>S</sub> | | | V | Table 6.Electrical characteristics (continued) $(V_S = 4.5 \text{ to } 32V; -40^{\circ}C \le T_{j1} \le 150^{\circ}C < T_{j2} \le T_{jDIS}, \text{ unless otherwise specified.})$ | O much all | Davamatav | Test conditions | · <u>JDI</u> 3, «··· | Values T <sub>j1</sub> | ı | Valu | Unit | | |-------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------|------|------|------| | Symbol | Parameter | | Min. | Тур. | Max. | Min. | Max. | Unit | | V <sub>OUV hys 1-4</sub> | Hysteresis | | | 0.003 x<br>V <sub>S</sub> | | | | V | | ΔV <sub>OUV 1-4</sub> ,<br>2-3, 4-1, 3-2 | Open load difference voltage threshold | $\begin{aligned} &V_{IN1,4/2,3}=1V\ V_S \leq \\ &16V \\ &V_{OC} \geq 4.5V \\ &V_{OC} = output\ voltage\ of \\ &other\ channel \end{aligned}$ | V <sub>OC</sub> -<br>1.0V | V <sub>OC</sub> -<br>1.25V | V <sub>OC</sub> -<br>1.5V | | | ٧ | | ΔV <sub>OUV</sub> hys 1-<br>4, 2-3,<br>4-1, 3-2 | Open load hysteresis | | | 40 | | | | mV | | I <sub>OUC 1, 2, 3, 4</sub> | Open load current threshold | V <sub>EN</sub> =V <sub>IN</sub> =2V;<br>V <sub>S</sub> =6.5 - 16V | 160 | 320 | 480 | | | mA | | I <sub>00C 1, 2</sub> | Over load current | V <sub>S</sub> > 6.5V; | 5 | 10 | | | | Α | | I <sub>OOC 3, 4</sub> | threshold | V <sub>OUT</sub> = 32V | 3 | 6 | | | | Α | | T <sub>SD</sub> | Thermal shut down | | 180 | 195 | 210 | | | °C | | T <sub>SD-hys</sub> | Thermal shut down hysteresis | | | 20 | | | | °C | | I <sub>OUT-LE</sub> | OUT leakage current | V <sub>OUT</sub> = 20V<br>V <sub>S</sub> = 0V | | | 5 | | | μА | | Inputs IN1-4 | , EN | | | | | | | • | | V <sub>IN,EN L</sub> | Logic input/enable low voltage | | -0.3 | | 1 | | | V | | V <sub>IN,EN H</sub> | Logic input/enable high voltage | IN, EN | 2.0 | | 6 | | | V | | V <sub>EN,IN hys</sub> | Logic input hysteresis | | 50 | 100 | | | | mV | | I <sub>IN</sub> | Input sink current | 2V < V <sub>IN</sub> , V <sub>EN</sub> < 6V (2) | 10 | 20 | 40 | | | μА | | I <sub>EN</sub> | Enable sink current | $V_{IN}, V_{EN} < V_{S}$ | 10 | 20 | 40 | | | μА | | Timing | | | | • | | • | • | | | t <sub>ON</sub> | Output delay ON time | I <sub>O</sub> = 1A<br>V <sub>S</sub> = 12V<br>(3) Figure 4 | | 4 | 25 | | | μS | | t <sub>f,r</sub> | Output fall and rise time | I <sub>O</sub> = 1A<br>V <sub>S</sub> = 12V<br>Figure 4 | 3 | 10 | 30 | | | μS | | t <sub>OFF</sub> | Output delay OFF time | I <sub>O</sub> = 1A<br>V <sub>S</sub> = 12V<br>(3) Figure 4 | 5 | 15 | 30 | | | μS | 9/17 Table 6. Electrical characteristics (continued) (V<sub>S</sub> = 4.5 to 32V; -40°C $\leq$ T<sub>i1</sub> $\leq$ 150°C < T<sub>i2</sub> $\leq$ T<sub>iDIS</sub>, unless otherwise specified.) | Symbol | Parameter | Test conditions | Values T <sub>j1</sub> | | | Values T <sub>j2</sub> | | Unit | |-------------------------|-------------------------------------------|------------------------------------------|------------------------|------|------|------------------------|------|-------| | Symbol | Parameter | rest conditions | Min. | Тур. | Max. | Min. | Max. | Ullit | | t <sub>DH-L, Diag</sub> | Diag. delay output<br>OFF time | <sup>(3)</sup> Figure 4 | 8 | | 65 | | 90 | μS | | t <sub>D IOU</sub> | Diagnostic open load delay time | 9V< V <sub>S</sub> <16V, <i>Figure 5</i> | | 8 | 50 | | | μS | | t <sub>DOL</sub> | Diagnostic overload delay switch-OFF time | 9V< V <sub>S</sub> <16V, <i>Figure 5</i> | 6 | | 65 | | | μS | | t <sub>filt</sub> | Filter time | | 4 | | 24 | | | μS | | PGND | | | | | | | | | | PGND <sub>loss,h</sub> | Power GND loss threshold high | | | 3 | | | | V | | PGND <sub>loss,l</sub> | Power GND loss<br>threshold low | | | 2 | | | | ٧ | <sup>1.</sup> The diagnostic output is short circuit protected up to $V_D = 16V$ ### 3.5 Diagnostic Table 7. Diagnostic | Conc | litions | EN | IN | OUT | DIAG. | |-----------------------------|--------------------------------------------|----|-----|-----|-------| | | L | Х | off | L | | | Normal | function | Н | L | off | L | | | Н | Н | on | Н | | | GND short | V <sub>Otyp</sub> < 0.55VS | L | Х | off | Н | | Load bypass | $\Delta V_{O1-4/2-3} \ge 1.25V$ | Н | L | off | Н | | Open load | I <sub>O1,2,3,4typ</sub> < 320mA | Н | Н | on | L | | T <sub>jtyp</sub> ≥ 190°C C | vertemperature | Х | X | off | L | | Over load | $I_{Omin 1,2} > 5A$<br>$I_{Omin 3,4} > 3A$ | Н | Н | off | L | | SGND or PGND loss | channel off | Х | L | off | Н | | SGND or PGND loss | channel on | Н | Н | off | L | <sup>2.</sup> Open pins (EN, IN) are detected as low <sup>3.</sup> $V_S = 9 \text{ to } 16V \land I_{OUC} \le I_O \le I_{OOC}$ #### 3.6 Circuit description The L9349 is a quad low side driver for inductive loads like valves in automotive environment. The internal pull down current sources at the ENable and INput pins assure in case of open input conditions that the device is switched off. An output voltage slope limitation for du/dt is implemented to reduce the EMI. An integrated active flyback voltage limitation clamps the output voltage during the flyback phase to 50 V. Each driver is protected against short circuit at $V_{OUT}$ < 32V and thermal overload. In short circuit condition the output will be disabled after a short delay time $t_{DOL}$ . The thermal disable for $T_J > 180\,^{\circ}\text{C}$ of the output will be reset if the junction temperature decreases about 20 $^{\circ}\text{C}$ below the disable threshold temperature. The overtemperature, overload and groundloss information is stored until IN is low. For the real time error diagnosis the voltage and the current of the outputs are compared with internal fixed values $V_{OUV}$ for OFF and $I_{OUC}$ for ON conditions to recognize open load ( $R_{L} \geq 20 K\Omega$ , $R_{L} > 38\Omega$ ) in OFF and ON conditions. Also the output voltages $V_{O1-4}$ are compared to each other output in OFF condition with a fixed offset of $\Delta V_{OUV}$ to recognize load bypasses. The $\Delta V_{OUV}$ diagnoses is suppressed during the flyback phases of the compared output. The outputs 1 and 4 are compared for $\Delta V_{OUV}$ and also outputs 2 and 3 are compared. The diagnostic output level in connection with different ENable and INput conditions allows to recognize different fail states, like overtemp, short to V<sub>S</sub>, short to GND, bypass to GND and disconnected load (see *Table 7: Diagnostic*). The diagnostic output is protected against short circuit. Exceeding the over load current threshold $I_{OOC}$ , the output current will be limited internally during the diagnostic overload delay switch-off time $t_{DOL}$ . The device complies the $I_{SO}$ pulses imposed to the supply voltage of the valves without any failures of the functionality. Therefore some diagnostic functions are internal filtered. The following table shows the corresponding filter time for each detected signal. Table 8. Corresponding filter time for each detected signal | | ON State<br>EN and IN =<br>HIGH | OFF State<br>EN or IN,<br>= LOW | min.<br>Filter<br>time | Reset done by | |-----------------------------------------------------|---------------------------------|---------------------------------|------------------------|---------------| | Overloading of output (also shorted load to supply) | Х | | 4μs | INx = "LOW" | | Open load (under voltage detection) | | Х | - | | | Open load (under current detection) | Х | | - | | | Overtemperature | Х | | 4μs | INx = "LOW" | | Power-signal GND-loss | Х | | 4μs | INx = "LOW" | | Power-signal GND-loss | | Х | 4μs | | | Openload difference | | Х | 4μs | | 5/ Figure 3. t<sub>EO</sub> clamping time Figure 4. Output slope (resistive load for testing) Figure 6. Block diagram - Open load voltage detection Figure 7. Logic diagram Figure 8. Application circuit diagram L9349-LF Package information ### 4 Package information In order to meet environmental requirements, ST (also) offers these devices in ECOPACK<sup>®</sup> packages. ECOPACK<sup>®</sup> packages are lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 9. PowerSO-20 mechanical data and package dimensions | DIM. | mm | | | inch | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|------|-------|-------|-------| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | | | 3.6 | | | 0.142 | | a1 | 0.1 | | 0.3 | 0.004 | | 0.012 | | a2 | | | 3.3 | | | 0.130 | | a3 | 0 | | 0.1 | 0.000 | | 0.004 | | b | 0.4 | | 0.53 | 0.016 | | 0.021 | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | D (1) | 15.8 | | 16 | 0.622 | | 0.630 | | D1 (2) | 9.4 | | 9.8 | 0.370 | | 0.386 | | E | 13.9 | | 14.5 | 0.547 | | 0.570 | | е | | 1.27 | | | 0.050 | | | e3 | | 11.43 | | | 0.450 | | | E1 (1) | 10.9 | | 11.1 | 0.429 | | 0.437 | | E2 | | | 2.9 | | | 0.114 | | E3 | 5.8 | | 6.2 | 0.228 | | 0.244 | | G | 0 | | 0.1 | 0.000 | | 0.004 | | Ι | 15.5 | | 15.9 | 0.610 | | 0.626 | | h | | | 1.1 | | | 0.043 | | L | 0.8 | | 1.1 | 0.031 | | 0.043 | | Ζ | 8°(typ.) | | | | | | | S | 8° (max. ) | | | | | | | Т | | 10 | | | 0.394 | | | (1) "D and E1" do not include mold flash or protusions. - Mold flash or protusions shall not exceed 0.15mm (0.006") - Critical dimensions: "E", "G" and "a3", (2) For subcontractors, the limit is the one quoted in jedec MO-166 | | | | | | | OUTLINE AND MECHANICAL DATA Revision history L9349-LF # 5 Revision history Table 9. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20-Sep-2002 | 4 | Initial release. | | 09-Sep-2008 | 5 | Document reformatted. Updated feature and description on page 1. Added <i>Table 1: Device summary on page 1.</i> Updated <i>Table 3: Absolute maximum ratings on page 7.</i> | | 20-Sep-2013 | 6 | Updated disclaimer. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com