#### Important notice Dear Customer, On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below. Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email) Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below: - © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved Should be replaced with: - © Nexperia B.V. (year). All rights reserved. If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding, Kind regards, Team Nexperia ### INTEGRATED CIRCUITS # DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines ## 74HC/HCT173 Quad D-type flip-flop; positive-edge trigger; 3-state Product specification File under Integrated Circuits, IC06 December 1990 ### 74HC/HCT173 #### **FEATURES** - · Gated input enable for hold (do nothing) mode - · Gated output enable control - Edge-triggered D-type register - · Asynchronous master reset - · Output capability: bus driver - I<sub>CC</sub> category: MSI #### **GENERAL DESCRIPTION** The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs ( $Q_0$ to $Q_3$ ) and master reset (MR). When the two data enable inputs $(\overline{E}_1 \text{ and } \overline{E}_2)$ are LOW, the data on the $D_n$ inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both $\overline{E}_n$ inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition. The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition. The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs $(\overline{OE}_1 \text{ and } \overline{OE}_2)$ are LOW, the data in the register is presented to the $Q_n$ outputs. When one or both $\overline{OE}_n$ inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the $\overline{OE}_n$ transition does not affect the clock and reset operations. #### **QUICK REFERENCE DATA** $GND = 0 V; T_{amb} = 25 °C; t_r = t_f = 6 ns$ | SYMBOL | DADAMETED | CONDITIONS | TYP | LINUT | | |-------------------------------------|---------------------------------------------|-----------------------------------------------|-----|-------|------| | | PARAMETER | CONDITIONS | НС | нст | UNIT | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | | | | | | CP to Q <sub>n</sub> | | 17 | 17 | ns | | | MR to Q <sub>n</sub> | | 13 | 17 | ns | | f <sub>max</sub> | maximum clock frequency | | 88 | 88 | MHz | | C <sub>I</sub> | input capacitance | | 3.5 | 3.5 | pF | | C <sub>PD</sub> | power dissipation capacitance per flip-flop | notes 1 and 2 | 20 | 20 | pF | #### Notes 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ): $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$ where: f<sub>i</sub> = input frequency in MHz $f_o$ = output frequency in MHz $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ C<sub>L</sub> = output load capacitance in pF V<sub>CC</sub> = supply voltage in V 2. For HC the condition is $V_I = GND$ to $V_{CC}$ For HCT the condition is $V_I = GND$ to $V_{CC} - 1.5$ V #### ORDERING INFORMATION See "74HC/HCT/HCU/HCMOS Logic Package Information". ### 74HC/HCT173 ### **PIN DESCRIPTION** | PIN NO. | SYMBOL | NAME AND FUNCTION | |----------------|------------------------------------|-------------------------------------------| | 1, 2 | $\overline{OE}_1, \overline{OE}_2$ | output enable input (active LOW) | | 3, 4, 5, 6 | Q <sub>0</sub> to Q <sub>3</sub> | 3-state flip-flop outputs | | 7 | СР | clock input (LOW-to-HIGH, edge-triggered) | | 8 | GND | ground (0 V) | | 9, 10 | $\overline{E}_1, \overline{E}_2$ | data enable inputs (active LOW) | | 14, 13, 12, 11 | D <sub>0</sub> to D <sub>3</sub> | data inputs | | 15 | MR | asynchronous master reset (active HIGH) | | 16 | V <sub>CC</sub> | positive supply voltage | ### Quad D-type flip-flop; positive-edge trigger; 3-state ### 74HC/HCT173 ### **FUNCTION TABLE** | DECISTED OPERATING MODES | | IN | OUTPUTS | | | | |--------------------------|--------|----------|----------------|----------------|----------------|----------------------------------| | REGISTER OPERATING MODES | MR | СР | Ē <sub>1</sub> | E <sub>2</sub> | D <sub>n</sub> | Q <sub>n</sub> (register) | | reset (clear) | Н | Х | Х | Х | Х | L | | parallel load | L<br>L | <b>↑</b> | I<br>I | <br> | l<br>h | L<br>H | | hold (no change) | L | X | h<br>X | X<br>h | X<br>X | q <sub>n</sub><br>q <sub>n</sub> | | 3-STATE BUFFER OPERATING MODES | INPU <sup>*</sup> | OUTPUTS | | | | | | |--------------------------------|---------------------------|-----------------|-----------------|-------|----------------|----------------|----------------| | 3-STATE BUFFER OPERATING MODES | Q <sub>n</sub> (register) | ŌE <sub>1</sub> | OE <sub>2</sub> | $Q_0$ | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | | road | L | L | L | L | L | L | L | | read | H | L | L | Н | Н | Н | Н | | diaphlad | Х | Н | Χ | Z | Z | Z | Z | | disabled | X | X | Н | Z | Z | Z | Ζ | ### **Notes** - 1. H = HIGH voltage level - h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition - L = LOW voltage level - I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition - q = lower case letters indicate the state of the referenced input (or output) one set-up time prior to the LOW-to-HIGH CP transition - X = don't care - Z = high impedance OFF-state - ↑ = LOW-to-HIGH CP transition ### 74HC/HCT173 ### Quad D-type flip-flop; positive-edge trigger; 3-state 74HC/HCT173 ### DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: bus driver I<sub>CC</sub> category: MSI ### **AC CHARACTERISTICS FOR 74HC** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | T <sub>amb</sub> (°C) | | | | | | | | TEST CONDITIONS | | | |-------------------------------------|-----------------------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|------------------------|------------|--| | SYMBOL | PARAMETER | | | | 74HC | ; | | | UNIT | | WAVEFORMS | | | STIMBUL | PARAMETER | +25 | | | -40 to +85 | | -40 to +125 | | UNII | V <sub>CC</sub><br>(V) | WAVEFORWIS | | | | | min. | typ. | max. | min. | max. | min. | max. | | (-, | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub> | | 55<br>20<br>16 | 175<br>35<br>30 | | 220<br>44<br>37 | | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | | t <sub>PHL</sub> | propagation delay<br>MR to Q <sub>n</sub> | | 44<br>16<br>13 | 150<br>30<br>26 | | 190<br>38<br>33 | | 225<br>45<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time $\overline{OE}_n$ to $Q_n$ | | 52<br>19<br>15 | 150<br>30<br>26 | | 190<br>38<br>33 | | 225<br>45<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time $\overline{OE}_n$ to $Q_n$ | | 52<br>19<br>15 | 150<br>30<br>26 | | 190<br>38<br>33 | | 225<br>45<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 14<br>5<br>4 | 60<br>12<br>10 | | 75<br>15<br>13 | | 90<br>18<br>15 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | | t <sub>W</sub> | clock pulse width<br>HIGH or LOW | 80<br>16<br>14 | 14<br>5<br>4 | | 100<br>20<br>17 | | 120<br>24<br>20 | | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | | t <sub>W</sub> | master reset pulse<br>width; HIGH | 80<br>16<br>14 | 14<br>5<br>4 | | 100<br>20<br>17 | | 120<br>24<br>20 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | t <sub>rem</sub> | removal time<br>MR to CP | 60<br>12<br>10 | -8<br>-3<br>-2 | | 75<br>15<br>13 | | 90<br>18<br>15 | | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | | t <sub>su</sub> | $\begin{array}{c} \text{set-up time} \\ \overline{E}_n \text{ to CP} \end{array}$ | 100<br>20<br>17 | 33<br>12<br>10 | | 125<br>25<br>21 | | 150<br>30<br>26 | | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | | t <sub>su</sub> | set-up time<br>D <sub>n</sub> to CP | 60<br>12<br>10 | 17<br>6<br>5 | | 75<br>15<br>13 | | 90<br>18<br>15 | | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | ### Quad D-type flip-flop; positive-edge trigger; 3-state ### 74HC/HCT173 | | | | | - | Г <sub>ать</sub> (° | C) | | | | TES | T CONDITIONS | |------------------|-----------------------------------------------------------------------------------|-----------------|-----------------|------|---------------------|-------|-----------------|--------|------|-------------------|--------------| | SYMBOL | PARAMETER | | | | 74HC | ; | | | | | WAVEFORMS | | STIMBUL | PARAMETER | | +25 | | −40 t | o +85 | -40 t | o +125 | UNIT | V <sub>CC</sub> | WAVEFORING | | | | min. | typ. | max. | min. | max. | min. | max. | | (-, | | | t <sub>h</sub> | $\begin{array}{c} \text{hold time} \\ \overline{E}_{n} \text{ to CP} \end{array}$ | 0<br>0<br>0 | -17<br>-6<br>-5 | | 0<br>0<br>0 | | 0<br>0<br>0 | | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | t <sub>h</sub> | hold time<br>D <sub>n</sub> to CP | 1<br>1<br>1 | -11<br>-4<br>-3 | | 1<br>1<br>1 | | 1<br>1<br>1 | | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | f <sub>max</sub> | maximum clock pulse frequency | 6.0<br>30<br>35 | 26<br>80<br>95 | | 4.8<br>24<br>28 | | 4.0<br>20<br>24 | | MHz | 2.0<br>4.5<br>6.0 | Fig.6 | ### Quad D-type flip-flop; positive-edge trigger; 3-state 74HC/HCT173 ### DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: bus driver I<sub>CC</sub> category: MSI ### Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD COEFFICIENT | |---------------------------------------|-----------------------| | $\overline{OE}_{1,}\overline{OE}_{2}$ | 0.50 | | MR | 0.60 | | $ \overline{E}_1,\overline{E}_2 $ | 0.40 | | $D_n$ | 0.25 | | D <sub>n</sub> CP | 1.00 | ### Quad D-type flip-flop; positive-edge trigger; 3-state 74HC/HCT173 ### **AC CHARACTERISTICS FOR 74HCT** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | T <sub>amb</sub> (°C) | | | | | | | | | TES | T CONDITIONS | | | |-------------------------------------|--------------------------------------------------------|------|------|------|------------|------|-------------|------|------|-------------------|--------------|--|--| | SYMBOL | PARAMETER | | | | 74HC | Γ | | | UNIT | NIT V WAVEFORMS | | | | | STIVIBUL | PARAWIETER | +25 | | | -40 to +85 | | -40 to +125 | | UNII | V <sub>CC</sub> | WAVEFORING | | | | | | min. | typ. | max. | min. | max. | min. | max. | | (', | | | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub> | | 20 | 40 | | 50 | | 60 | ns | 4.5 | Fig.6 | | | | t <sub>PHL</sub> | propagation delay MR to Q <sub>n</sub> | | 20 | 37 | | 46 | | 56 | ns | 4.5 | Fig.7 | | | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time $\overline{OE}_n$ to $Q_n$ | | 20 | 35 | | 44 | | 53 | ns | 4.5 | Fig.8 | | | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time $\overline{OE}_n$ to $Q_n$ | | 19 | 30 | | 38 | | 45 | ns | 4.5 | Fig.8 | | | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 5 | 12 | | 15 | | 19 | ns | 4.5 | Fig.6 | | | | t <sub>W</sub> | clock pulse width<br>HIGH or LOW | 16 | 7 | | 20 | | 24 | | ns | 4.5 | Fig.6 | | | | t <sub>W</sub> | master reset pulse width; HIGH | 15 | 6 | | 19 | | 22 | | ns | 4.5 | Fig.7 | | | | t <sub>rem</sub> | removal time<br>MR to CP | 12 | -2 | | 15 | | 18 | | ns | 4.5 | Fig.7 | | | | t <sub>su</sub> | set-up time $\overline{E}_n$ to CP | 22 | 13 | | 28 | | 33 | | ns | 4.5 | Fig.9 | | | | t <sub>su</sub> | set-up time<br>D <sub>n</sub> to CP | 12 | 7 | | 15 | | 18 | | ns | 4.5 | Fig.9 | | | | t <sub>h</sub> | hold time<br>E <sub>n</sub> to CP | 0 | -6 | | 0 | | 0 | | ns | 4.5 | Fig.9 | | | | t <sub>h</sub> | hold time<br>D <sub>n</sub> to CP | 0 | -3 | | 0 | | 0 | | ns | 4.5 | Fig.9 | | | | f <sub>max</sub> | maximum clock pulse frequency | 30 | 80 | | 24 | | 20 | | MHz | 4.5 | Fig.6 | | | ### 74HC/HCT173 #### **AC WAVEFORMS** (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.6 Waveforms showing the clock (CP) to output (Q<sub>n</sub>) propagation delays, the clock pulse width, the output transition times and the maximum clock pulse frequency. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.7 Waveforms showing the master reset (MR) pulse width, the master reset to output $(Q_n)$ propagation delays and the master reset to clock (CP) removal time. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.8 Waveforms showing the 3-state enable and disable times. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. Fig.9 Waveforms showing the data set-up and hold times from input $(\overline{E}n, D_n)$ to clock (CP). ### **PACKAGE OUTLINES** See "74HC/HCT/HCU/HCMOS Logic Package Outlines".