# **Power MOSFET** # 30 V, 54 A, Single N-Channel, DPAK/IPAK #### **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant ### **Applications** - CPU Power Delivery - DC-DC Converters #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Parar | Parameter | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|----------------------|------|----| | Drain-to-Source Volta | V <sub>DSS</sub> | 30 | V | | | | Gate-to-Source Volta | Gate-to-Source Voltage | | | | V | | Continuous Drain<br>Current (R <sub>B,IA</sub> ) | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 14 | Α | | (Note 1) | | T <sub>A</sub> = 100°C | | 9.9 | | | Power Dissipation (R <sub>θJA</sub> ) (Note 1) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 2.6 | W | | Continuous Drain<br>Current (R <sub>0JA</sub> ) (Note | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 10.3 | Α | | 2) | Steady<br>State | T <sub>A</sub> = 100°C | | 7.3 | | | Power Dissipation (R <sub>θJA</sub> ) (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.38 | W | | Continuous Drain<br>Current (R <sub>B.IC</sub> ) | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 54 | Α | | (Note 1) | | T <sub>C</sub> = 100°C | | 38 | | | Power Dissipation $(R_{\theta JC})$ (Note 1) | | T <sub>C</sub> = 25°C | P <sub>D</sub> | 37.5 | W | | Pulsed Drain Current | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub> | 223 | Α | | Current Limited by Pac | kage | T <sub>A</sub> = 25°C | I <sub>DmaxPkg</sub> | 90 | Α | | Operating Junction and | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C | | | | Source Current (Body I | I <sub>S</sub> | 32 | Α | | | | Drain to Source dV/dt | dV/dt | 6.5 | V/ns | | | | Single Pulse Drain-to-Source Avalanche Energy (T <sub>J</sub> = 25°C, V <sub>DD</sub> = 50 V, V <sub>GS</sub> = 10 V, L = 0.1 mH, $I_{L(pk)}$ = 31 A, $R_G$ = 25 $\Omega$ ) | | | E <sub>AS</sub> | 48 | mJ | | Lead Temperature for S (1/8" from case for 10 s | TL | 260 | °C | | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | 30 V | 5.5 mΩ @ 10 V | 54 A | | 30 V | 8.0 mΩ @ 4.5 V | 5 <del>4</del> A | CASE 369AA **DPAK** (Bent Lead) STYLE 2 CASE 369AD **IPAK** (Straight Lead) CASE 369D **IPAK** (Straight Lead DPAK) ## **MARKING DIAGRAMS** & PIN ASSIGNMENTS = Year WW = Work Week 4906N = Device Code = Pb-Free Package ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. 1 #### THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|--------------------|-------|------| | Junction-to-Case (Drain) | $R_{ heta JC}$ | 4.0 | °C/W | | Junction-to-Tab (Drain) | $R_{ heta JC-TAB}$ | 4.3 | | | Junction-to-Ambient - Steady State (Note 1) | $R_{ heta JA}$ | 58 | | | Junction-to-Ambient - Steady State (Note 2) | $R_{ heta JA}$ | 109 | | - Surface-mounted on FR4 board using 1 in sq pad size, 1 oz Cu. Surface-mounted on FR4 board using the minimum recommended pad size. ### **ELECTRICAL CHARACTERISTICS** (T<sub>.I</sub> = 25°C unless otherwise noted) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | • | | • | | • | • | • | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 15 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | $V_{DS} = 24 V$ | T <sub>J</sub> = 125°C | | | 10 | 1 | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 V, V_{G}$ | S = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> | = 250 μA | 1.0 | 1.6 | 2.2 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 4.0 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V | I <sub>D</sub> = 30 A | | 4.6 | 5.5 | mΩ | | | | | I <sub>D</sub> = 15 A | | 4.6 | | 1 | | | _ | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 30 A | | 6.5 | 8.0 | 1 | | | | | I <sub>D</sub> = 15 A | | 6.5 | | 1 | | Forward Transconductance | gFS | V <sub>DS</sub> = 1.5 V, | I <sub>D</sub> = 30 A | | 52 | | S | | CHARGES AND CAPACITANCES | | | • | | | | | | Input Capacitance | C <sub>iss</sub> | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = 15 \text{ V}$ | | | 1932 | | pF | | Output Capacitance | C <sub>oss</sub> | | | | 642 | | 1 | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | | 19 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 15 V, | | | 11 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | | | | 3.0 | | | | Gate-to-Source Charge | Q <sub>GS</sub> | I <sub>D</sub> = 30 | | | 5.9 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | - | | 1.8 | | 1 | | Total Gate Charge | $Q_{G(TOT)}$ | V <sub>GS</sub> = 10 V, V<br>I <sub>D</sub> = 30 | | | 24 | | nC | | SWITCHING CHARACTERISTICS (Note | e 4) | | | | | • | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 13 | | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 4.5 V, V | 'ns = 15 V. | | 21 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_{D} = 15 \text{ A}, R_{0}$ | | | 20 | | 1 | | Fall Time | t <sub>f</sub> | | ļ | | 3.7 | | 1 | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 7.7 | | ns | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 10 V, V | ns = 15 V. | | 19 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_D = 15 \text{ A}, R_0$ | | | 22 | | 1 | | Fall Time | t <sub>f</sub> | | | | 2.3 | | 1 | - 3. Pulse Test: Pulse Width $\leq$ 300 $\mu\text{s},$ Duty Cycle $\leq$ 2%. - 4. Switching characteristics are independent of operating junction temperatures. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Parameter | Symbol | Test Co | Test Condition | | Тур | Max | Unit | |---------------------------------|-----------------|----------------------------|------------------------------------------|--|--------|-----|------| | DRAIN-SOURCE DIODE CHARACTERI | STICS | • | | | • | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | 0.87 | 1.1 | V | | | | I <sub>S</sub> = 30 A | T <sub>J</sub> = 125°C | | 0.76 | | | | Reverse Recovery Time | t <sub>RR</sub> | | • | | 33 | | ns | | Charge Time | ta | V <sub>GS</sub> = 0 V, dls | V <sub>GS</sub> = 0 V, dls/dt= 100 A/μs, | | 17 | | | | Discharge Time | tb | I <sub>S</sub> = 30 A | | | 16 | | | | Reverse Recovery Time | Q <sub>RR</sub> | | | | 25 | | nC | | PACKAGE PARASITIC VALUES | | | | | | | | | Source Inductance (Note 5) | L <sub>S</sub> | | | | 2.85 | | nH | | Drain Inductance, DPAK | L <sub>D</sub> | 1 | | | 0.0164 | | | | Drain Inductance, IPAK (Note 5) | L <sub>D</sub> | T <sub>A</sub> = 25°C 1.88 | | | | | | | Gate Inductance (Note 5) | L <sub>G</sub> | 4.9 | | | | | | | Gate Resistance | R <sub>G</sub> | 1 | | | 1.0 | 2.0 | Ω | <sup>5.</sup> Assume terminal length of 110 mils. #### TYPICAL PERFORMANCE CURVES 100 $V_{DS} \ge 10 \text{ V}$ ID, DRAIN CURRENT (AMPS) 80 $T_J = 125^{\circ}C$ 60 T<sub>J</sub> = 25°C 40 20 $T_J = -55^{\circ}C$ 2.5 5 2 3 3.5 4.5 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Drain Voltage #### **TYPICAL PERFORMANCE CURVES** Figure 7. Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature ### **TYPICAL PERFORMANCE CURVES** Figure 13. FET Thermal Response Figure 14. GFS vs ID ### **ORDERING INFORMATION** | Order Number | Package | Shipping <sup>†</sup> | |--------------|---------------------------------------------|-----------------------| | NTD4906NT4G | DPAK<br>(Pb-Free, Halide-Free) | 2500 / Tape & Reel | | NTD4906N-1G | IPAK<br>(Pb-Free, Halide-Free) | 75 Units / Rail | | NTD4906N-35G | IPAK Trimmed Lead<br>(Pb-Free, Halide-Free) | 75 Units / Rail | | NTD4906NT4H | DPAK<br>(Pb-Free, Halide-Free) | 2500 / Tape & Reel | | NTD4906N-1H | IPAK<br>(Pb-Free, Halide-Free) | 75 Units / Rail | | NTD4906N-35H | IPAK Trimmed Lead<br>(Pb-Free, Halide-Free) | 75 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **PACKAGE DIMENSIONS** ## **DPAK (SINGLE GUAGE)** CASE 369AA **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. 5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. | | INCHES | | MILLIM | IETERS | |-----|--------|-----------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | E | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 2.29 | BSC | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.108 | REF | 2.74 | REF | | L2 | 0.020 | 0.020 BSC | | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN ### **SOLDERING FOOTPRINT\*** Mounting Techniques Reference Manual, SOLDERRM/D. \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and #### PACKAGE DIMENSIONS #### **IPAK (STRAIGHT LEAD DPAK)** CASE 369D ISSUE C 2. DRAIN 3. SOURCE DRAIN # NOTES - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | E | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.090 | BSC | 2.29 | BSC | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.180 | 0.215 | 4.45 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3.93 | | #### 3.5 MM IPAK, STRAIGHT LEAD CASE 369AD **ISSUE B** #### NOTES: - 1.. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND - 0.30mm FROM TERMINAL TIP. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD GATE OR MOLD FLASH | | MILLIMETERS | | | | | | |-----|-------------|----------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 2.19 | 2.38 | | | | | | A1 | 0.46 | 0.60 | | | | | | A2 | 0.87 | 1.10 | | | | | | b | 0.69 | 0.89 | | | | | | b1 | 0.77 | 1.10 | | | | | | D | 5.97 | 6.22 | | | | | | D2 | 4.80 | | | | | | | Е | 6.35 | 6.73 | | | | | | E2 | 4.57 | 5.45 | | | | | | E3 | 4.45 | 5.46 | | | | | | е | 2.28 | 2.28 BSC | | | | | | L | 3.40 | 3.60 | | | | | | L1 | i | 2.10 | | | | | | L2 | 0.89 | 1.27 | | | | | | | | | | | | | ON Semiconductor and (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any licenses under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free CONSTRUCTION Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative