# TMC4361-LA DATASHEET Cost-effective S-ramp motion controller with servo option for stepper motors. Optimized for high velocities. SPI and Step/Dir interfaces to motor driver and encoder interface for closed loop operation. FEATURES AND BENEFITS 3.3V or 5V operation **SPI** interface for µC with easy-to-use protocol SPIinterface for SPI motor drivers Step/Dirinterface forStep/Dir motor drivers Clock frequency 4.2 MHz up to 32 MHz Encoder interface: incremental ABN and serial SSI/SPI 2x ref.-switch input Servo drive option S-shaped or linear velocity ramps, optimally calculated **On-the-fly change** of target motion parameters Low power operation using clock gating technology **Different current levels** related to the motion profile status Programmable microstep table Read-out option for all important motion parameters Compact Size 6x6 mm<sup>2</sup> QFN40 package Directly controls TMC23x, TMC24x, and TMC26x motor driver ### **APPLICATIONS** Textile, Sewing Machines Factory Automation Lab Automation Medical Office Automation Printer and Scanner CCTV, Security ATM, Cash recycler POS Pumps and Valves Heliostat Controller CNC Machines #### **DESCRIPTION** The TMC4361 is intended for applications where a fast and jerk-limited motion profile is desired. This motion controller adds to any microcontroller with SPI interface. It supports S-shaped, trapezoid, and rectangle ramps. With encoder, the TMC4361 allows for an extremely quick and precise positioning. Its servo features provide steploss protection, energy efficiency, and target positioning with stepper typical stability. Standard SPI and STEP/DIR interfaces to the motor driver simplify communication. High end features, no software effort and the small form factor of the TMC4361 enable miniaturized designs with low external component count for cost-effective and highly competitive solutions. ### **BLOCK DIAGRAM** ### HTGH-END SOLUTION: VELOCITY MEETS PRECISION The TMC4361 is a miniaturized high performance stepper motor controller with an outstanding cost-performance ratio. It is designed for high volume as well as for demanding industrial motion control applications. The TMC4361 is equipped with an SPI<sup>TM</sup> host interface (SPI is trademark of Motorola) with easy-to-use protocol and three driver interfaces (SPI, Step/Dir, and PWM) for addressing various stepper motor driver types. The TMC4361 scores with its unique servo drive features, high integration and a versatility that covers a wide spectrum of applications, motor sizes, and encoder types. For a comfortable handling, the chip works with real world units. Extensive support at the chip, board, and software levels enables rapid design cycles and fast time-to-market with competitive products. High energy efficiency delivers further cost savings. #### S-SHAPED VELOCITY PROFILE This outstanding ramp profile minimizes jerk. Seven segments of the ramp allow for an optimum adaption of the velocity profile to the customer specific application requirements. High torque with high velocities can be reached by calibrating the bows of the ramp in a way that the acceleration value near $V_{\text{MAX}}$ is reduced in parallel to the available motor torque. #### COMPACT DESIGN FOR RELIABLE CLOSED LOOP OPERATION ### BENEFIT FROM HIGH VELOCITIES COMBINED WITH EXTREMELY HIGH PRECISION! Closed loop operation is an optimum choice in case a dynamic and reliable drive without step-loss or motor stall is desired. The controller IC monitors the encoder values nonstop and uses them for a sophisticated motor field control. ### COMPACT DESIGN FOR RELIABLE OPERATION USING STOP SWITCHES The TMC4361 offers a left and a right stop switch in hardware as well as a home switch. Further, it provides two virtual stop switches which can trigger stop slopes in case the related virtual stop switch microstep position is reached. ### **ORDER CODES** | Order code | Description | Size | |------------|---------------------------------------------------------|-----------------------| | TMC4361-LA | Motion controller with servo and dcStep features, QFN40 | 6 x 6 mm <sup>2</sup> | # **Table of Contents** | 1 | | PRINCIPLES OF OPERATION | 4 | | INCREMENTAL ABN ENCODER ABSOLUTE ENCODER | 50<br>52 | |----|--------------|--------------------------------------------------|----------|----------|-------------------------------------------------------|----------| | | 1.1 | DRIVE CONCEPTS AND CONTROL MODES | 4 | | CONTROL VIA ENCODER FEEDBACK | 56 | | | 1.2 | KEY CONCEPTS | 5 | | ENCODER MISALIGNMENTS | 61 | | | 1.3 | OVERVIEW INTERFACES | 5 | | | | | | 1.4 | STEP FREQUENCIES | 6 | 15 | SERIAL ENCODER OUTPUT UNIT | 62 | | | 1.5 | MOVING THE MOTOR | 6 | 15.1 | PROVIDING SSI OUTPUT DATA | 62 | | | 1.6 | STATUS FLAGS, EVENTS, AND INTERRUPTS | 7 | 16 | CLK GATING | 63 | | 2 | | PIN ASSIGNMENTS | 8 | | | | | | 2.1 | PACKAGE OUTLINE | 8 | 16.1 | CLOCK GATING AND WAKE-UP | 63 | | | 2.2 | SIGNAL DESCRIPTION | 8 | 17 | REGISTERS AND SWITCHES | 65 | | 3 | | SAMPLE CIRCUITS | 10 | | GENERAL CONFIGURATION REFERENCE SWITCH CONFIGURATION | 65<br>67 | | 4 | | NOTES | 11 | | START SWITCH CONFIGURATION | 69 | | _ | | | | | INPUT FILTER CONFIGURATION | 70 | | 5 | | SPI CONTROL INTERFACE | 12 | 17.5 | SPI-OUT CONFIGURATION | 71 | | | 5.1 | SPI DATAGRAM STRUCTURE | 12 | | CURRENT CONFIGURATION | 73 | | | 5.2 | SPI SIGNALS | 13 | | CURRENT SCALE VALUES | 73 | | | 5.3 | TIMING | 14 | 17.8 | ENCODER SIGNAL CONFIGURATION | 74 | | 6 | | INPUT FILTERING | 15 | | SERIAL ENCODER DATA IN | 76 | | 0 | | INFO! FILIERING | 10 | | SERIAL ENCODER DATA OUT | 76 | | | 6.1 | INPUT FILTER CONFIGURATION | 15 | 17.11 | MOTOR DRIVER SETTINGS | 76 | | 7 | | STATUS FLAGS & EVENTS | 17 | 17.12 | EVENT SELECTION REGISTERS | 76 | | ′ | | STATUS FLAGS & EVENTS | 17 | 17.13 | STATUS EVENT REGISTER | 77 | | | 7.1 | STATUS FLAGS | 17 | | STATUS FLAG REGISTER | 78 | | | 7.2 | STATUS EVENTS & SPI STATUS & INTERRUPTS | 17 | | VARIOUS CONFIGURATION REGISTERS | 79 | | 8 | | RAMP GENERATOR | 19 | | RAMP GENERATOR REGISTERS TARGET AND COMPARE REGISTERS | 80<br>82 | | | 8.1 | STEP/DIR OUTPUT CONFIGURATION | 19 | | Freeze Register | 83 | | | 8.2 | RAMP MODES AND TYPES | 20 | | CLOCK GATING ENABLE REGISTER | 83 | | | 0.2 | | | | Encoder Registers | 84 | | 9 | | REFERENCE SWITCHES | 25 | | PID AND CLOSED LOOP REGISTERS | 85 | | | 9.1 | STOPL AND STOPR | 25 | 17.22 | MISC REGISTERS | 86 | | | 9.2 | VIRTUAL STOP SWITCHES | 26 | 17.23 | Transfer Registers | 87 | | | 9.3 | HOME REFERENCE | 27 | 17.24 | SINLUT REGISTERS | 87 | | | 9.4 | CYCLIC MOVEMENT TO XTARGET | 28 | 40 | ADCOUNTE MANTAUM DATTNICC | 00 | | | 9.5 | TARGET REACHED / POSITION COMPARISON | 28 | 18 | ABSOLUTE MAXIMUM RATINGS | 88 | | 10 | | RAMP TIMING & SYNCHRONIZATION | 29 | 19 | ELECTRICAL CHARACTERISTICS | 88 | | | 10.1 | START SIGNAL GENERATION | 29 | 19.1 | DC CHARACTERISTICS OPERATING CONDITIONS | 88 | | | | | | 19.2 | POWER DISSIPATION | 88 | | | 10.2 | TARGET PIPELINE | 33 | 19.3 | GENERAL IO TIMING PARAMETERS | 89 | | 11 | | SERIAL DATA OUTPUT | 34 | 20 | LAYOUT EXAMPLE | 90 | | | 11.1 | | 35 | 21 | PACKAGE MECHANICAL DATA | 92 | | | | | 38 | 24.4 | Druguerous Druggee | 0.7 | | | | | 39 | 21.1 | | 92 | | | | TMC MOTOR DRIVER | 40 | 21.2 | PACKAGE CODES | 93 | | | 11.5<br>11.6 | OTHER DRIVER CHIPS CURRENT SCALING & RAMP STATUS | 43<br>44 | 22 | DISCLAIMER | 93 | | 12 | | NFREEZE: EMERGENCY-STOP | 47 | 23 | ESD SENSITIVE DEVICE | 93 | | 12 | | | | 24 | TABLE OF FIGURES | 94 | | | | FREEZE FUNCTION CONFIGURATION | 47 | 25 | REVISION HISTORY | 95 | | 13 | | CONTROLLED PWM OUTPUT | 48 | 25.1 | DOCUMENT REVISIONS | 95 | | | 13.1 | PWM OUTPUT GENERATION | 48 | <b>-</b> | | | | 14 | | DECODER UNIT & CLOSED LOOP | 49 | | | | | | 14.1 | GENERAL ENCODER INTEREACE | 50 | | | | # 1 Principles of Operation Figure 1.1 Basic application block diagram ## 1.1 Drive Concepts and Control Modes The TMC4361 motion controller provides four different drive concepts respectively control modes. Choose the specific control mode related to the requirements of your application. Figure 1.2Drive Concepts. M=Motor, E=Encoder # 1.2 Key Concepts The TMC4361 realizes real time critical tasks autonomously and guarantees for a robust and reliable drive. The following features contribute toward greater precision, greater efficiency, higher reliability, higher velocity, and smoother motion in many stepper motor applications. Interfacing The TMC4361 offers application specific interfacing via SPI,Step/Dir, and PWM interface. Initialization Adapt the TMC4361 to the driver type and configuration and send initial configuration data to SPI drivers. Configure microstep resolution and waveform. **Positioning** The TMC4361 operates motor based on user specified target positions and velocities. Modify all motion target parameters on-the-fly during motion. Microstepping Based on internal position counters the TMC4361 performs up to ±231 (micro)steps completely independent from the microcontroller. Microstep resolutions are individually programmable. The range goes from full stepping (1 microstep = 1 full step) and half stepping (2 microsteps per full step) up to 8 bit micro stepping (256 microsteps per full step) for precise positioning and noiseless stepper motor rotation. With Step/Dir drivers any microstep resolution is possible as supported by the driver. The internal microstep table can be adapted to specific motor characteristics to further reduce torque ripple. Servo Drive The TMC4361 provides closed loop operation for Step/Dir and SPI drivers. Using a differential or serial encoder, the closed loop unit of the TMC4361 compares the external position counter values with the internal ones and sends signals for correction. chopSync™ The TMC4361 has an integratedchopSync chopper for very smooth motor movementwith TMC23x/24x. **Programming** Every parameter can be changed at any time. The uniform access to any TMC4361 register simplifies application programming. A read-back option for nearly all internal registers is available. **Synchronization** The TMC4361 provides synchronizing several TMC4361 motion controller chips if it is desired to drive motors simultaneously. In this case one TMC4361 is the master and the connected TMC4361 are slaves. ## 1.3 Overview Interfaces ### 1.3.1 SPI to CPU From the software point of view, the TMC4361 provides a set of registers, accessed by a microcontroller via a serial interface in a uniform way. Each datagram contains address bits, a read-write selection bit, and data bits to access the registers and the on-chip memory. Each time the microcontroller sends a datagram to the TMC4361 it simultaneously receives a datagram from the TMC4361. This simplifies the communication with the TMC4361 and makes programming easy. Most microcontrollers have an SPI hardware interface, which directly connects to the serial four wire microcontroller interface of the TMC4361. For microcontrollers without SPIhardware, software doing the serial communication is sufficient and can easily be implemented. (For further information refer to chapter 5.) ### 1.3.2 SPI to Driver The TMC4361 automatically generates the required data-stream for SPI drivers and provides user configurable microstep waves and motor ramps. The serial interface to the motor driver is configurable for all TRINAMIC drivers as well as for SPI DACs. Pre-settings for TRINAMIC driver chips are provided. (For further information refer to chapter 11.) Third party driver chips can be configured via SPI interface using cover datagrams. During motor movement the SPI interface remains switched off and the Step/Dir interface is used for driving the motor. ## 1.3.3 Step/Dir to Driver The TMC4361 provides a configurable Step/Dir interface to the driver. The motion controller controls the motor position by sending pulses on the STEP signal while indicating the direction on the DIR signal. Programmable step pulse length and step frequencies allow operation at high speed and high microstep resolution. The driver chip converts these signals into the coil currents which control the position of the motor. The TMC4361 perfectly fits to the TMC26x smart power Step/Dir driver family. (For further information refer to chapters 11.4 and 11.5.) ### 1.3.4 PWM Interface to Driver The TMC4361 allows for using PWM output values instead of Step/Dir outputs due to disabling the Step/Dir output and forwarding PWM signals via STPOUT\_PWMA and DIROUT\_PWMB. The PWM frequency is calculated with $f_{PWM} = f_{CLK}$ / PWM\_FREQ.This mode supports noisefree and smooth microstepping with TMC23x and TMC24x stepper motor drivers. (For further information refer to chapter 13.) ### 1.3.5 Encoder Interface The TMC4361 is equipped with a six pin encoder input interface for incremental ABN encoders (differential or single ended) or absolute encoders like SSI or SPI encoders. Motor feedback can be analyzed and closed loop behavior can be reached. All encoder input signals are filtered using anadaptable digital filter. (For further information refer to chapter 14.) ## 1.3.6 Reference Switches and Special IOs The TMC4361 offers a left and a right stop switch in hardware as well as a home switch. Further, it provides two virtual stop switches which can trigger stop slopes in case the related virtual stop switch microstep position is reached. (Refer to chapter 9) The START pin can be used as input or as output: a ramp start can be initialized via start input signal. The other way round, the START pin can be used as output. In this case, multiple drivers can be synchronized using an internal start signal of a TMC4361 master and forwarding it as start trigger to further TMC4361 which act as slaves then. (Refer to chapter 10.1.) The TMC4361 provides a clock output (STDBY\_CLK). This output can be used to provide a step-synchronous chopper or application specific. (Refer to chapter 11.) # 1.3.7 Safety Stop The low-active safety pin NFREEZE can be used to end current operations without any delay. This way, an emergency-stop can be realized in case of dysfunctions on board level. (Refer to chapter 12.) # 1.4 Step Frequencies All parameter units are real physical units. Therefore, it is necessary to set the $CLK\_FREQ$ register to the appropriate value in [Hz] which is given by the external clock. As operation frequency any value between 4.2 MHz and 32 MHz can be chosen. The maximum motion velocity is restricted by the clock frequency. Values higher than ½ pulse \* $f_{CLK}$ are prohibited because the STPOUT output remains active for one clock cycle and inactive for one clock cycle afterwards for a Step/Dir driver. The microstep resolution can be chosen in the range from full steps up to 256 microsteps per full step when using the internal sequencer. (Refer to chapter 8.2.3.) # 1.5 Moving the Motor Moving the motor is simple: To move a motor to a *new target position*, write the target position into the associated register by sending a datagram to the TMC4361. To move a motor with a *newtarget velocity*, write the velocity into the register assigned to the stepper motor. # 1.5.1 Motion Controller Functionality The ramp generator monitors the motion parameters stored in its registers and calculates velocity profiles. Based on the actual ramp generator velocity a pulse generator supplies step pulses to the motor driver and to the internal sequencer. ## 1.5.2 Ramp Modes and Types Two general ramp modes can be chosen (see chapter 8.2): Velocity mode The target velocity VMAX will be reached using the selected ramp type. Positioning mode The maximum velocity value is used within the given ramp type as long as the target position is not exceeded. The stepping direction depends on XACTUAL, XTARGET, and the current ramp status. Three ramp types can be selected: rectangle shaped ramps, trapezoidal ramps, and S-shaped ramps. S-shaped ramps in positioning mode finish exactly at the target position by keeping the actual velocity at maximum value as long as possible while staying within the motion limits. The slopes to and from maximum velocity are as fast as possible without exceeding limits. # 1.6 Status Flags, Events, and Interrupts The microcontroller connected to the TMC4361 normally requires status information. Therefore, the TMC4361 provides 32 status flags and 32 status events. Status events can be configured customer specific and led through to the interrupt output of the TMC4361. (Refer to chapter 7.) # 2 Pin Assignments # 2.1 Package Outline Figure 2.1Pinning (top view) Attention: Do not connect pins without assignment! # 2.2 Signal Description | Pin | Number | Туре | Function | | | |-----------|----------------|--------|----------------------------------------------------------------------------------------------------|--|--| | GND | 6,15,<br>25,36 | GND | Digital ground pin for IOs and digital circuitry | | | | VDD5 | 5,26,37 | VDD | Digital power supply for IOs and digital circuitry (3.3V 5V) | | | | VDD1V8 | 16,35 | VDD | Connection of internal generated core voltage of 1.8V | | | | NSCSIN | 2 | I | Low active chip select input of the SPI interface to the µC | | | | SCKIN | 3 | I | Serial clock for the SPI interface to the µC | | | | SDIIN | 4 | I | Serial data input of the SPI interface to the µC | | | | SDOIN | 7 | 0 | Serial data output of the SPI interface to the $\mu C$ (Z if NSCSIN=1) | | | | CLK_EXT | 38 | I | Clock input to provide a<br>clock with the frequency $f_{\text{CLK}}$ for all internal operations. | | | | NRST | 39 | I (PU) | Low active reset. If not connected, Power-on-Reset and internal pull-up resistor will be active. | | | | TEST_MODE | 34 | I | Test mode input. Tie to low for normal operation. | | | | Pin | Number | Туре | Function | |---------------------------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STOPL | 12 | I (PD) | Left stop switch. External signal to stop a ramp. If not connected, an internal pull-down resistor will be active. | | HOME_REF | 13 | I (PD) | Home reference signal input. External signal for reference search.If not connected,an internal pull-down resistor will be active. | | STOPR | 14 | I (PD) | Right stop switch. External signal to stop a ramp. If not connected, an internal pull-down resistor will be active. | | INTR | 33 | 0 | Interrupt output | | TARGET_REACHED | 31 | 0 | Target reached output | | START | 20 | IO | Start signal input/output | | NFREEZE | 19 | I (PU) | Low active safety pin to immediately freeze output operations.If not connected, an internal pull-up resistor will be active. | | STDBY_CLK | 32 | 0 | StandBy signal or internal CLK output or ChopSync output | | N | 21 | I (PD) | N signal input of incremental encoder input interface If not connected, an internal pull-down resistor will be active. | | NNEG | 22 | I (PD) | Negated N signal input of incremental encoder input interface If not connected, an internal pull-down resistor will be active. | | B<br>SDI | 10 | I (PD) | B signal input of incremental encoder input interface. Serial data input signal of serial encoder input interface (SSI/SPI). If not connected, an internal pull-down resistor will be active. | | BNEG<br>NSDI<br>SDO_ENC | 11 | 10 | Negated B signal input of incremental encoder input interface.<br>Negated serial data input signal of SSI encoder input interface<br>Serial data output of SPI encoder input interface. | | A<br>SCLK | 40 | IO | A signal input of incremental encoder interface. Serial clock output signal of serial encoder interface (SSI/SPI). | | ANEG<br>NSCLK<br>NSCS_ENC | 1 | IO | Negated A signal input of incremental encoder interface.<br>Negated serial clock output signal of serial encoder interface.<br>Low active chip select output of SPI encoder input interface. | | STPOUT<br>PWMA<br>DACA | 24 | 0 | Step output. First PWM signal (Sine). First DAC output signal (Sine). | | DIROUT<br>PWMB<br>DACB | 23 | 0 | Direction output. Second PWM signal (Cosine). Second DAC output signal (Cosine). | | NSCSDRV<br>SDO | 30 | 0 | Low active chip select output of SPI interface to motor driver.<br>Serial data output of serial encoder output interface. | | SCKDRV<br>NSDO | 29 | 0 | Serial clock output of SPI interface to motor driver.<br>Negated serial data output of serial encoder output interface. | | SDODRV<br>SCLK | 27 | IO | Serial data output of SPI interface to motor driver. Clock input of serial encoder output interface. | | SDIDRV<br>NSCLK | 28 | I (PD) | Serial data input of SPI interface to motor driver. Negated clock input of serial encoder output interface If not connected, an internal pull-down resistor will be active. | | n.c. | 8,9,17,18 | - | Do not connect | PD: if n.c. $\rightarrow$ pull-down PU: if n.c. $\rightarrow$ pull-up # 3 Sample Circuits The sample circuits show the connection of external components. Figure 3.1 How to connect the TMC4361 ### **CHECK YOUR CONNECTIONS!** - 1. Check, if the STDBY\_CLK output provides the pulse which is applied at the CLK\_EXT input pin. If both values fit, POR (power on reset), power supply and clk frequency are ready to be used. - The SPI communication to TMC4361 is established if the step frequency at STPOUT\_PWMA matches to the selected value of VMAX (maximum velocity value). This relationship is valid with a clock frequency of 16MHz. When using another frequency, it is necessary to convert the values appropriately. Figure 3.2 TMC4361 with TMC248 stepper driver in SPI mode Figure 3.3 TMC4361 with TMC26x stepper driver in Step/Dir mode. The SPI interface is used for configuration. ## 4 Notes REGISTER names are italicized with VALUE REGISTER in capital letters and switches with small letters. PIN names are written with capital letters. ## **5** SPI Control Interface The TMC4361 uses 40 bit SPI<sup>TM</sup> datagrams for communication with a microcontroller. The bit-serial interface is synchronous to a bus clock. For every bit sent from the bus master to the bus slave, another bit is sent simultaneously from the slave to the master. Communication between an SPI master and the TMC4361 slave always consists of sending one 40-bit command word and receiving one 40-bit status word. The SPI command rate typically comprises a few commands per complete motor motion. #### SPI CONTROL INTERFACE | Pin Name | Туре | Remarks | |----------|--------|--------------------------------------------------| | NSCSIN | Input | Chip Select of the SPI-µC interface (low active) | | SCKIN | Input | Clock of the SPI-µC interface | | SDIIN | Input | Data input of the SPI-µC interface | | SDOIN | Output | Data output of the SPI-µC interface | ## 5.1 SPI Datagram Structure Microcontrollers which are equipped with hardware SPI are typically able to communicate using integer multiples of 8 bit. The NSCSINline of the TMC4361has to be handled in a way, that it stays active (low) for the complete duration of the datagram transmission. Each datagram sent to the TMC4361 is composed of an address byte followed by four data bytes. This allows direct 32 bit data word communication with the register set of the TMC4361. Each register is accessed via 32 data bits even if it uses less than 32 data bits. Each register is specified by a one byte address: - For a read access the most significant bit of the address byte is 0. - For a write access the most significant bit of the address byte is 1. Some registers are write only registers, most can be read additionally, and there are also some read only registers. | TMC4361 SPI DATAGRAM STRUCTURE | | | | | | |----------------------------------------------------------------------------|------------------------------------|------------------------------------|---------------------------------------|-----------------|--| | MSB (transmitted first) 40 bit LSB (transmitted last) | | | | | | | 39 | | 0 | | | | | <ul><li>→ 8 bit address</li><li>← 8 bit SPI status</li></ul> | ←→ 32 bit data | ←→ 32 bit data | | | | | 39 32 | 31 0 | | | | | | → to TMC4361:<br>RW + 7 bit address<br>← from TMC4361:<br>8 bit SPI status | 8 bit data | 8 bit data | 8 bit data | 8 bit data | | | 39 / 38 32 | 31 24 | 23 16 | 15 8 | 7 0 | | | w 3832 | 3128 2724 | 2320 1916 | 1512 118 | 74 30 | | | 3 3 3 3 3 3 3 3<br>9 8 7 6 5 4 3 2 | 3 3 2 2 2 2 2 2<br>1 0 9 8 7 6 5 4 | 2 2 2 2 1 1 1 1<br>3 2 1 0 9 8 7 6 | 1 1 1 1 1 1 <sub>9</sub> <sub>8</sub> | 7 6 5 4 3 2 1 0 | | # 5.1.1 Selection of Write / Read (WRITE\_notREAD) The read and write selection is controlled by the MSB of the address byte (bit 39 of the SPI datagram). This bit is 0 for read access and 1 for write access. So, the bit named W is a WRITE\_notREAD control bit. The active high write bit is the MSB of the address byte. Thus, 0x80 has to be added to the address for a write access. The SPI interface always delivers data back to the master, independent of the W bit. The data transferred back is the data read from the address which was transmitted with the *previous* datagram, if the previous access was a read access. If the previous access was a write access, then the data read back mirrors the previously received write data. So, the difference between a read and a write access is that the read access does not transfer data to the addressed register but it transfers the address only and its 32 data bits are dummies. Further, the following read or write access delivers back data read from the address transmitted in the preceding read cycle. A read access request datagram uses dummy write data. Read data is transferred back to the master with the subsequent read or write access. Hence, reading multiple registers can be done in a pipelined fashion. Data which will be delivered are latched immediately after the prior data transfer. Whenever data is read from or written to the TMC4361, the MSBs delivered back contain the SPI status SPI\_STATUS, which is a number of eight status bits. The selection of these bits will be explained in chapter 7.2. #### Example: For a read access to the register (XACTUAL) with the address 0x21, the address byte has to be set to 0x21 in the access preceding the read access. For a write access to the register (VACTUAL), the address byte has to be set to 0x80 + 0x22 = 0xA2. For read access, the data bit might have any value, e.g., 0. | action | data sent to TMC | data received from TMC | |----------------------------|------------------|------------------------| | read XACTUAL | →0x2100000000 | ←0xSS & unused data | | read XACTUAL | →0x2100000000 | ←0xSS & X_ACTUAL | | write VACTUAL:= 0x00ABCDEF | →0xA200ABCDEF | ←0xSS & X_ACTUAL | | write VACTUAL:= 0x00123456 | →0xA200123456 | ←0xSS00ABCDEF | <sup>\*)</sup> SS: is a placeholder for the status bits SPI\_STATUS ## 5.1.2 Data Alignment All data are right aligned. Some registers represent unsigned (positive) values; some represent integer values (signed) as two's complement numbers. Single bits or groups of bits are represented as single bits respectively as integer groups. # 5.2 SPI Signals The SPI bus on the TMC4361 has four signals: SCKIN – bus clock input SDIIN – serial data input SDOIN – serial data output NSCSIN - chip select input (active low) The slave is enabled for an SPI transaction by a transition to low level on the chip select input NSCSIN. Bit transfer is synchronous to the bus clock SCKIN, with the slave latching the data from SDIIN on the rising edge of SCKIN and driving data to SDOIN following the falling edge. The most significant bit is sent first. A minimum of 40 SCKIN clock cycles is required for a bus transaction with the TMC4361. If less than 40 clock cycles are transmitted, the transfer will not be valid, even for a read access. However, sending only eight clock cycles can be useful to obtain the SPI status because it sends the status information back first. If more than 40 clocks are driven, the additional bits shifted into SDIIN are shifted out on SDOIN after a 40-clock delay through an internal shift register. This can be used for daisy chaining multiple chips. NSCSIN must be low during the whole bus transaction. When NSCSIN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the master to the slave. If more than 40 bits are sent, only the last 40 bits received before the rising edge of NSCSIN are recognized as the command. # 5.3 Timing The SPI interface is synchronized to the internal system clock, which limits the SPI bus clock SCKIN to half of the system clock frequency. The signal processing of the SPI inputs are supported with internal Schmitt Trigger, but not with RC elements. To avoid glitches at the inputs of the SPI interface between $\mu$ C and TMC4361, external RC elements have to be provided. Figure 5.1 shows the timing parameters of an SPI bus transaction and the table below specifies the parameter values. Figure 5.1 SPI timing | SPI interface timing | AC-Characteristics | | | | | | | |---------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------|---------------------|------------------------|-----------------------------|------|--| | | clock period: t <sub>CLK</sub> | | | | | | | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | SCKIN valid before or after change of NSCSIN | tcc | | 10 | | | ns | | | NSCSIN high time | t <sub>CSH</sub> | *) Min time is for synchronous CLK with SCKIN high one t <sub>CH</sub> before SCSIN high only | t <sub>CLK</sub> *) | >2t <sub>CLK</sub> +10 | | ns | | | SCKIN low time | t <sub>CL</sub> | *) Min time is for<br>synchronous CLK<br>only | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10 | | ns | | | SCKIN high time | t <sub>CH</sub> | *) Min time is for<br>synchronous CLK<br>only | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10 | | ns | | | SCKIN frequency using external clock (Example: f <sub>CLK</sub> = 16 MHz) | f <sub>SCK</sub> | assumes<br>synchronous CLK | | | f <sub>CLK</sub> / 2<br>(8) | MHz | | | SDIIN setup time before rising edge of SCKIN | t <sub>DU</sub> | | 10 | | | ns | | | SDIIN hold time after rising edge of SCKIN | t <sub>DH</sub> | | 10 | | | ns | | | Data out valid time after falling SCKIN clock edge | t <sub>DO</sub> | no capacitive load on SDOIN | | | t <sub>FILT</sub> +5 | ns | | $t_{CLK}$ = 1 / $f_{CLK}$ # 6 Input Filtering Input signals can be noisy due to long cables and circuit paths. To prevent jamming, every input pin provides a Schmitt Trigger. Additionally, several signals are passed through a digital filter. Particular inputpins are separated into four filtering groups. Each groupcan be programmed individually according to its filter characteristics. ### PINS AND REGISTERS: INPUT FILTERING GROUPS | Pin names | Туре | | Remarks | |-----------------|------------------|-----|------------------------------------------------------| | A_SCLK | | | Encoder interface input pins | | B_SDI | | | | | N | Inn | utc | | | ANEG_NSCLK | Inputs | | | | BNEG_NSDI | | | | | NNEG | | | | | STOPL | | | Reference input pins | | HOME_REF | Inputs | | | | STOPR | | | | | START | Input | | START input pin | | SDODRV_SCLK | Inputs | | Master clock input interface pins for serial encoder | | SDIDRV_NSCLK | | | | | Pin name | Register address | | Remarks | | INPUT_FILT_CONF | 0x03 RW | | Filter configuration for all four input groups | # **6.1** Input Filter Configuration Every filtering groupcan be configured separately with regard toinput sample rate and digital filter length. ## 6.1.1 Input Sample Rate (SR) fcik · 1 / 2 SR where SR (extended with the particular name extension) isin [0... 7]. This means that every (2<sup>SR</sup>)<sup>th</sup> input bit will be considered for internal processing. | Sample rate configuration | | | | | |---------------------------|------------------------|--|--|--| | SR value | Sample rate | | | | | 0 | f <sub>CLK</sub> | | | | | 1 | f <sub>CLK</sub> / 2 | | | | | 2 | f <sub>CLK</sub> / 4 | | | | | 3 | f <sub>CLK</sub> / 8 | | | | | 4 | f <sub>CLK</sub> / 16 | | | | | 5 | f <sub>CLK</sub> / 32 | | | | | 6 | f <sub>CLK</sub> / 64 | | | | | 7 | f <sub>CLK</sub> / 128 | | | | # 6.1.2 Digital Filter Length (FILT\_L) One bit is sampled within each (2<sup>SR</sup>)<sup>th</sup>input clock cycle. The filter length FILT\_L can be set within the range [0... 7]. The filter lengthFILT\_L specifies the number of sampled bits thatmust have the same voltage level toseta new input bit voltage level. | Configuration of digital filter length | | | | | | |----------------------------------------|---------------|--|--|--|--| | FILT_L value | Filter length | | | | | | 0 | No filtering | | | | | | 1 | 2 equal bits | | | | | | 2 | 3 equal bits | | | | | | 3 | 4 equal bits | | | | | | 4 | 5 equal bits | | | | | | 5 | 6 equal bits | | | | | | 6 | 7 equal bits | | | | | | 7 | 8 equal bits | | | | | ## 6.1.3 Examples The following three examples depict the input pin filtering of three different input filtering groups. The voltage levels after passing the Schmitt Trigger are compared to the internal signals which are processed by the motion controller. The sample points are depicted as green dashed lines. ### REFERENCE INPUT PINS Here, every second clock cycle is sampled. Two sampled input bits must be equal to be a valid input voltage. Figure 6.1 Reference input pins: SR\_REF = 1, FILT\_L\_REF = 1 ### **START INPUT PIN** Every fourth clock cycle is sampled and the sampled input bit is valid. Figure 6.2START input pin: SR\_S = 2, FILT\_L\_S = 0 ## **ENCODER INTERFACE INPUT PINS** Every clock cycle bit is sampled. Eight sampled input bits must be equal to be a valid input voltage. Figure 6.3 Encoder interface input pins: SR\_ENC\_IN = 0, FILT\_L\_ENC\_IN = 7 # 7 Status Flags & Events The TMC4361 offers several possibilities for velocity ramps. It combinestarget positioning and velocity ramps without interventions in between. However, the microcontroller connected to the TMC4361 normally requires status information. Therefore, TMC4361 provides 32 status flags and 32 status events. Status events can be configured customer specific and lead through using the interrupt output of the TMC4361. Further, the eight SPI status bits sent witheach SPI datagram can be read out. ### PINS AND REGISTERS: STATUS FLAGS AND EVENTS | Pin names | Туре | | Remarks | |----------------------|------------------|-----|------------------------------------------------------| | INTR | Output | | Interrupt output to indicate status events | | Register name | Register address | | Remarks | | STATUS FLAGS | 0x0F | R | 32 status flags of the TMC4361 and the connected TMC | | 317(103_12/(d3 | OXOI | | motor driver chip | | EVENTS | 0x0E | R+C | 32 events triggered by altered TMC4361 status bits | | SPI_STATUS_SELECTION | 0x0B | RW | Selection of 8 out of 32 events for SPI status bits | | EVENT_CLEAR_CONF | 0x0C | RW | Exceptions for cleared event bits | | INTR_CONF | 0x0D | RW | Selection of 32 events for INTR output | ## 7.1 Status Flags Status bits of the STATUS\_FLAGS register are specified in the register chapter (see 17). # 7.2 Status Events & SPI Status & Interrupts ### STATUS FLAGS - STATUS EVENTS Status eventsare triggered during the transition process of status bits from inactive to active level. Status bits and status events are associated in different ways: - Several status eventsare associated with one status bit. - Some status events show the status transition of one or more status bits out of a status bit group. The motor driver flags, e.g., triggeronly one motor driver event MOTOR\_EVIN case one of the selected motor driver status flags becomes active. - In case a flag consists of more than one bit, the number of associated events that can be triggered corresponds to the valid combinations. The VEL\_STATE flag, e.g., has two bit but three associated velocity state events (00/01/10). Such an eventistriggered if the associated combination switches from inactive to active. - Furthermore, some events have no equivalence in the STATUS\_FLAGS register(e.g., COVER\_DONE which indicates new data from the motor driver chip). The *EVENTS* register is automatically cleared after reading the register subsequent to an SPI datagram request. To prevent events from being cleared, the EVENT\_CLEAR\_CONF register can be assigned properly. Just set the related EVENT\_CLEAR\_CONF register bit position to 1. ### HOW TO AVOID A LACK OF INFORMATION The recognition of a status event can fail in case it is triggered right before or during the *EVENTS* register becomes cleared. By setting the *EVENT\_CLEAR\_CONF* register appropriately, this can be avoided. Up to eight events can be selected for permanent SPI status report. Therefore, select up to eight events by writing 1 to the specific bit positions of the *SPI\_STATUS\_SELECTION* register. The bit positions are sorted according to the event bit positions in the *EVENTS* register. In case more than eight events are chosen, the first eight bits (starting from index 0) are forwarded as *SPI\_STATUS*. ### **INTERRUPTS** Similar to the EVENT\_CLEAR\_CONF register and the SPI\_STATUS\_SELECTIONregister, events can be selected using the INTR\_CONF register to be forwarded to the INTR output. The active polarity of the INTR output can be set withintr\_pol. The selected events will be ORed to one signal. The INTR output becomes active as soon as one of the selected events triggers. Due to the importance of events for interrupt generation and SPI status monitoring, it is recommended to clear the *EVENTS* register before starting regular operation. # 8 Ramp Generator Stepgeneration is one of themain tasks of a steppermotor motion controller. The internal ramp generator of the TMC4361 provides several ways of step generation in order to form different ramp types to fit for various applications. ### PINS AND REGISTERS: RAMP GENERATOR | Pin names | Туре | | Remarks | |----------------------------------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------| | STPOUT_PWMA | Output | | Step output signal | | DIROUT_PWMB | Output | | Direction output signal | | Register name | Register | address | Remarks | | GENERAL_CONF | 0x00 | RW | Ramp generator affecting bits 1 : 5 | | STP_LENGTH_ADD<br>DIR_SETUP_TIME | 0x10 | RW | Additional step length in clock cycles; 16 bits Additional time in clock cycles when no steps will occur after a direction change; 16 bits | | RAMPMODE | 0x20 | RW | Requested ramp type and mode; 3 bits | | XACTUAL | 0x21 | RW | Current internal microstep position; signed; 32 bits | | VACTUAL | 0x22 | R | Current step velocity; 24 bits; signed; no decimals | | AACTUAL | 0x23 | R | Current step acceleration; 24 bits; signed; no decimals | | VMAX | 0x24 | RW | Maximum permitted or target velocity; signed; 32 bits= 24+8 (24 bits integer part, 8 bits decimal places) | | VSTART | 0x25 | RW | Velocity at ramp start; unsigned; 31 bits=23+8 | | VSTOP | 0x26 | RW | Velocity at ramp end; unsigned; 31 bits=23+8 | | VBREAK | 0x27 | RW | At this velocity value, the ac-/deceleration will change during trapezoidal ramps; unsigned; 31 bits=23+8 | | AMAX | 0x28 | RW | Maximum permitted or target acceleration; unsigned; 24 bits=22+2 (22 bits integer part, 2 bits decimal places) | | DMAX | 0x29 | RW | Maximum permitted or target deceleration; unsigned; 24 bits=22+2 | | ASTART | 0x2A | RW | Acceleration at ramp start or below VBREAK; unsigned; 24 bits=22+2 | | DFINAL | 0x2B | RW | Deceleration at ramp end or below VBREAK; unsigned; 24 bits=22+2 | | BOW1 | 0x2D | RW | First bow value of a complete velocity ramp; unsigned; 24 bits=24+0 (24 bits integer part, no decimal places) | | BOW2 | 0x2E | RW | Second bow value of a complete velocity ramp; unsigned; 24 bits=24+0 | | BOW3 | 0x2F | RW | Third bow value of a complete velocity ramp; unsigned; 24 bits=24+0 | | BOW4 | 0x30 | RW | Fourth bow value of a complete velocity ramp; unsigned; 24 bits=24+0 | | CLK_FREQ | 0x31 | RW | External clock frequency f <sub>CLK</sub> ; unsigned; 25 bits | | XTARGET | 0x37 | RW | Target position;signed; 32 bits | # 8.1 Step/Dir Output Configuration Step/Dir output signals can be configured for the driver circuit: - For step signals that have to be longer than one clock cycle set STP\_LENGTH\_ADD appropriately. Then, the resulting step length is equal to STP\_LENGTH\_ADD+1 clock cycles. Thus, the step length can be chosen within the range 1...2<sup>16</sup> clock cycles. - DIROUT does not change the level during the active step pulse signal and for STP\_LENGTH\_ADD+1 clock cycles after the step signal returns to theinactive level. - With the register DIR\_SETUP\_TIME the delay [clock cycles] between DIROUT and STPOUT voltage level changes can be set. Using this register, no steps are sent via STPOUT for DIR\_SETUP\_TIME clock cycles after a level change at DIROUT. #### Note: - Per default, the step output is high active because a rising edge at STPOUT indicates a step. - For changing the polarity, setstep\_inactive\_pol=1. Now,each falling edge indicates a step. - A step can be generated by toggeling the step output. Therefore, set toggle\_step=1. - pol\_dir\_out sets the output level for the negative velocity direction. - pol\_dir\_out, step\_inactive\_pol, and toggle\_step are part of the general configuration register. # 8.2 Ramp Modes and Types With proper configuration, the internal ramp generator of the TMC4361 is able to generate various ramps and the related step outputs for STPOUT. Note, that there are many possibilities to combine a *general ramp mode* (velocity mode, positioning mode) with *basicramp types* (ramp in hold mode, trapezoidal ramp, S-shaped ramp). Therefore, select the general ramp mode first and proceed with the ramp type and further specifications, e.g., setting start and stop velocities or choosing different acceleration/deceleration values for each ramp phase. ### GENERAL RAMP MODES Two general ramp modes can be chosen with the RAMPMODE register. Therefore, bit 2 of the Ramp Generator Register Set (see chapter 17.16) is used: RAMPMODE(2)=0 Velocity mode. The target velocity VMAX will be reached using the selected ramp type. RAMPMODE(2)=1 Positioning mode. VMAX is the maximum velocity value which will be used within the given ramp type and as long as the target position XTARGET will not be exceeded. Furthermore, the sign of VMAX is not relevant during positioning. The direction of the steps depends on XACTUAL, XTARGET, and the current ramp status. #### RAMP TYPES Three basic ramp types are provided. These types differ in the velocity value development during the drive. For setting the basic ramp type, use the Ramp Generator Register Set bits 1 and 0. | TMC4361 RAMP TYPES | | | | | | | | |--------------------|-------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--| | RAMPMODE(1:0) | Ramp type | Function | | | | | | | b'00 | Ramp in hold mode | Follow VMAXonly (rectangle velocity shape). | | | | | | | b'01 | Trapezoidal ramp | Consideration of acceleration and deceleration values without adaption of these values. | | | | | | | b'10 | S-shaped ramp | Use all ramp values (including bow values). | | | | | | ### **RAMPMODE(1:0)=00** Rectangle shaped ramp type in hold mode. VACTUAL is set immediately to VMAX. In positioning mode (RAMPMODE(2)=1), VACTUAL is set instantly to 0 if the target position is reached. For exact positioning, it is recommended to set $VMAX \le fCLK \cdot \frac{1}{4}$ pulses Figure 8.1 Rectangle shaped ramp type #### **RAMPMODE(1:0)=01** Trapezoidal shaped ramp type Acceleration slope and deceleration slope haveonly one acceleration/deceleration value each. For this types, set VBREAK = 0. The acceleration/deceleration factor alters at *VBREAK*. In positioning mode, the ramp finishes exactly at the target position *XTARGET* by keeping *VACTUAL* = *VMAX* as long as possible. Figure 8.2 Trapezoidal shaped ramp type This trapezoidal ramp type reaches VMAX using linear ramps whereas the actual acceleration/deceleration factor AACTUAL depends on the current ramp phase and the velocity which should be reached. The corresponding sign assignment for different ramp phases is depicted in the following table: | Ramp phase: | A <sub>1L</sub> | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | A <sub>3L</sub> | |---------------|-----------------|----------------|----------------|-----------------------|-----------------| | v>0: AACTUAL= | ASTART | AMAX | 0 | -DMAX | -DFINAL | | v<0: AACTUAL= | -ASTART | -AMAX | 0 | DMAX | DFINAL | ## RAMPMODE(1 : 0)=10 S-shaped ramp types Figure 8.3 S-shaped ramp without initial and final acceleration/deceleration values The start phase and the end phase of an S-shaped rampcan be accelerated/decelerated by ASTART and DFINAL. Using these parameters, the ramp starts with ASTART and it is ended with DFINAL. DFINAL becomes valid as soon as AACTUAL reaches the chosen DFINAL value. ASTART and DFINALcan be set separately. Figure 8.4 S-shaped ramp type with initial acceleration and final deceleration value for B1 and B4 This ramp type reaches VMAX by means of S-shaped ramps whereas the acceleration/deceleration factor depends on the current ramp phase and alters every 64 clock cycles during the bow phases $B_1$ , $B_2$ , $B_3$ , and $B_4$ . | Ramp phase: | B <sub>1</sub> | B <sub>12</sub> | B <sub>2</sub> | B <sub>23</sub> | B <sub>3</sub> | B <sub>34</sub> | B <sub>4</sub> | |-------------------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|----------------| | v>0: AACTUAL= | ASTART→AMAX | AMAX | AMAX→0 | 0 | 0→-DMAX | -DMAX | -DMAX→-DFINAL | | BOW <sub>ACTUAL</sub> = | BOW1 | 0 | -BOW2 | 0 | -BOW3 | 0 | BOW4 | | v<0: AACTUAL= | -ASTART→-AMAX | -AMAX | -AMAX→0 | 0 | 0→DMAX | DMAX | DMAX→DFINAL | | BOW <sub>ACTUAL</sub> = | -BOW1 | 0 | BOW2 | 0 | BOW3 | 0 | -BOW4 | #### S-SHAPED RAMPS IN POSITIONING MODE The ramp finishesexactly at the target position by keeping abs(VACTUAL) = VMAX as long as possible. Furthermore, the slopes to and from VMAX as fast as possible without exceeding given values. It is even possible that the phases $B_{12}$ , $B_{23}$ , and $B_{34}$ are left out due to given values. Nevertheless, the S-shaped ramp style is always performed in positioning mode, if $RAMP\_MODE(1:0) = b'10$ is set. The parameter DFINAL is not considered during positioning mode. ## 8.2.1 Velocity Start VSTARTand Velocity Stop VSTOP S-shaped and trapezoidal velocity ramps can be started with an initial velocity value by setting VSTART higher than zero (see Figure 8.5). Such an S-shaped ramp with VSTART > 0 is a ramp without the first ramp bow $B_1$ . The ramp starts with AACTUAL = AMAX and VACTUAL = VSTART. Logically, the parameter ASTART is not considered. It is also possible to set VSTOP (a final velocity value) which finishes the ramp if VACTUAL reaches the VSTOP value (see Figure 8.6). This leads to an S-shaped velocity ramp without the bow $B_4$ . Hence, DFINAL is not considered. ### TRAPEZOIDAL AND S-SHAPED RAMPS USING PARAMETER VSTART VSTART> 0 and VSTOP = 0 Figure 8.5 Trapezoidal and S-shaped ramps using VSTART ### TRAPEZOIDAL AND S-SHAPED RAMPS USING PARAMETER VSTOP VSTART = 0 and VSTOP> 0 Figure 8.6 Trapezoidal and S-shaped ramps using VSTOP TRAPEZOIDAL AND S-SHAPED RAMPS USING PARAMETERS VSTART AND VSTOP #### VSTART> 0 and VSTOP> 0 Figure 8.7 Trapezoidal and S-shaped ramps using VSTART and VSTOP #### SUGGESTIONS - VSTARTand VSTOP are used whenstarting or ending a velocity ramp. If the velocity direction alters due to register assignments while a velocity ramp is in progress, the velocity values develop according to the current velocity ramp type without using VSTARTor VSTOP. - VSTOP is used in positioning modewhen the target position is reached. In velocity mode, VSTOP only used when VACTUAL ≠ 0 and the target velocity VMAX is assigned to 0. - The unsigned values VSTART and VSTOP are valid for both velocity directions. - Every register value change is assigned immediately. ### 8.2.2 Limitations ### **ATTENTION** - Ramp parameter value changes in positioning mode during the ramp progress (exceptVMAX and XTARGET) are allowed but can result in a temporarily overshooting of XTARGET. - To stop an S-shaped ramp during positioning do not set only VMAX = 0!There are two possibilities for further settings: Switch to velocity mode soon after setting VMAX = 0 and when reaching VACTUAL = 0 ( $VEL\_REACHED$ event triggers) switch back to positioning mode. The other possibility is to set VMAX = 1. As soon as the $VEL_REACHED$ event triggers, set VMAX to 0. - Only valid for trapezoidal ramps: If a register value during a deceleration ramp (e.g. target position)is altered in a way that an immediate acceleration in the same direction must follow, the deceleration ramp becomes finished to VACTUAL = 0 first. Afterwards, the acceleration slope begins regularly. To avoid the unintentional finishing process of the deceleration ramp, set VMAX < abs(VACTUAL).If VMAX is reached now, set VMAX to the requested first value. - The same procedure has to be usedin velocity mode if VMAXbecomes decreased and increased again during the deceleration slope. - Very slow deceleration slopes ( $DMAX \le (VMAX \ / \ 20s)$ ) of trapezoidal ramps can result in an overdrive of the target position with an immediate subsequent ramp to overhaul target mismatch. To avoid this, please use a reasonable value for VSTOP. - A VACTUAL value which exceeds VMAX can be result of register changes during an S-shaped ramp. This is, because the bows B1, B2, B3, and B4 are maintained during the ramp progress. - If the requested conditions for the acceleration slope of an S-shaped ramp (VSTART or ASTART, BOW1 and BOW2) do not fit toVMAX, the starting acceleration value ASTARTbecomes altered. In case of misconfiguration at ramp start AMAXor VSTARThave to be decreased in order to reach XTARGET. #### FASTEST POSSIBLE SLOPE IN POSITIONING MODE The fastest possible slopes are always performed if the phases $B_{12}$ and/or $B_{34}$ are not reached during a rising and/or falling S-shaped slope. Thus, the ramp maintains the maximum velocity *VMAX* as long as possible in positioning mode until the falling slope finishes the ramp to reach *XTARGET* exactly. The result is the fastest possible positioning ramp in matters of time. ## 8.2.3 Internal Ramp Generator Units All parameter units are real arithmetical units. Therefore, it is necessary to set the *CLK\_FREQ* register to the appropriate value in [Hz] which is given by the external clock. Any value between 4.2 MHz and 32 MHz can be chosen. #### **VELOCITY VALUES** VACTUAL is given as a 32 bit signed value with no decimal places. The unsigned velocity values VSTART, VSTOP, and VBREAK consist of 23 digits and 8 decimal places. VMAXis a signed value with 24 digits and 8 decimal places. Velocity values are given in pulses per second [pps]. The maximum velocity VMAX is restricted by the clock frequency. Values higher than $\frac{1}{2}$ puls \* $f_{CLK}$ are prohibited because of an incorrect STPOUT output if VACTUAL exceeds this limit. #### **ACCELERATION VALUES** The unsigned values AMAX, DMAX, ASTART, and DFINAL consist of 22 digits and 2 decimal places. AACTUAL shows a 24 bit non decimal signed value. Acceleration and deceleration units are given in pulses per second<sup>2</sup> [pps<sup>2</sup>]. ### **BOW PARAMETER VALUES** Bow values are unsigned 24 bit values without decimal places. They are given in pulses per second<sup>3</sup> [pps<sup>3</sup>]. The following absolute minimum and maximum values are valid: | Value Classes | Velocity | Acceleration | Bow | Clock | |---------------|--------------------------------------------|-------------------------------|---------------------------|------------------------------| | Registers | VMAX, VSTART,<br>VSTOP, VBREAK | AMAX, DMAX,<br>ASTART, DFINAL | BOW1, BOW2,<br>BOW3, BOW4 | CLK_FREQ (f <sub>CLK</sub> ) | | Minimum | 3.906250 mpps | 0.250000 mpps <sup>2</sup> | 1 mpps <sup>3</sup> | 4.194304 MHz | | Maximum | 8.388607 mpps<br>½ puls * f <sub>CLK</sub> | 4.194303 mpps <sup>2</sup> | 16.777 mpps <sup>3</sup> | 32MHz | ### SHORT AND STEEP RAMPS For short and steep ramps higher acceleration/deceleration and bow values than usual are available by activating direct\_acc\_val\_en and direct\_bow\_val\_en (see generator configuration register, chapter 17.1). Set these parameters to 1 to change the units: direct\_acc\_val\_en=1 The values for AMAX, DMAX, ASTART, DFINAL, and DSTOP (see chapter9) are given as velocity value change per clock cycle with 24 bit unsigned decimal places(MSB =2<sup>-14</sup>). direct\_bow\_val\_en=1 Bow values aregiven as acceleration value change per clock cycle. The values BOW1, BOW2, BOW3, and BOW4 are 24 bit unsigned decimal places with the MSB defined as 2<sup>-29</sup>. ### **EXAMPLE** With a clock frequency f<sub>CLK</sub>=16 MHz the following maximum values are valid: | Value Classes | Acceleration (direct_acc_val_en=1) | Bow (direct_bow_val_en=1) | |---------------|-------------------------------------------------------------|------------------------------------------------------------------------------| | Registers | AMAX, DMAX, ASTART, DFINAL, DSTOP | BOW1, BOW2, BOW3, BOW4 | | Calculation | $a[pps^2] = (\Delta v/clk\_cycle) / 2^{37} \cdot f_{CLK}^2$ | bow[pps <sup>3</sup> ] = ( $\Delta a/clk_cycle$ ) / $2^{53} \cdot f_{CLK}^3$ | | Minimum | -1.86 kpps² | -454.75 kpps³ | | Maximum | -31.25 Gpps² | -7.63 Tpps³ | ## 9 Reference Switches The reference input signals of the TMC4361 can be considered as a safety feature. The TMC4361 provides different possibilities for reference switches and allows for appropriate settings for various applications. The TMC4361 offers two switches in hardware (STOPL, STOPR) and two additional virtual stop switches (VIRT\_STOP\_LEFT, VIRT\_STOP\_RIGHT). Additionally, a home reference switch is available. ## PINS AND REGISTERS: REFERENCE SWITCHES | Pin names | Туре | | Remarks | | | |--------------------|----------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | STOPL | Inj | out | Left reference switch | | | | STOPR | Inj | out | Right reference switch | | | | HOME_REF | Inj | out | Home switch | | | | TARGET_REACHED | Out | put | Reference switch to indicate XACTUAL=XTARGET | | | | Register name | Register | address | Remarks | | | | REFERENCE_CONF | 0x01 | RW | Configuration of interaction with reference pins | | | | HOME_SAFETY_MARGIN | 0x1E | RW | Region of uncertainty around X_HOME | | | | DSTOP | 0x2C | RW | Deceleration value if stop switches STOPL/STOPR or virtual stops are used with soft stop ramps. The deceleration value allows for an automatic linear stop ramp. | | | | POS_COMP | 0x32 | RW | Free configurable compare position; signed; 32 bits | | | | VIRT_STOP_LEFT | 0x33 | RW | Virtual left stop that triggers a stop event at XACTUAL ≤ VIRT_STOP_LEFT; signed; 32 bits | | | | VIRT_STOP_RIGHT | 0x34 | RW | Virtual left stop that triggers a stop event at XACTUAL ≥ VIRT_STOP_RIGHT; signed; 32 bits | | | | X_HOME | 0x35 | RW | Home reference position; signed; 32 bits | | | | X_LATCH | 0x36 | RW Stores XACTUAL at different conditions; signed; 32 bits | | | | ## 9.1 STOPL and STOPR A left and a right stop switch are provided in hardware in order to stop the drive immediately, if one of them is triggered. Therefore, pin 12 and pin 14 of the motion controller have to be used. Both switches have to be enabled first: - To use STOPL set *stop\_left\_en=*1. Now, the current velocity ramp stopsin case STOPL is equal to the chosen active polarity *pol\_stop\_left* and *VACTUAL* < 0. - To use STOPR set *stop\_right\_en=*1. Now, STOPR stops the ramp in case the STOPR voltage level matches *pol\_stop\_right* and *VACTUAL* > 0. The deceleration slope for stopping the ramp is influenced by soft stop en: - Set soft\_stop\_en=0 for a hard and quick stop. - Set soft\_stop\_en=1 to stop the ramp with a linear falling slope. In this case the deceleration factor is determined by *DSTOP.VSTOP* is not considered during the stop deceleration slope. At the same time when a stop switch becomes active, the related status flag will be setand the particular event will be released. The flag remains set as long as the stop switch remains active. After reaching *VACTUAL*=0 due to the slope, further movement in the particular direction is not possible. Driving on in the direction of areference switch is possible if the following conditions are met: - The related status event is set back. The reference switch is not active anymore or alternatively, the related enabling switch (stop\_left\_en, stop\_right\_en) is reset to 0 (switched off) to go on driving in the prior to that closed direction. - Stop eventsare cleared by reading out the EVENTS register. This is done automatically by the motion controller subsequent to an SPI datagram read request to this register. (There is only one exception to this if an event is selected for the EVENT\_CLEAR\_CONF register in order to inhibit the regular clearing.) ## 9.1.1 Configurations Four different events can be chosen to latch the current internal position *XACTUAL* in the register *X\_LATCH*. The following events and reference configurations result in such a transfer with an event indicating the latching process: | Reference configuration | pol_stop_left=0 | pol_stop_left=1 | pol_stop_right=0 | pol_stop_right=1 | |-------------------------|-----------------|-----------------|------------------|------------------| | latch_x_on_inactive_l=1 | STOPL=0 → 1 | STOPL=1 → 0 | | | | latch_x_on_active_l=1 | STOPL=1 → 0 | STOPL=0 → 1 | | | | latch_x_on_inactive_r=1 | | | STOPR=0 → 1 | STOPR = 1→0 | | latch_x_on_active_r=1 | | | STOPR=1 → 0 | STOPR = 0→1 | Setting invert\_stop\_direction=1 swaps STOPL and STOPR. Thus, all configuration parameters for STOPL become valid for STOPR and vice versa. # 9.2 Virtual Stop Switches The TMC4361 provides additional virtual limits which trigger stop slopes in case the specific virtual stop switch microstep position is reached. Virtual stop positions can be setusing VIRTUAL\_STOP\_LEFT and VIRTUAL\_STOP\_RIGHT which are part of the Target and Compare Register (see chapter 17.17). Virtual stop switches have to be enabled like non-virtual reference switches. Therefore, set *virtual\_left\_limit\_en* respectively *virtual\_right\_limit\_en* to 1. Hitting a virtual limit switch triggers the same process as hitting STOPL or STOPR. At the same time when a virtual stop switch becomes active an event becomes released which has to be cleared in any case before further movement in the particular direction can be performed again. Driving on in the direction of a virtual switch after a stop event is possible if the following conditions are met: - For further movement in negative direction choose a new value for VIRTUAL\_STOP\_LEFT or set virtual left limit en=0. - For further movement in positive direction choose a new value for VIRTUAL\_STOP\_RIGHT or set virtual\_right\_limit\_en=0. The deceleration slope can be chosen with virt\_stop\_mode: - Set virt stop\_mode= b'01 for a hard and quick stop. - Set *virt\_stop\_mode*= b'10 to stop the ramp with a linear falling slope. In this case the deceleration factor is determined by *DSTOP*. - Set *virt\_stop\_mode*= b'00 to stop the ramp with the currently chosen ramp type.In this case the actual ramp parameter set *DMAX* and *DFINAL* determine the deceleration ramp. Note, that for S-shaped ramps, BOW3 and BOW4 are valid, too. #### Attention invert\_stop\_direction has no influence on VIRTUAL\_STOP\_LEFT resp. VIRTUAL\_STOP\_RIGHT. ## 9.3 HOME Reference For monitoring, theswitch reference input HOME REF is provided. ### **HOMING PROCESS** - Enable the tracking mode with start\_home\_tracking=1. - With the next home event XACTUALis latched to X\_HOME. - The switchstart\_home\_trackingof the REFERENCE\_CONF register is automatically reset to 0. - An error flag is permanently evaluated. This error flag indicates whether the current voltage level of the HOME REF reference input is valid in respect to *X HOME* and the chosen *home event*. Nine different home events are possible. Besides *home\_event* = b'0000 which uses the N signal of an incremental ABN encoder, the following home events can be used. Therefore, configure the four *home\_event* bits which are part of the reference switch configuration register (see chapter 17.2) | home_event | | Description | X_HOME<br>(direction: negative/positive) | |------------|--------------------------------------------|--------------------------------------|------------------------------------------| | b'0011 | HOME_REF = 0 in reference to X_HO | ndicates negative direction in<br>ME | HOME_REF 0 | | b'1100 | HOME_REF = 0 i<br>reference to X_HO | ndicates positive direction in<br>ME | HOME_REF 1 0 | | b'0110 | HOME DEE | X_HOME in center | HOME_REF 0 | | b'0010 | HOME_REF = 1<br>indicates home<br>position | X_HOME at the left side | HOME_REF 1 0 | | b'0100 | position | X_HOME at the right side | HOME_REF 1 0 | | b'1001 | HOME BEE | X_HOME in center | HOME_REF 0 | | b'1011 | HOME_REF = 0<br>indicates home<br>position | X_HOME at the right side | HOME_REF 1 0 | | b'1101 | position | X_HOME at the left side | HOME_REF 1 0 | ### DEFINING AN UNCERTAINTY AREA AROUND X\_HOME Use the register HOME\_SAFETY\_MARGIN for defining an uncertainty area around X\_HOME. Then, homing uncertainties related to the special application environment are considered for the further process. There will be no error flag generated if two conditions are met: XACTUAL = X HOME - HOME SAFETY MARGIN and XACTUAL = X HOME + HOME SAFETY MARGIN The followingexamples (see Figure 9.1.) show the pointsat which - dependent on the chosen *home\_event* -an error flag is generated. It is recommended to set the HOME\_SAFETY\_MARGIN bigger than the periodduring which the HOME\_REF level is active for the home\_events b'0110, b'0010, b'0100, b'1001, b'1011, and b'1101. This is necessary to avoid wrong HOME\_ERROR\_Flags. After homing with the N channel ( $home\_event = b'0000$ ) for a precise assignment of $X\_HOME$ the correct $home\_event$ has to be assigned in order to activate the generation of $HOME\_ERROR\_Flags$ .Note that $home\_event = b'0000$ results in HOME\\_ERROR\_Flag=0 permanently. #### Attention If the homing process is based on the n event (home\_event = b'0000),latch\_enc\_on\_nhas to be set as well as clr\_latch\_cont\_on\_n or clr\_latch\_once\_on\_n.Refer to chapter 14.2.1 for further information about the switches. Figure 9.1HOME\_REF monitoring and HOME\_ERROR\_FLAG The two examples above illustrate *HOME\_REF* monitoring and generation of the *HOME\_ERROR\_Flag* for home\_event = b'0011 (\*), b'1100 (\*\*\*), b'0110 (\*\*\*\*), b'0010 (\*\*\*\*), b'0100 (\*\*\*\*), b'1001 (\*\*\*\*\*), and b'1101 (\*\*\*\*\*). #### HOMING WITH STOPL AND STOPR STOPL and STOPR inputs can also be used as HOME\_REF inputs. Therefore setthe REFERENCE\_CONF register bits stop\_left\_is\_home=1 respectivelystop\_right\_is\_home=1. This leads to a stop of the current ramp only after STOPL or STOPR is switching to active state and the home uncertainty region is crossed. The home uncertainty region is given by X\_HOME and HOME\_SAFETY\_MARGIN. # 9.4 Cyclic Movement to XTARGET Usually, reaching XTARGETin positioning mode finishes a velocity ramp. To repeat the current ramp with its specified parameters steadily set *clr\_pos\_at\_target*to 1. Until velocity mode is chosen or *clr\_pos\_at\_target* is set to 0, XACTUAL will be reset to 0 if XTARGET is reached (XACTUAL = XTARGET). Normally, the falling slope to stop the ramp is performed within each ramp cycle. ### TRIGGERING FURTHER RAMPSIDENTICAL TO THE FIRST ONE (POSITIONING MODE ONLY) - Set clr\_pos\_at\_target=1 - SetXTARGET. - Now, XACTUAL is set to 0 automatically if XTARGET is reached. - Another velocity ramp for reaching XTARGET becomes active now. # 9.5 Target Reached / Position Comparison The TARGET\_REACHEDpin 31forwards the TARGET\_REACHED\_Flag. Thus, if XACTUAL = XTARGET, TARGET\_REACHED is active. The polarity can be configured via invert\_pol\_target\_reached switch of the GENERAL\_CONF register. The output pin can also be used to indicate the status of the POS\_COMP\_REACHED\_Flag which is generated if the POS\_COMP register value is equal to XACTUAL or ENC POS. ### **OVERVIEW: SETTINGS FOR POSITION COMPARISON** - Choose a POS\_COMP value. The position compare register provides 32 bits. - Choose a compare parameter by settingpos\_comp\_source. - Set pos comp source=1 for ENC POS. - Set pos comp source=0 for XACTUAL. The position compare process is permanently active. The stored POS\_COMP position is compared with XACTUAL respectively ENC\_POS automatically. If POS\_COMP = XACTUAL the status flag POS\_COMP\_REACHED\_F becomes set and the POS\_COMP\_REACHED event becomes released, provided that switching to active state is done first. - Additional, the output *TARGET\_REACHED* can be used to report the state of position comparison instead of the target reached status. Therefore, set *pos\_comp\_output* = b'11. # 10 Ramp Timing &Synchronization The TMC4361 provides various possibilities for ramp timing. Usually, every external register change via an SPI input is assigned immediately to the internal registers. With a proper start configuration of the TMC4361, rampsequences without any intervening in between can be programmed. Various possibilities result from choosing different target positions, which can be predefined and successively activated, combined with the opportunity of a cyclic pipeline. Therefore, it is necessary to understand ramp start configurations, triggers, and consequences. #### PINS AND REGISTERS: SYNCHRONIZATION | Pin names | Туре | | Remarks | |---------------|---------------------|----|----------------------------------------------------------------------------------------------------------| | START | Input and<br>Output | | External start input to get a start signal or external start output to indicate an internal start event. | | Register name | Register address | | Remarks | | START_CONF | 0x02 RW | | The configuration register of the synchronization unit | | START_OUT_ADD | 0x11 RW | | Additional active output length of external start signal | | START_DELAY | 0x13 RW | | Delay time between start trigger and signal | | X_PIPEO 7 | 0x380x3F | RW | Target positions pipeline | # 10.1 Start Signal Generation A ramp can be initiated using an internal or an external start trigger for the start signal generation. Note that a start trigger is not the start signal itself but the transition slope to the active start state. Now, for ramp start configuration consider the following steps: - 1. Choose internal or external start trigger(s). - 2. Adjust the timing of the start signal after a start trigger has been recognized. - 3. Enable start signal processing. ## 10.1.1 Starting a Ramp via an Internal Start Trigger There are different triggers available for an internal start signal. These triggers are assigned by the *trigger\_events* switches (bits 5...8) of the *START\_CONF* register. Every bit of *trigger\_event* can be selected separately. Thus, more than one signal can trigger a start event. | trigger_events(8 : 5) | Description | |-----------------------|---------------------------------------------------------------------------------------| | b'xxx0 | Set bit 5 to 0 for internal start trigger only. The START pin as output. (If bit 5 is | | D XXXU | set to 1, an external trigger is chosen and the START pin is used as input) | | b'xx1x | TARGET_REACHED event is assigned as start signal for timer | | b'x1xx | VELOCITY_REACHED event is assigned as start signal for timer | | b'1xxx | POSCOMP_REACHED event is assigned as start signal for timer | # 10.1.2 Starting a Ramp via an External Start Trigger Set $Start_{en}(0) = 1$ to use external start signals. Further, there is one specific bit that has to be set for using an external trigger: | trigger_events(8 : 5) | Description | |-----------------------|-------------------------------------------------------------------------------| | b'xxx1 | Set bit 5 to 1 for an external start trigger. Use the START pin as input now. | #### DEFINING THE ACTIVE VOLTAGE LEVEL OF THE START PIN The active voltage level of the START pin is defined by pol start signal. ### **EXAMPLES** 1. Setpol\_start\_signal=0 and trigger\_events(0)=start\_en(0)=1 Now, the voltage level transition from high to low triggers a start signal. The signal is further processed by the synchronization unit. 2. Set pol\_start\_signal = 1 and trigger\_events(o) = 0 Now, start is used as output forwarding internal start signals with a high active level. External start signalshave to be filtered. The filter length must exceed START OUT ADD clock cycles! ## 10.1.3 start\_enSettings To enable a start signal for a ramp it is necessary to set *start\_en* which is part of the START\_CONF register. By setting *start\_en*, the impact of generated start signals on the internal rampis specified. A start signal can be used in different ways: | start_en(2 : 0) | Description | |-----------------|---------------------------------------------------------| | b'000 | No start signal will be generated or processed further. | | b'xx1 | XTARGET is altered only after a start signal. | | b'x1x | VMAX is altered only after a start signal. | | b'1xx | RAMPMODEcan be changed after a start signal. | ## 10.1.4 Adjustments Related to Start Signal Timing and Prioritizing Every start switch can be enabled and disabled separately. In case an enable switch is set low, the particular register is changed immediately if the register is assigned by an SPI datagram. Using enable switches allows for setting specific points in time for altering register values. Thus, the assignment of SPI requests to the registers XTARGET, VMAX and RAMP\_MODEcan be uncoupled from the SPI transfer itself. The assignment can be combined with trigger events which are related to the internal start signal generation. ### START\_DELAY - setting a delay time for the start signal after a trigger For delaying an immediate ramp start set *START\_DELAY* (31 : 0) to a reasonable value. Then, the chosen *START\_DELAY* value defines the time interval between the recognition of the chosen start trigger(s) and the internal start signal generation. For switching off a chosen start delay time setstart\_en = b'000. ### immediate\_start\_in- prioritizing the external START signal For prioritizing the external START signal opposed to all other triggers set *immediate\_start\_in* = 1. Thus, an external START is executed immediately after its recognition independently from a given *START\_DELAY* time, an active timer, or other triggers. #### Synchronizing Several Motion Controllers Due to the fact that the start pin can be assigned as input or output synchronization between several motion controllers is feasible. Besides the setup of several TMC4361 as slaves and one master µC which can initiate velocity ramps of the slave devices concurrently, it is possible to use the internal start signal of a TMC4361 as external trigger for other motion controllers. Assigning the start pin as output, one master TMC4361can forward its internal start signal (e.g. due to a target reached event) to trigger register changes for other motion controllers which act as slaves under this condition. Therefore, START\_OUT\_ADDcan be set appropriately to prolong the active start signal because otherwise the start signal activated at the start pin as output only lasts for one clock cycle. The active polarity of the external start signal can be configured by *pol\_start\_signal*. It is valid for both configurations of the start pin (input or output). If an external start trigger is not used and the START pin is also not used for communication with an external device, connect it to GND and select $pol\_start\_signal = 1$ . Alternatively, connect START toV<sub>IO</sub> supply and set $pol\_start\_signal = 0$ . Additionally, choose the value 7 for $FILT\_L\_S$ and $SR\_S$ . # 10.1.5 Examples for Ramp Timing The following three examples depict SPI datagrams, internal and external signal levels, corresponding velocity ramps, and additional explanations. SPI data is transferred internally at the end of each datagram. ### **EXAMPLE 1** | Parameter | Setting | Description | |------------------|---------|-------------------------------------------------------------------------| | RAMPMODE | b'101 | The velocity value change is executed immediately. The new XTARGET | | start_en | b'001 | value is assigned after TARGET_REACHED has been set and START_DELAY | | trigger_events | b'0010 | has been expired. A new ramp does not start at the end because there is | | START_DELAY | >0 | no new XTARGET value assigned. START is used as output. The internal | | START_OUT_ADD | >0 | start signal is forwarded with a step length of (START_OUT_ADD+1) clock | | pol_start_signal | 1 | cycles. This way, external devices can be synchronized. | | | | | Figure 10.1Start example 1 ## EXAMPLE 2 | Parameter | Setting | Description | |------------------|---------|--------------------------------------------------------------------------| | RAMPMODE | b'001 | The velocity value and ramp mode value change will be executed after | | start_en | b'111 | the first start signal. Because of the new ramp mode positioning mode | | trigger_events | b'0110 | and S-shaped ramps are activated and the ramp stops at target position. | | START_DELAY | >0 | Due to a further target request, the ramp starts again. The active START | | START_OUT_ADD | 0 | output signal lasts only one clock cycle. | | pol_start_signal | 0 | | Figure 10.2Start example 2 ### **EXAMPLE 3** For this example start signal triggers have been prioritized due to the use of start timing via a START\_DELAY setting and due to the setting immediate\_start\_in=1. | Parameter | Setting | Description | |--------------------|---------|---------------------------------------------------------------------------| | RAMPMODE | b'000 | When XACTUAL = POSCOMP the start timer is activated and the external | | start_en | b'010 | start signal in between is ignored. | | trigger_events | b'1001 | The second start event is triggered due to the external start signal. The | | immediate_start_in | 0 | POSCOMP_REACHED event is ignored. | | START_DELAY | >0 | The third start timer process is disrupted by the external START signal | | pol_start_signal | 1 | which is forced to be executed immediately due to the setting | | | | immediate_start_in = 1. | Figure 10.3 Startexample 3 ## 10.2 Target Pipeline The TMC4361 provides a target pipeline for sequencing subordinatetargets during the drive. This way, a complex target structure can be easily arranged. #### **PROCEED AS FOLLOWS:** - Set x\_pipeline\_en=1. - Set start\_en(0)=1. - Now, the value in X\_PIPEO becomes transferred to XTARGET at the next internal start signal. - The complete target pipeline $X_PIPE0$ ... $X_PIPE7$ becomes shifted forward step by step following the condition $X_PIPE_n = X_PIPE_{n+1}$ . This flexible target pipeline provides up to eight additional target positions which become transferred at the next specific start signal. The actually valid target position is written back to $X\_PIPE_x$ , where x is equal to the bit position of $x\_pipe\_rewrite\_reg$ . More precisely, if $x\_pipe\_rewrite\_reg = b'00010000$ , $X\_PIPE4 = XACTUAL$ at the next internal start signal. If $x\_pipe\_rewrite\_reg = b'00000000$ , XTARGET will not written back to any $X\_PIPE_n$ register. If multiple bits are set, XTARGET will written back to each of the selected $X\_PIPE_n$ registers. Figure 10.4 Flexible target pipeline # 11 Serial Data Output The TMC4361 provides an SPI interface for initialization and configuration of the motor driver (additional to the Step/Dir output) before and during motor motion. Furthermore, it is possible to control TRINIAMIC stepper drivers during SPI motor drive. The SPI interface is used for principal tasks: - Two current values of the integrated sine wave look-up table can be transferred at a time to the driver chip in order to energize the motor coils. This is done within each SPI datagram. A series of current values is transferred to move the motor. Values of the MSLUT (microstep sine wave look-up table) are adjusted using velocity ramp dependent scale values. This way, maximum amplitude current values are aligned to the requirements of certain velocity slopes. - The TMC4361 integrates an adjustable cover register for configuration purposes. This way, TRINIAMIC motor driver chips and third parties chips can be adjusted with only little effort. ### PINS AND REGISTERS: SPI TO MOTOR DRIVER | Pin names | Туре | | Remarks | | |------------------|-----------------------------------------------------|---------|--------------------------------------------------------------|--| | NSCSDRV_SDO | Output | | Chip select output to motor driver, low active | | | SCKDRV_NSDO | Output | | Serial clock output to motor driver | | | SDODRV_SCLK | InOut as Output | | Serial data output to motor driver | | | SDIDRV_NSCLK | DRV_ <i>NSCLK</i> Input | | Serial data input from motor driver | | | STDBY_CLK | Out | put | Clock output, standby output, or ChopSync clockoutput | | | Register name | Register name Register ad | | Remarks | | | GENERAL_CONF | 0x00 | RW | Bit14: 13, bit19, bit20 | | | REFERENCE_CONF | 0x01 | RW | Bit26, bit27 | | | SPIOUT_CONF | 0x04 | RW | Configuration register for SPI output communication | | | CURRENT_CONF | 0x05 | RW | Current scaling configuration | | | SCALE_VALUES | 0x06 | RW | Current scaling values | | | CTED CONE | 0x0A | D\A/ | Microsteps/fullstep,fullstep/revolution, and | | | STEP_CONF | UXUA | RW | motor status bit event selection | | | STDBY_DELAY | 0x15 | RW | Delay time after standby mode is valid | | | FREEWHEEL_DELAY | 0x16 | RW | Delay time after freewheeling is valid | | | VDRV_SCALE_LIMIT | 0x17 | RW | Velocity setting for changing the drive scale value | | | UP_SCALE_DELAY | 0x18 | RW | Increment delay to a higher scaling value; 24 bit | | | HOLD_SCALE_DELAY | 0x19 | RW | Decrement delay to the hold scaling value; 24 bit | | | DRV_SCALE_DELAY | 0x1A | RW | Decrement delay to the drive scaling value | | | BOOST_TIME | 0x1B | RW | Delay time after ramp start when boost scaling is valid | | | | 0x1D | RW | SPI addresses/commands which areput in frontof the DAC | | | DAC_ADDR | | | values: Coil A: DAC_ADDR (bit 15 : 0) | | | | | | Coil B: DAC_ADDR (bit 31 : 16) | | | CHOPSYNC_DIV | SYNC_DIV 0x1F RW Chopper clock divider (bit 11 : 0) | | | | | FS_VEL | 0x60 | W | Velocity at which fullstep drive will be enabled | | | COVER_LOW | 0x6C | W | Lower 32 bit of the cover register (µC to motor driver) | | | COVER_HIGH | 0x6D | W | Upper 32 bit of the cover register (µC to motor driver) | | | COVER_DRV_LOW | 0x6E | R | Lower 32 bit of the cover register (motor driver to $\mu$ C) | | | COVER_DRV_HIGH | 0x6F | R | Upper 32 bit of the cover register (motor driver to µC) | | | MSLUT[07] | 0x7077 | W | Difference values between two consecutive MSLUT values | | | MSLUTSEL | 0x78 | W | Definition of segments within each MSLUT quarter wave | | | Register name | Register | address | Remarks | | | MSCNT | 0x79 | R | Current microstep position of the MSLUT | | | CURRENTA | 0x7A R | | Actual current values of the MSLUT: | | | CURRENTB | | | SIN (coil A) and SIN90_120 (coilB); each 9 bit | | | CURRENTA_SPI | I OV/B I R | | Actual scaled current values of the MSLUT: | | | CURRENTB_SPI | | | SIN (coil A) and SIN90_120 (coilB); each 9 bit | | | SCALE_PARAM | 0x7C | R | Actual scaling parameter; 8 bit | | | START_SIN | 0x7E | RW | Sine start value of the MSLUT (bit 7 : 0) | | | START_SIN90_120 | | | Cosine start value of the MSLUT (bit 23 : 16) | | | DAC_OFFSET | | | Offset value for DAC output values (bit 31 : 24) | | www.trinamic.com #### Note For a good start with a TRINAMIC motor driver, setup *SPIOUT\_CONF* register properly. Thus, the TMC4361 offers presets for current transfer and automatic configuration routines if the correct driver is selected. Status bits of TMC motor drivers are transmitted to the status register of the motion controller. ## 11.1 Sine Wave Look-up Table TMC4361 provides a programmable look-up table for storing the microstep current wave. As a default, the tables are pre-programmed with a sine wave, which is a good starting point for most stepper motors. Reprogramming the table to a motor specific wave allows drastically improved microstepping especially with low-cost motors. In order to minimize required memory and the amount of data to be programmed, only a quarter of the wave becomes stored. The internal microstep table maps the microstep wave from 0° to 90°. It becomes symmetrically extended to 360°. When reading out the table the 10-bit microstep counter *MSCNT* addresses the fully extended wave table. The table is stored in an incremental fashion, using each one bit per entry. Therefore only 256 bits (ofs00 to ofs255) are required to store the quarter wave. These bits are mapped to eight 32 bit registers. Each ofs bit controls the addition of an inclination Wx or Wx+1 when advancing one step in the table. As the wave can have a higher inclination than 1, the base inclinations Wx can be programmed to -1, 0, 1, or 2 using up to four flexible programmable segments within the quarter wave. This way, even a negative inclination can be realized. The four inclination segments are controlled by the position registers X1 to X3. When modifying the wave, care must be taken to ensure a smooth and symmetrical zero transition when the quarter wave becomes expanded to a full wave. The maximum resulting swing of the wave should be adjusted to a range of -248 to 248, in order to give the best possible resolution while leaving headroom for the hysteresis based chopper to add an offset. Figure 11.1 LUT programming example When the microstep sequencer advances within the table, it calculates the actual current values for the motor coils with each microstep and stores them to the registers *CURRENTA* and *CURRENTB*. However the incremental coding requires an absolute initialization, especially when the microstep table becomes modified. Therefore, *CURRENTA* and *CURRENTB* become initialized whenever *MSCNT* passes zero. ### TWO REGISTERS CONTROL THE STARTING VALUES OF THE TABLES: - As the starting value at zero is not necessarily 0 (it might be 1 or 2), it can be programmed into the starting point register START\_SIN. - In the same way, the start of the second wave for the second motor coil needs to be stored in *START\_SIN90\_120*. This register stores the resulting table entry for a phase shift of 90° for 2-phase stepper motors. ## 11.1.1 Programming the Incremental Microstep Table For understanding the background of the incremental coding of the microstep table, it is good to have an idea of the characteristics of the microstep wave. #### A MICROSTEP TABLE FOR A TWO PHASE MOTOR HAS CERTAIN CHARACTERISTICS: - 1. It is in principle a reverse characteristic of the motor pole behavior. - 2. It is a smoothened wave to provide a smooth motor behavior. There are no jumps within the wave. - 3. The phase shift between both phases is exactly 90°, because this is the optimum angle of the poles within the motor. - 4. The zero transition is at 0°. The curve is symmetrical within each quadrant (like a sine wave). - 5. The slope of the wave is normally positive, but due to torque variations it can also be (slightly) negative. - 6. But it must not be strictly monotonic as the example in the previous chapter shows. Considering these facts, it becomes clear that the wave table can be compressed. The incremental coding used in the TMC4361 uses a format which reduces the required information per entry of the 8 bit by 256 entry wave table to slightly more than a single bit. ### **INCREMENTAL ENCODING** The principle of incremental encoding just stores the difference between the actual and the next table entry. To have an absolute start value, the first entry is directly stored (START\_SIN). For the ease of use, also the first entry of the shifted table for the second motor phase is stored (START\_SIN\_90\_120). The TMC4361 provides four inclination segments (0, 1, 2, and 3) with the base inclinations (W0, W1, W2, and W3) and the segment borders (0, X1, X2, X3, and 255). | Inclination segment | Base inclination | Segments | |---------------------|------------------|----------| | 0 | W0 | 0 X1 | | 1 | W1 | X1 X2 | | 2 | W2 | X2 X3 | | 3 | W3 | X3 255 | Table 11.1 Inclination segments of TMC4361 #### **EXPLANATORY NOTES AND EXAMPLES** Using a single bit per table entry allows any inclination between 0 and 1. E.g., a 0-bit can mean do not add anything and a 1-bit can mean add one. This allows describing a digital slope of 0° (all bits zero) to 45° (all bits one). It becomes clear, that higher inclinations are necessary. However, the inclination will not drastically change from point to point. Therefore, the wave can be divided into up to four segments with different base inclinations. Using a base inclination of one, a 0-bit means add one and a 1-bit means add two. This way, a slope between 45° (all bits zero) and 77.5° is yielded (all bits one). The base inclinations can be set between -1 (falling slope) and +2. This way, slopes between -45° and 78.75° can be described. The default sine wave table in TRINAMIC drivers uses one segment with a base inclination of 1 and one segment with a base inclination of 0. Figure 11.2 Wave showing segments with all possible base inclinations (highest inclination first) ## **EXAMPLE** #### **CONSIDER THE GIVEN CONDITIONS:** The microstep table for the standard sine wave begins with the eight entries (0 to 7) $\{0, 1, 3, 4, 6, 7, 9, 10 ...\}$ etc. The maximum inclination in this area is 2 (1+2=3). The minimum inclination in these eight entries is 1. The start value is 0. Advancing in the table, the first time the inclination becomes lower than +1 is from position 153 to position 154. Both entries are identical. The calculated value for position 256 (start of cosine wave) is 247. ## THEREFORE, THE FOLLOWING SETTINGS NEED TO BE MADE: - Set a starting value START\_SIN=0 matching sine wave entry 0. - Set a base inclination range of W0: +1 / +2 (W0=%10), valid from 0 to X1. - Calculate the differences between each two entries: {+1, +2, +1, +2, +1, +2, +1,...} - Set the microstep table entries ofsxx to 0 for the lower value (+1), 1 for the higher value (+2). Thus, the first seven microstep table entries of s00 to of s06 are: {0, 1, 0, 1, 0, 1, 0 ...} - Latest at position 153, the inclination must be lowered. Use the next inclination range 1 with W1: +0 / +1 (W1=%01). Therefore, X1 becomes set to 153 in order to switch to the next inclination range. Thus, starting from position 153, an offset ofsxx of 0 means add nothing, 1 means add +1. - START\_SIN90\_120 becomes equal to the value at position 256, i.e. 247. - As the wave does not more have segments with different inclinations, the remaining inclination ranges W2 and W3 shall be set to the same value as W1, and X2 and X3 can be set to 255. This way, only two inclination segments are effective. | OVERVIEW OF EXAMPLE | | | | | | | | | | | | |------------------------------|----|----|----|----|----|----|----|----|---------|-----|--| | Microstep number | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | <br>153 | 154 | | | Desired table entry | 0 | 1 | 3 | 4 | 6 | 7 | 9 | 10 | <br>200 | 200 | | | Difference to next entry | 1 | 2 | 1 | 2 | 1 | 2 | 1 | | <br>0 | | | | Required segment inclination | +1 | +1 | +1 | +1 | +1 | +1 | +1 | | <br>+0 | | | | Offs bit entry | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | <br>0 | | | ## 11.2 SPI Output Parameters The TMC4361 provides SPI output parameters to adjust a proper communication with the motor driver. Set <code>serial\_enc\_out\_enable=0</code> to enable the SPI output communication. The TMC4361 generates the necessary SPI output clock frequency and forwards it to the SCKDRV\_NSDO output pin. The low phase of the serial clock is set with <code>SPI\_OUT\_LOW\_TIME</code>, whereas <code>SPI\_OUT\_HIGH\_TIME</code> sets the high phase. Additionally, an <code>SPI\_OUT\_BLOCK\_TIME</code> can be set for a minimum time period where no new datagram will be sent after the last SPI output datagram. During this inactive phase SCKDRV\_NSDO stays high. All three SPI output parameters are part of the <code>SPIOUT\_CONF</code> register. They are 4 bit values and represent a number of clock cycles. ## PINS WHICH ARE ALSO AFFECTED BY SPI OUTPUT COMMUNICATION NSCSDRV\_SDO low active chip select signal SDODRV\_SCLK used as output to transfer the datagram to the motor driver SDIDRV\_NSCLK receives the response from the motor driver. The response is sampled duringthe data transfer to the motor driver. ## MINIMUM AND MAXIMUM TIME PERIOD Theminimum time period for all three parameters is $1/f_{CLK}$ . If an SPI output parameter is set to 0 it becomes altered to 2 clock cycles internally. A maximum time period of $15/f_{CLK}$ can be set for all three parameters. Thus, SPI clock frequency $f_{SPI\_CLK}$ covers the following range: $f_{CLK}/30 \le f_{SPI\_CLK} \le f_{CLK}/2$ . The timing of the SPI output communication is illustrated in Figure 11.3. Figure 11.3 SPI output datagram timing (CDL - cover\_data\_length) ## **COVER DONE** At the end of a successful data transmission, the event COVER\_DONE becomes set. This indicates that the cover register data have been sent to the motor driver and that received responses have been stored in the registers COVER\_DRV\_HIGH and COVER\_DRV\_LOW. COVER\_DRV-HIGH and COVER\_DRV-LOW form the cover response register. The event COVER DONE becomes also set after a successful current datagram transmission. ## 64 BIT SPI COVER REGISTERS FOR COMMUNICATION BETWEEN µC AND DRIVER The 64 bit SPI cover register is separated into two 32 bit registers (COVER\_HIGH and COVER\_LOW). Using the cover register, an additional SPI communication channel between microcontroller and motor driver is not needed. The total length of the cover register can be set by COVER\_DATA\_LENGTH. If this parameter is set higher than 64, the cover register data length is still 64 bits at its maximum. The LSB (last significant bit) of the whole cover register is located at COVER\_LOW(0). Thus, if less than 33 bits are required for SPI communication, only COVER\_LOWrespectively a part of it becomes transmitted (in accordance to COVER\_DATA\_LENGTH). The cover register and the datagram structure are illustrated in Figure 11.4. Every SPI communication starts with the most significant bit (MSB): - MSBisCOVER LOW(COVER DATA LENGTH 1) if COVER DATA LENGTH < 33. - MSB isCOVER HIGH(COVER DATA LENGTH 33) if COVER DATA LENGTH≥ 33. #### Note Similar to COVER\_LOW and COVER\_HIGH, the motor driver response is divided in the registers COVER\_DRV\_LOW and COVER\_DRV\_HIGH. The composition of the response cover register and the positioning of the MSB follow the same structure. Figure 11.4 Cover data register composition (CDL - cover\_data\_length) ## 11.3 Current Datagrams TMC4361 uses the introduced internal microstep look-up table (MSLUT) for providing current data for the motor driver. With every step initialized by the ramp generator the MSCNT value becomes increased or decreased, dependent on the ramp direction. The MSCNT register contains the current microstep position of the sine value. Accordingly, the current values CURRENTA and CURRENTB are altered. In case the output configuration of the TMC4361 allows for automatic current transfer an updated current value leads to a new datagram transfer. This way, the motor driver always receives the latest data. The length for current datagrams becomes automatically set and the TMC4361 converts new values into the selected datagram format, usually divided in amplitude and polarity bit for TMC motor drivers. Note that the TMC23x and TMC24x only forward new current data if the upper five bits of one of the two 9 bit current values have changed. This is because TMC23x and TMC24x current data consist of four bit current values and one polarity bit for each coil. Further on, TMC23x and TMC24x current datagrams forward mixed decay bits. These bits can be set with *mixed\_decay* which is part of the *SPIOUT\_CONF* register. Please refer to the TMC23x/TMC24x datasheets to get more information about setting mixed decay bits correctly. ## 11.4 TMC Motor Driver For connecting a TMC stepper motor driver proceed as follows: The TMC4361 is able to set the cover register length automatically. Therefore, set COVER\_DATA\_LENGTH = 0. Now, the cover register length is set according to the chosen spi\_output\_format setting. spi\_output\_formatis the essential parameter for choosing predefined SPI default settings for the particular TMC motor driver. COVER\_DATA\_LENGTH and spi\_output\_format are part of the SPIOUT\_CONF register. #### TMC Stepper Motor Driver and Settings | TMC motor driver | spi_output_format<br>3 : 0 | Cover register length COVER_DATA_LENGH=0 | | |---------------------------------------|----------------------------|------------------------------------------|----------| | TMC23x | b'1000 | ✓ | 12 | | TMC24x | b'1001 | ✓ | 12 | | TMC26x/389 SPI output for conf. only | b'1010<br>b'1011 | <b>√</b><br>- | 20<br>20 | | TMC21xx SPI output for conf. only | b'1101<br>b'1100 | <b>√</b><br>- | 40<br>40 | ## 11.4.1 Switching from µSteps to Fullsteps TMC4361 provides switching to fullstep mode if the absolute velocity value VACTUAL exceeds the parameter FS\_VEL, which is the minimum fullstep velocity. In case, e.g., the Step/Dir output is used, switching from microsteps to fullstepscan lead to a step rate which is 256 times lower than before, assumed that the highest microstep resolution is set. To indicate this microstep resolution change to the microcontroller, the event FS\_ACTIVE becomes released and thus the microcontroller can adapt the motor driver configuration properly. For enabling fullstep drive set fs\_en=1. ## TMC260, TMC261, TMC262, TMC2660, TMC389: AUTOMATIC SWITCHOVER TO FULLSTEPS These advanced motor driver chips offer two interfaces for communication with the motion controller: SPI and Step/Dir. The TMC4361 provides related data for both interfaces concurrently. Decreasing the microstep resolution during a velocity ramp has to be done very carefully. For the ease of use, the TMC4361 provides configuring TMC motor drivers automatically. ## SPI OUTPUT USED FOR CONFIGURATION AND CURRENT DATAGRAMS For this configuration set *spi\_output\_format* = b'1010. Now, current values become switched to fullstep values if $|VACTUAL| > FS\_VEL$ , the internal microstep position of the TMC4361 suits, and $fs\_en = 1$ has been set before. Consistently, a switchback from fullsteps to microsteps becomes executed if $|VACTUAL| < FS\_VEL$ . ## STEP/DIR INTERFACE USED FOR MOVING THE MOTOR /SPI OUTPUT ONLY USED FOR CONFIGURATION For this configuration set $spi\_output\_format = b'1011$ , $fs\_en = 1$ , and $fs\_sdout = 0$ . Note that $fs\_sdout$ is only to be used if a motor driver does not provide switching between fullsteps and microsteps automatically. A continuous polling for SPI datagrams is necessary to get status data from the drivers. Therefore, set disable\_polling = 0. By setting POLL\_BLOCK\_MULT properly, the time between two consecutive polling datagrams becomes extended to (POLL\_BLOCK\_TIME + 1) SPI\_OUT\_BLOCK\_TIME / fclk. A high fullstep frequency requires a short SPI datagram polling time. Beware the fullstep switch for the TMC26x and TMC389 requires a correct assignment of the read selection bits in the driver registers. If these bits are not set to 00 the transition to fullsteps cannot not be executed due to the fact that the TMC4361 does not receive any microstep data from the driver. If fullstep drive is requested and |VACTUAL| > FS\_VEL, the motor driver is polled to recognize the correct point in time to switch to full steps. This moment becomes reached when the microstep position of the motor driver equals a fullstep position. The same operation is carried out if fullstep drive has to be switched back to microstep drive. #### TMC21xx: Manual Switchover to Fullsteps These powerful motor driver chips offers two interfaces for communication with the motion controller: SPI and Step/Dir. Therefore, the TMC4361 provides related data for both. ### SPI OUTPUT USED FOR CONFIGURATION AND CURRENT DATAGRAMS For this configuration set *spi\_output\_format* = b'1101. Now, current values become switched to fullstep values if $|VACTUAL| > FS\_VEL$ , the internal microstep position of the TMC4361 suits, and $fs\_en = 1$ has been set first. Consistently, a switchback from fullsteps to microsteps becomes executed in case $|VACTUAL| < FS\_VEL$ . #### STEP/DIR INTERFACE USED FOR MOVING THE MOTOR /SPI OUTPUT ONLY USED FOR CONFIGURATION Note that automatic switching from microsteps to fullsteps and back is not supported for TMC21xx drivers. For switching the microstep resolution manually to fullsteps, check if the motor position fits and set $spi\_output\_format = b'1100$ , $fs\_en = 1$ , $fs\_sdout = 1$ , and $disable\_polling = 1$ afterwards. A point in time for switching over between microsteps and fullsteps is reached as soon as the microstep position suits to a fullstep position. Another possibility is to change the microstep resolution using the STEP\_CONF register. ### TMC23x and TMC24x: Automatic Switchover to Fullsteps Setspi\_output\_format = b'1000for TMC23x or $spi_output_format$ = b'1001 for TMC24x motor drivers.Now, current values become switched to fullstep values if $|VACTUAL| > FS_vEL$ , the internal microstep position of the TMC4361 suits, and $fs_en$ = 1 has been set before. Consistently, a switchback from fullsteps to microsteps becomes executed in case $|VACTUAL| < FS_vEL$ . ### CHANGING THE MICROSTEP RESOLUTION By altering the microstep resolution from 256 (MSTEP\_PER\_FS = b'0000) to a lower value, an internal step results in more than one MSLUT step. If, e.g., the microstep resolution is set to 64 (MSTEP\_PER\_FS = b'0010), the MSCNT becomes in-/decreased by 4 for one internal step. Accordingly, the passage through the MSLUT skips three current values for each internal step to match the new microstep resolution. ## 11.4.2 How to Use the Current Scale Parameter via SPI Output Further automatic driver configuration for $spi\_output\_format = b'1100$ and $spi\_output\_format = b'1011$ can be used by setting $scale\_val\_transfer\_en = 1$ . Using this feature, the current scale parameter $SCALE\_PARAM$ is sent via SPI output to the motor driver. Pre-settings (made before via cover datagrams)become considered if the particular registers become overwritten with the new scaling value or with the new microstep resolution. The configuration of automatic scaling will be explained in chapter 11.6. ## 11.4.3 Configuration for the TMC389 3-Phase Stepper Driver If a TMC389 is connected to the SPI output and a microstep resolution of 256 is set, a three phase stepper output for coil B can be generated. Therefore, set *three\_phase\_stepper\_en* = 1. Now, the *CURRENTB* and *CURRENTB SPI* values are shifted for 120° (instead of 90° for 2-phase stepper motors). ## 11.4.4 ChopSync™Configuration for TMC23x/TMC24x Stepper Drivers - Set stdby\_clk\_pin\_assignment = b'10 to forward the internal clock to the STDBY\_CLK output pin. - Connect the clock signal to the OSC input of the stepper driver. (This input is used as PWM clock input.) Now, the chopSync feature can be used for a fast and smooth drive. - The clock frequency of the PWM is assigned by setting CHOPSYNC\_DIV. The internal clock of TMC4361 is divided by this parameter to assign the PWM frequency $f_{OSC} = f_{CLK} \ I \ CHOPSYNC_DIV$ with $96 \le CHOPSYNC \ DIV \le 818$ . - If stdby\_clk\_pin\_assignment = b'11 is set the internal clock is forwarded via STDBY\_CLK and the chopSync™ feature is not available. ## 11.4.5 Motor Driver Status Bits and Stall Detection When a TMC motor driver receives a current datagram (transmitted via the SPI output of the TMC4361) status data is sent back to the TMC4361 controller immediately. These responses from the driver are stored in the *cover response register* which consists of *COVER\_DRV\_LOW* and if necessary *COVER\_DRV\_HIGH*. Additionally, motor driver status bits are forwarded to the *STATUS* register. Refer to chapter 17 for detailed information about status bits of TMC motor driver chips. ## **EVENTS AND INTERRUPTS BASED ON MOTOR DRIVER STATUS BITS** - The STEP\_CONF(23: 16) register can be set in a way that selected motor driver status bits release an event if a status bit becomes active. - For generating an interrupt the motor driver event EVENTS(31) can be configured as interrupt source. #### STALL DETECTION HANDLING - TMC motor driver chips always return the stall detection status to the TMC4361 motion controller in response to every received SPI datagram. In most cases, one bit indicates that a motor stall occurred. - If stop on stall = 1 is set, an active stall status is handled as a stop event with a hard stop. - The subsequently released stop\_on\_stall event immediately stops the currently valid velocity ramp. - For starting a new velocity ramp set drv\_after\_stall = 1. Now, the stop\_on\_stall event becomes reset. - The drv\_after\_stall switch has to be set back manually. ### TMC26xx, TMC21xx, AND TMC389 Motor driver status bits as response from current datagramsare received automatically if disable\_polling = 0 during step direction mode. One stall detection status bit is returned to the microcontroller inresponse to every received SPI datagram. ## TMC24x STALLGUARD CHARACTERISTICS The TMC24x forwards stallGuard values (=LD2&LD1&LD0) instead of one stallGuard status bit. These bits represent an unsigned value between 0 and 7. The lower the value the higher is the mechanical load. By setting $STALL\_LOAD\_LIMIT$ properly, a stall is indicated when (LD2&LD1&LD0) $\leq STALL\_LOAD\_LIMIT$ which results in a hard stop if $stop\ on\ stall\ =\ 1$ . Setstall\_flag\_instead\_of\_uv\_en = 1 toreplace the undervoltage status bit in the STATUS register with the stall status of TMC24x drivers. A standby datagram is sent to the TMC24x stepper driver if *stdby\_on\_stall\_for\_24x* = 1 and a *stop\_on\_stall* event occurs. This datagram sets current values to 0 which results in a power down of the TMC24x motor driver. ## 11.5 Other Driver Chips The TMC4361 provides also configuration data for driver chips of other companies via the cover registers. Please note that the *COVER\_DATA\_LENGTH* has to be set properly. Furthermore, it is possible to support automatic current data transfer. The following format settings can be chosen: | Output formats | spi_output_format | Automatic current datagram transfer | Automatic cover register length (if COVER_DATA_LENGH=0) | |-------------------------|-------------------|-------------------------------------|---------------------------------------------------------| | SPI output off | p,0000 | = | 1 | | Signed current data | b'0101 ✓ | | 1 | | Unsigned scaling factor | b'0100 | - | 1 | | DAC scaling factor | b'0110 | - | 1 | | DAC absolute values | b'0010 / b'0011 | ✓ | 1 | | DAC adapted values | b'0001 | ✓ | 1 | ## **COMMENTS ON THE TABLE** - spi\_output\_format = b'0000 switches off the SPI output. - spi\_output\_format = b'0101 leads to a transfer of both signed current values one after the other in an 18 bit datagram. - With spi\_output\_format = b'0100, the 8 bit scaling factor is transmitted if it has been altered. This scaling data could also be transmitted for a DAC by setting spi\_output\_format = b'0110, assumed that the SPI capabilities of the DAC fit. - spi\_output\_format = b'0010 converts the current values for the SPI capable DAC into absolute values. The current phases of both coils are forwarded via the STPOUT (coilA) and DIROUT (coilB) outputs. A phase bit polarity of 0 indicates a positive value. - spi\_output\_format = b'0011 converts the current values for the SPI capable DAC into absolute values. The current phases of both coils are forwarded via the STPOUT (coilA) and DIROUT (coilB) outputs. A phase bit polarity of 0 indicates a negative value. - With spi\_output\_format = b'0001 the currents are mapped to an unsigned value. Therefore, a value of 256 is added to the signed current values. Thus, the current value 0 results in a 9 bit value of b'10000000 whereas the minimum value of -256 is exported as b'000000000 and the maximum value of 255 as b'111111111. - Additionallyfs\_sdout can be set to 1 in case switching from microsteps to fullsteps and back is desired. #### DAC VALUE OFFSET AND LENGTH OF DATAGRAM - An offset can be added for the values of both coils by setting *DAC\_OFFSET* to compensate for a shifted base line, except in case *spi\_output\_format* = b'0001. - Usually, SPI transfers require an address or a command in front of a transmitted value. The length of the prefixed command or address can be assigned by setting DAC\_CMD\_LENGTH. - The bit stream which constitutes the command or address can be stored in the DAC\_ADDR register with 16 bits for both coils separately. Due to the transfer of only one value per datagram, two datagrams are sent in a row: first the coilA command and value are sent and afterwards the coilB command and value. If the cover register length comprises more bits than the combination of command and value, zeros are added at the end. This is because the cover register length determines the length of the datagram for DAC values. Note that the command bits consist of the least significant bits of DAC ADDR if the command length is less than 16 bit. ## CHANGING SPI OUTPUT TRANSFER CONDITIONS Sometimes, other SPI output transfer conditions are required. Therefore, further configuration is possible: - By setting sck\_low\_before\_csn = 1, SCKDRV\_NSDO is tied low before NSCSDRV\_SDO.(Per default setting, SCKDRV\_NSDO is tied high.) - Further on, TMC drivers sample the master data with the rising edge of the master clock. Thus, TMC4361 shifts the output data at SDODRV\_SCLK with the falling edge of SCKDRV\_NSDO. In case the data is sampled with the falling edge of the master clock at the driver's side, the data at SDODRV\_SCLK has to be shifted with the rising edge of SCKDRV\_NSDO. Therefore, set new\_out\_bit\_at\_rise = 1 ## 11.6 Current Scaling & Ramp Status Various possibilities have been implemented to adapt the actual current values of the internal microstep look-up table MSLUT to the current ramp status. ## Multiplication Actual current values are multiplied with the MULT\_SCALE parameter, which is deduced from the SCALE PARAMregister: MULT\_SCALE = (actual\_SCALE\_VAL + 1) / 256 with 0 < MULT\_SCALE ≤ 1 and actual = {HOLD, BOOST, DRV1, DRV2}. The actual MULT\_SCALE parameter is provided via the SCALE\_PARAM register value which is calculated by the following expression: $SCALE\_PARAM = MULT\_SCALE \cdot 256 - 1.$ Current value calculation for SPI output: $CURRENTA\_SPI = CURRENTA \cdot MULT\_SCALECURRENTB\_SPI = CURRENTB \cdot MU$ LT\_SCALE ### Eight bit scale parameters The actual values *CURRENTA* and *CURRENTB*can be scaled down with bit scale parameters. The names of these parameters end with\_SCALE\_VAL. They are part of the SCALE\_VALUES register. Scale parameters are available for boost current (BOOST\_SCALE\_VAL), hold current (HOLD\_SCALE\_VAL), and drive current (DRV1\_SCALE\_VAL and DRV2\_SCALE\_VAL). These parameters can be assigned independently. Several different scaling types are provided: For scaling the current values during standstill two settings are available: #### STANDBY SCALING - Set HOLD\_CURRENT\_SCALE\_EN = 1. - The STDBY\_DELAY timeris started as soon as VACTUAL reaches 0. - In casethe standby timer expires and VACTUAL is still 0, standby mode is valid and currents are scaled down using HOLD\_SCALE\_VAL now. - In case STDBY\_DELAY is set to 0 standby mode isvalid immediately after reaching VACTUAL=0. <u>Note</u>: if stdby\_clk\_pin\_assignment(1) = 0, the STDBY\_CLK output pin forwards the standby signal with active polarity which is equal to the setting stdby\_clk\_pin\_assignment(0). #### SCALINGFOR FREEWHEELING - For freewheeling set freewheling\_en = 1. - As soon as standby mode is reached, the FREEWHEEL\_DELAY timeris started. It expires while standby mode remains active. - When FREEWHEEL\_DELAY is elapsed, freewheeling mode becomes enabled and thus all current values are altered to 0. - In case FREEWHEEL\_DELAY is set to 0, freewheeling mode becomes valid immediately after reaching standby mode. It is also possible to manipulate standard current values during the ramp: ### **BOOST SCALING AT RAMP START** - Setboost current after start en = 1for scaling current values with BOOST SCALE VAL. - Boost scaling at ramp start begins with the onset of a velocity ramp, assumed that VACTUAL has been set to 0 before. - At the ramp start the BOOST\_TIME(value represents a number of clock cycles) becomes initialized. When this timer expires, boost scaling after start is finished. #### **BOOST SCALING ON ACCELERATION RAMPS** - If RAMP\_STATE = b'01 and boost\_current\_on\_acc\_en = 1 are set, actual current values are scaled with BOOST\_SCALE\_VAL. - RAMP\_STATE = b'01 is always valid when the absolute velocity value increases. #### **BOOST SCALING ON DECELERATION RAMPS** - If RAMP\_STATE = b'10 and boost\_current\_on\_dec\_en = 1 are set, the actual current values are scaled with BOOST SCALE VAL. - RAMP\_STATE = b'10 is always valid when the absolute velocity value decreases. #### **DRIVE SCALING** - If drive\_current\_scale\_en is set to 1, current values are scaled with DRV1\_SCALE\_VAL, assumed that no other scaling mode is active at that moment. - In casesec\_drive\_current\_scale\_en = 1 is chosen additionally, DRV1\_SCALE\_VALis only used if the condition VACTUAL ≤ VDRV\_SCALE\_LIMITis met. - If sec\_drive\_current\_scale\_en = 1,drive\_current\_scale\_en = 1, and VACTUAL > VDRV\_SCALE\_LIMIT are valid, current values are scaled with DRV2\_SCALE\_VAL, assumed that no other scaling mode is active. ## Setup of scaling values for Step/Dir operation with TMC21xx, TMX26xx, or TMC389 Scaling values are transmitted directly to the driver in case Step/Dir output modeand scale\_val\_transfer\_en = 1 is valid. Please note that the maximum scale value is 31 due to the fact that scale values are stored as 5 bit numbers. Thus, only the last 5 bits of the eight bit scaling registers are transferred in Step/Dir output mode. Furthermore, MULT\_SCALE is calculated at the driver devices using the following equation: MULT\_SCALE = (actual\_SCALE\_VAL + 1) / 32 ## Controlling the transition process from one scale mode to another The transition from one scale value to the nextcan be configured and has not to be abruptly. Three parameters are available for controlling the progression: ### **UP SCALE DELAY** Set the period of clock cycles during which a current scale value is increased by one step towards the higher target scale value with *UP\_SCALE\_DELAY*. ## HOLD\_SCALE\_DELAY Set the period of clock cycles during which a current scale value is decreased by one step towards the lower target scale value *HOLD\_SCALE\_VAL* with *HOLD\_SCALE\_DELAY*. ## DRV SCALE DELAY DRV\_SCALE\_DELAY is the time period that is required to decrease the actual scale value towards a scale value which is smaller than the current one. Setting any of these parameters to 0 will result in an immediate transition to the next scale value for the introduced conditions. The following two examples illustratehow scaling modes are to be used. #### **EXAMPLE 1** Standby scaling, freewheeling, boost scaling at start, boost scaling on deceleration ramps, and drive scaling I are enabled. Current scale parameters (SCALE\_PARAM) are shown as well as their related scale timers in clock cycles. The timers are used to finish boost scaling after start and to start standby scaling and freewheeling. The three depicted delay values are calculated as follow: $t_{DN\_SCALE}$ = (BOOST\_SCALE\_VAL - DRV1\_SCALE\_VAL) · DRV\_SCALE\_DELAY $t_{UP\_SCALE}$ = (BOOST\_SCALE\_VAL - DRV1\_SCALE\_VAL) · UP\_SCALE\_DELAY $t_{HOLD\_SCALE}$ = (DRV1\_SCALE\_VAL - HOLD\_SCALE\_VAL) · HOLD\_SCALE\_DELAY Figure 11.5Scaling: example 1 ## **EXAMPLE 2** Boost scaling on acceleration ramps and both drive scaling modes are enabled. As long as VACTUAL < VDRV\_SCALE\_LIMIT, drive scaling I is active. Both drive scaling modes are usedfor the deceleration ramp due to boost\_current\_on\_dec = 0. When VACTUAL reaches 0, the RAMP\_STATUS switches to acceleration ramp and boost scaling becomesenableda second time. Figure 11.6 Scaling: example 2 ## 12 NFREEZE: Emergency-Stop In case of dysfunctions at board level, some applications requirean additional strategy to end current operations without any delay. Therefore, the TMC4361 provides thelow active safety pin NFREEZE. ## PINS AND REGISTERS: FREEZE FUNCTIONALITY | Pin names | Туре | | Remarks | | | | |---------------|-------------------|-----|-------------------------------------------------------------|--|--|--| | NFREEZE | Inj | out | External enable pin; low active | | | | | Register name | Register address | | Remarks | | | | | DFREEZE | 0x4E<br>(23 : 0) | RW | Deceleration value in the case of an active FREEZE event | | | | | IFREEZE | 0x4E<br>(31 : 24) | RW | Current scaling value in the case of an active FREEZE event | | | | NFREEZE is low active. An active NFREEZE input transition from high to low level stops the current ramp immediately in a user configured way. At the momentwhen NFREEZE switches to low, an event (FREEZED) is triggered at EVENTS(10). FREEZED remains active until the reset of the TMC4361. Due to an input filter of three consecutive sample points it is necessary to tie NFREEZE low for at least three clock cycles. ## 12.1 Freeze Function Configuration Two parameters (*DFREEZE* and *IFREEZE*) are necessary forusing the TMC4361 freeze function. They are integrated in the freeze register which can be written only once after an active reset, assumed that there has been no ramp started before. Thus, the freeze parameters should be set directly in the beginning of operation. Note that the chosen values cannot be altered until the next active reset. These restrictions are necessary to protect the TMC4361freeze configuration from incorrect SPI data sent from the microcontroller in case of error. #### Note The polarity of the NFREEZE input cannot be assigned. The freeze register canalways be read out. During freeze state ramp register values can be read out. ### CONFIGURING DFREEZE FOR AN AUTOMATIC RAMP STOP - Set DFREEZE = 0 for a hard stop. - Set DFREEZE ≠ 0 for a linear deceleration ramp. Due to the independence of *DFREEZE* from internal register values like *direct\_acc\_val\_en* or the given clock frequency *CLK\_FREQ*(which can be altered by erroneous SPI signals) the deceleration value *DFREEZE* is always given as velocity value change per clock cycle. Therefore, the *DFREEZE* value is calculated as follows: $d_{freeze[pps^2]} = DFREEZE I 2^{37} \cdot f_{CLK}^2$ This leads to the same behavior of the motor as a direct\_acc\_val\_en = 1 setting during normal operation. ## CONFIGURING THE IFREEZE CURRENT SCALING VALUE IFREEZE a current scaling value which becomes valid in caseNFREEZE has beentied to low and the related event (FREEZED) has been released. In caseIFREEZE is set to 0, the last scaling value before the emergency eventis assigned permanently. The scale value IFREEZE manipulates the current value in the same way as explained in chapter 11.6. ## 13 Controlled PWM Output The TMC4361 allows for using PWM output values instead of Step/Dir outputs. PINS AND REGISTERS: PWM OUTPUT | Pin names | Туре | | Remarks | | | | |---------------|------------------|-----|---------------------------------------------------------------------------------------------------------|--|--|--| | STPOUT_PWMA | Out | put | PWM output for coilA | | | | | DIROUT_PWMB | Out | put | PWM output for coilB | | | | | Register name | Register address | | Remarks | | | | | GENERAL_CONF | 0x00 RW | | Bit21: pwm_out_en | | | | | PWM_AMPL | 0x06 RW | | Second assignment to SCALE_VALUES(15 : 0): PWM amplitude at VACTUAL = 0 | | | | | PWM_VMAX | 0x17 | RW | Second assignment to <i>VDRV_SCALE_LIMIT</i> :velocity at which the PWM scale parameter reaches 1 (max) | | | | | PWM_FREQ | 0x1F | RW | # of clock cycles which forms one PWM period | | | | ## 13.1 PWM Output Generation For generating a PWM output, set $pwm_out_en = 1$ . Now, the Step/Dir output is disabled and PWM signals are forwarded via STPOUT\_PWMA and DIROUT\_PWMB. The PWM frequency is calculated as follows: $f_{PWM} = f_{CLK} I PWM_FREQ$ . The duty cycle for both coils is indicated by a high output level. For higher velocity a higher duty cycle is required. Therefore, the TMC4361 alters a PWM scale parameter (*PWM\_SCALE*) as a function of the current velocity: - IfVACTUAL = 0, PWM SCALE = (PWM AMPL + 1) / 2<sup>17</sup>. - With increasing velocity, the scale parameter raises linear to a maximum of PWM\_SCALE = 0.5 at VACTUAL = PWM\_VMAX. - The minimum duty cycle is calculated with DUTY\_MIN = (0.5 PWM\_SCALE). - The maximum duty cycle is calculated with DUTY MAX = (0.5 + PWM SCALE). The current duty cycle for both coils is calculated using the microstep loop-up table MSLUT. In this case the MSLUT describes a voltage (co-)sine curve whose amplitudes become transferred to the PWM phases. The values are scaled related to minimum and maximum duty cycles. In the following illustration, the calculation of minimum/maximum PWM duty cycles with PWM\_AMPL = 32767 is pointed outat the left side. Resulting duty cycles for different positions in the sine voltage curve are depicted at the right side. Calculated delays of minimum/maximum duty cycles are also shown. Figure 13.1 Calculation of PWM duty cycles # 14 Decoder Unit& Closed Loop The TMC4361 is equipped with an encoder input interface for incremental ABN encoders or absolute encoders like SSI or SPI encoders. Motor feedback canbe analyzed and even closed loop behavior can be reached by setting the registers appropriately. ## PINS AND REGISTERS: DECODER UNIT | Pin names | Туре | | Remarks | | | |----------------------|------------------|-----|----------------------------------------------------------------|--|--| | A SCLK | Input or Out | nut | A signal of ABN encoder or | | | | H_3CLN | Input of output | | serial clock output for SSI or SPI encoders | | | | | | | Negated A signal of ABN encoder or | | | | ANEG_NSCLK | Input or Out | put | negated Serial Clock output for SSI encoder or | | | | | | | low active chip select signal for SPI encoders | | | | B SDI | Input | | B signal of ABN encoder or | | | | D_3D1 | Input | | serial data input of SSI or SPI encoders | | | | | | | Negated B signal of ABN encoder or | | | | BNEG_NSDI | Input or Out | put | negated Serial Data input of SSI encoder or | | | | | | | serial data output of SPI encoder | | | | N | Input | | N signal of ABN encoder | | | | NNEG | Input | | Negated N signal of ABN encoder | | | | Register name | Register address | | Remarks | | | | GENERAL_CONF | 0x00 | RW | Bit11 : 10 serial_enc_in_mode | | | | | | | Bit12 diff_enc_in_disable | | | | INPUT_FILT_CONF | 0x03 | RW | Input filter configuration (SR_ENC_IN, FILT_L_ENC_IN) | | | | CURRENT_CONF | 0x05 | RW | Bit7 closed_loop_scale_en | | | | SCALE_VALUES | 0x06 | RW | Current scaling values and limits for closed loop operation | | | | ENC_IN_CONF | 0x07 | RW | Configuration register for encoder input interface and signals | | | | ENC_IN_DATA | 0x08 | RW | Data resolutions for serial encoder inputs | | | | STEP_CONF | 0x0A | RW | Motor configurations | | | | CL LL D : . | 0x18A, 0x1C | RW | Further closed loop configuration parameter | | | | Closed loop Register | 0x6061 | W | | | | | ENC_POS | 0x50 | RW | Current absolute encoder position in microsteps | | | | ENC_LATCH | 0x51 | R | Latched absolute encoder position | | | | ENC_POS_DEV | 0x52 | R | Deviation between XACTUAL and ENC_POS | | | | ENC_CONST | 0x54 | R | Internally calculated encoder constant | | | | Encoder Register Set | 0x5359<br>0x6364 | W | Encoder configuration parameter | | | ## 14.1 General Encoder Interface The encoder interface consists of six pins(A\_SCLK, ANEG\_NSCLK, B\_SDI, BNEG\_NSDI, N, NNEG). For configurationsets erial\_enc\_in\_mode.N and NNEG are only required for incremental encoders. All encoder input signals become filtered using the digital filter introduced in chapter 6. Thus, SR\_ENC\_IN and FILT L ENC IN have to be set properly. ## CHOOSING THE SERIAL ENCODER\_IN MODE serial\_enc\_in\_mode= b'00: ABN incremental encoder setting. All six interface pins are inputs. Signals are interpreted as ABN signals of an incremental encoder. serial\_enc\_in\_mode= b'01: Absolute SSI encoder setting. A\_SCLK and ANEG\_NSCLK are outputs which forward the master clock signals to the motor encoder interface. Only B\_SDI and BNEG\_NSDI are required as inputs in order to receive data from the encoder. serial\_enc\_in\_mode= b'10: Setting reserved for absolute BiSS encoder. serial\_enc\_in\_mode= b'11: Absolute SPI encoder setting. A\_SCLK is the serial clock output, ANEG\_NSCLK is the low active chip select output, B\_SDI functions as serial data input from the SPI encoder, and BNEG NSDI is the serial data output...diff\_enc\_in\_disableis set automatically to 1. ### HOW TO ENABLE OR DISABLE DIFFERENTIAL ENCODER SIGNALS diff\_enc\_in\_disable=0 Differential encoder interface inputs are enabled. Differential inputs are treated as digital differential inputs. For advertizing a valid level the levels have to be inversed. diff\_enc\_in\_disable=1 Differential encoder interface inputs are disabled. For SPI encoders this is done automatically. Signals are handled as single signals and every negated pin becomes ignored. ## 14.2 Incremental ABN Encoder The incremental ABN encoder incrementsor decrements the internal *ENC\_POS* counter. This is based on A and B signallevel transitions. ### **ABN** ENCODER CONFIGURATION - 1. Choose the number of microsteps per AB transition: - Set the fullstep resolution of the motor with FS\_PER\_REV first. - Now, choose the microstep resolution MSTEP\_PER\_FSfor the drive. - Then, set the encoder resolution with ENC\_IN\_RES. - 2. Choose the direction of the encoder with *invert\_enc\_in*. Set 1 for inverting if desired. - 3. Verify the encoder constant. *ENC\_CONST* is calculated automatically, if the settings for *FS\_PER\_REV*, *MSTEP\_PER\_FS*, and *ENC\_IN\_RES* fit properly. *ENC\_CONST* gives the number of microsteps which are added or subtracted from *ENC\_POS* (dependent on the direction) with every AB transition. It is calculated with ENC\_CONST = MSTEP\_PER\_FS · FS\_PER\_REV / ENC\_IN\_RES ENC\_CONST can be read out. It consists of 16 digits and 16 decimal places. If there are not enough decimal places due to given parameters, the TMC4361 tries to match them to a multiply of 10000. This way, a perfect match can be achieved in case the binary representation fails. If also the decimal representation does not fit completely, the type of the decimal places of ENC\_CONST can be chosen by hand with ENC\_IN\_CONF(0). Set ENC\_IN\_CONF(0) to 0 for the binaryrepresentation or set it to 1 for the decimal one. ## 14.2.1 N Signal resp. Z Channel The N signal (or Z channel) is either used to clear the position counter or to take a snapshot. The following configuration parameters are provided: pol\_n Set the active polarity with this parameter. *n\_chan\_sensitivity* Set *n\_chan\_sensivity* for special requests: 00 N event is active if the voltage level at N fits pol n 01 N event is triggered at the positive edge when N becomes active. 10 N event is triggered at the negative edge when N becomes active. 11 N event is triggered at both edges when N becomes active and/or inactive. pol\_a\_for\_n, pol\_b\_for\_n Some encoders require a validation of the N signal at a certain configuration of A and B polarities. This can be controlled by $pol_a for_n$ and $pol_b for_n$ switches in the $ENC\_IN\_CONF$ register. When, e.g., $pol_a for_n$ and $pol_b for_n$ are set, an active N event is only accepted if the polarity of the A channel and the B channel is high. ignore\_ab Set ignore\_ab = 1 to disable the validation of the N signal via A and B channel polarity. Then, these channel polarities have no influence on the $\ensuremath{\text{N}}$ signal event. $latch\_enc\_on\_n$ Set $latch\_enc\_on\_n = 1$ to monitor the encoder position ENC\_POS on an active N event. Still, additional switches are required to monitor the encoder position. Refer to clr\_latch\_cont\_on\_n and clr\_latch\_once\_on\_n. clear\_on\_n To clear the encoder position ENC\_POSon the next N event $setclear\_on\_n = 1.Again$ , additional switches are required to clear ENC\_POS. Refer to clr\_latch\_cont\_on\_n and clr\_latch\_once\_on\_n. $clr\_latch\_cont\_on\_n$ Set $clr\_latch\_cont\_on\_n = 1$ to clear or monitor continuously on an active N event. $clr_latch_once_on_n$ Set $clr_latch_once_on_n = 1$ to clear or monitor on an active N event only once.After latching and/or clearing the encoder position $clr\_latch\_once\_on\_n$ is disabledautomatically. This is necessary if only the next of periodic N events (e.g. once for every revolution) should be considered. $latch_xon_n$ Set $latch_xon_n = 1$ to monitor XACTUAL on X\_LATCH. The tasks of encoder latching are adopted for X\_LATCH. Please note that latch\_enc\_on\_n has to be set just asclr\_latch\_cont\_on\_n or clr\_latch\_once\_on\_n. For clearing the encoder position $ENC\_POS$ with the next active N event setclear\_on\_n = 1 and $clr\_latch\_once\_on\_n = 1$ or $clr\_latch\_cont\_on\_n = 1$ . Figure 14.1 Outline of ABN signals of an incremental encoder ## 14.3 Absolute Encoder In this chapter, common settings for SSI or SPI encoders are explained. Specific information about respective serial encoders is given in subsections. Serial encoders provide absolute encoder data instead of step transition, whose information is delivered from incremental encoders. Due to the serial data input the TMC4361 provides an external clock for the encoder. The TMC4361 provides different possibilities for these rial data stream. Single turn data or multi turn data can be used. In case single turn data is transmitted the TMC4361 is able to calculate the number of revolutions permanently. ## CHOOSINGENCODER DATA AND DATA TYPE FOR TRANSMISSION multi\_turn\_in\_en In case multi\_turn\_en = 1 the serial encoder transmits the actual motor angle as well as data about the number of revolutions. If set to 0, the serial encoder transmits only the actual motor angle (singleturn). multi\_turn\_in\_signed In case it is desired to interpret the data about the number of revolutions as a signed value, set multi\_turn\_in\_signed = 1. Otherwise it is assigned as unsigned value. calc\_multi\_turn\_behav For calculating the number of revolutions out of single turn data set calc\_multi\_turn\_behav = 1 and multi\_turn\_in\_en = 0. In case two sequenced values differ in more than half a revolution, switch calc\_multi\_turn\_behav off because the calculation will provide false data. The encoder constant *ENC\_CONST* is calculated the same way as for incremental ABN encoders. But in contrast to ABN encodersit always represents a binary value. The value is multiplied with the transferred angle value for calculating the microstep position, which is stored in *ENC\_POS* afterwards. *ENC\_CONST* is generated automatically, if the settings for *FS\_PER\_REV*, *MSTEP\_PER\_FS*, and *ENC\_IN\_RES* fit properly. It is calculated as follows: ENC CONST = MSTEP PER FS · FS PER REV I ENC IN RES ENC\_CONST could be read out. It consists of 16 digits and 16 decimal places in case a serial encoder is selected. ## SETTINGS RELATED TO DATA TRANSMISSION SINGLE\_TURN\_RES Set the number of bits for single turn data here. SINGLE\_TURN\_RESdefines the most significant bit (MSB). The number of angle data bits within one revolution is SINGLE\_TURN\_RES + 1. MULTI TURN RES Set the number of bits for multi turn data here. MULTI\_TURN\_RESdefines the most significant bit (MSB). The number of data bits for revolution count is MULTI\_TURN\_RES + 1. Information about the number of rotationsis always expected tobe sentbefore actual motor angle data! STATUS\_BIT\_CNT Set the number of status bits which are transmitted from the encoder here. Status bits consist of three bits at maximum. left\_aligned\_data This parameter is used to choose a sequential arrangement for status and serial input data. Set <code>left\_aligned\_data=0</code> for receiving the flags first and then the input data. Set <code>left\_aligned\_data=1</code> for serial input data first and flags afterwards. serial\_enc\_variation\_limit If erroneous data transmission from the encoder is expected, set serial\_enc\_variation\_limit = 1. Now, the differences of sequenced encoder values become calculated. If a difference between two values exceeds one eighth of ENC IN RES. the last encoder datais skipped. The MULTI\_CYCLE\_FAIL\_F status flag becomes set and the SER ENC DATA FAILevent becomes triggered.As result, calc\_multi\_turn\_behav can be used with no doubt due to the fact that the values never differ in more than half a revolution. ## Generating a clock which requires more than the given serial bit range If more than three status bits or additional fill bits are sent, clock errors can occur because the number of transferred clock bits is calculated by #serial\_clock\_cycles = (SINGLE\_TURN\_RES + 1) + (MULTI\_TURN\_RES + 1) + STATUS BIT CNT. In order to prevent clock failures MULTI\_TURN\_RES can be set to a higher value than required, even if no multi turn data is provided. Note that this setting may result in erroneous multi turn data. This can be corrected by setting multi\_turn\_in\_en = Ofor skippingmulti turn data automatically. Further, calc\_multi\_turn\_behav can be set to 1 for compensating unavailable multi turn data. ## 14.3.1 SSI EncoderSerial Clock After indicating data transfer by switching the clock output to low level, the transfer starts with the next rising edge of the serial clock output. The periods for low level and for high level have to be set separately using SER\_CLK\_IN\_LOW and SER\_CLK\_IN\_HIGHwhich are given in internal clock cycles. ### START/END DELAY TIME Sample points of serial data are set at the falling edges of the serial clock. Some encoders need more clock cycles than the low clock phase to prepare data for transfer. Further, due to long wires data transfer can take more time. Considering these points, the delay time for compensation SSI\_IN\_CLK\_DELAY can be specified in clock cycles and the parameter delays the sampling start. Due to the delay, more clock cycles of the serial clock can be required which is automatically taken into account. Per default, SSI\_IN\_CLK\_DELAY is set to 0 and therefore SER\_CLK\_IN\_HIGH is valid instead. ## **DELAY TIME BETWEEN SEQUENCED DATA REQUESTS** After a data request the next one is sentpast SSI\_IN\_PTIME clock cycles. Choose the value of this parameter higher than 21µs. Figure 14.2SSI signalswith SSI\_IN\_CLK\_DELAY=SER\_CLK\_IN\_HIGH when SSI\_IN\_CLK\_DELAY=0 Figure 14.3SSI signals with SSI\_IN\_CLK\_DELAYfor compensating processing time and long wires ## REPEATED DATA TRANSFER (MULTI CYCLE REQUEST) If a repeated data transfer is requested, set *ssi\_multi\_cycle\_data* = 1. Further, adjust *SSI\_IN\_WTIME*. This parameter configures the waiting time between two equal data requests (the same value becomes transferred more than once). Setthe *SSI\_IN\_WTIME* smaller than 19µs. If two data values that normally must be equal (due to the multi cycle data request) are not equal, the MULTI\_CYCLE\_FAIL\_F flag and the SER\_ENC\_DATA\_FAIL event are generated, assumed that serial\_enc\_variation\_limit is 0. ## **GRAY ENCODED DATA STREAMS** Serial data streams can be gray encoded. Setssi\_gray\_code\_en to 1 in order to decodethem properly. ## 14.3.2 SPI Encoder The number of bits per transfer is calculated automatically. Therefore, set SINGLE\_TURN\_RES, MULTI TURN RES, and STATUS BIT\_CNT properly. ### **COMMUNICATION PROCESS** Typically, the answer of SPI data transfer requests is sent with the next transmission. When the TMC4361 receives the answer from the encoder, it calculates *ENC\_POS* immediately. The encoder slave does not send any data without receiving a request first. Therefore, the TMC4361 always sends the *ADDR\_TO\_ENC* value to request encoder data from the SPI encoder slave device. The LSB of the serial data output is *ADDR\_TO\_ENC*(0). The clock is generated by the values given from *SER\_CLK\_IN\_HIGH* and *SER\_CLK\_IN\_LOW*. The MSB results from the number of bits that are required for the whole transmission: MSB<sub>SPI\_ENC</sub> = (SINGLE\_TURN\_RES + 1) +(MULTI\_TURN\_RES + 1)+ STATUS\_BIT\_CNT - 1. With the SSI\_IN\_P\_TIME register a time period after the last request can be set. During this period no further data transfer becomes initiated. ## STORING ENCODER VALUES Received encoder datais stored in ADDR\_FROM\_ENC. Thus, encoder values can be verified and compared to microcontroller data later on. ### SPI Data Transfer within the Transmission For applicationsproviding responseto SPI data transfer requests within the transmission, suggestions explained in *Generating a clock which requires more than the given serial bit range* (see chapter 14.3) are valid. Therefore, *MULTI\_TURN\_RES* has to be expanded for reaching the required data length. Further, the first bits of *B\_SDI* must be zero if the multi turn data of the data transfer should also be evaluated. This way, proper evaluation of incoming data is guaranteed. ### FURTHER SETTINGS RELATED TO ENCODER TYPES Per default, SPI encoder data transfer is managed just as the communication between microcontroller and TMC4361. For supporting all SPI encoder types, the TMC4361 provides further settings: spi\_low\_before\_cs Set this parameter to 1 if the SPI clock has to be low before chip select switches to low level. spi\_data\_on\_cs Set this parameter to 1 for sending the MSB of the data output with the transition of the chip select signal to active level. Thus, BNEG\_NSDI provides output data immediately at ANEG NSCLK transition. If set to 0, the data is sent after the first transition of the clock signal. In both cases data from B\_SDI becomes sampled at the next clock transition. To achieve a correct synchronization, it is possible to choose SSI\_IN\_CLK\_DELAY > 0. Thus, a delay time for SER\_CLK\_IN\_HIGH and SER\_CLK\_IN\_LOW can be defined. This delay setting can be considered in case the clock scheme provided by SER\_CLK\_IN\_HIGH and SER\_CLK\_IN\_LOW does not fit perfectly to the delay between the first and the last transition of signals of the chip select (ANEG\_NSCLK) and the clock output(A\_SCLK). SSI\_IN\_CLK\_DELAY is shown in Figure 14.4 as red lined distances. spi\_low\_before\_cs 0 1 spi\_data\_on\_cs Serial clock out Serial clock out (A\_SCLK) (A\_SCLK) Chip Select Chip Select (ANEG\_NSCLK) (ANEG\_NSCLK) 0 Serial data out Serial data out (BNEG NSDI) (BNEG NSDI) Sample points Sample points (B SDI) (B SDI) Serial clock out Serial clock out (A\_SCLK) (A\_SCLK) Chip Select Chip Select (ANEG\_NSCLK) (ANEG\_NSCLK) 1 Serial data out MSB Serial data out LSB (BNEG\_NSDI) (BNEG\_NSDI) Sample points Sample points The following diagrams are examples for different spi data on cs and spi low before cs settings. Figure 14.4Supported SPI encoder data transfer modes (B\_SDI) ## **SPI Encoder Configuration via TMC4361** The SPI encoder can be configured by the TMC4361. Thus, a connection between microcontroller and encoder is not necessary any more. A configuration request is sent using the settings of the SERIAL\_ADDR\_BITS and SERIAL\_DATA\_BITS which define the transferring bit numbers. Due to repeated encoder data requests a call for configuration has to be done in the meantime. Therefore, DATA\_TO\_ENC can be used for configuration while the continuous requests for encoder data are interrupted during configuration process. ### **PROCEED AS FOLLOWS** - 1. Write access to DATA\_TO\_ENC to notify a configuration request. - 2. Write the requested address to ADDR\_TO\_ENC. - 3. Write the requested data to DATA\_TO\_ENC. - 4. Now, three datagrams are sent to the SPI encoder: - The address data from ADDR\_TO\_ENC (data from encoder is not stored). - The register data from DATA\_TO\_ENC (the received data from the encoder is stored in ADDR\_FROM\_ENC). (B\_SDI) - A no-operation datagram (*NOP*) to get the answer from the encoder (which becomes stored in *DATA FROM ENC*). - 5. Now, returned and stored data from the encoder can be read out and checked by the microcontroller. Read out ADDR\_FROM\_ENCfirst. - 6. Write the required address for the continuous encoder value requests to ADDR TO ENC. - 7. Read out DATA\_FROM\_ENC to finish configuration process. Afterwards, repeated data requests become initiated immediately. No further encoder value request becomes sent before DATA FROM ENC has been read out! ## 14.4 Control via Encoder Feedback The encoder feedback can be used for controllingthe motion controller outputs in a way that the internal actual position matches or rather follows the real position ENC\_POS. Generally, two possibilities for position control are provided: PID control and closed loop operation. Closed loop operation is a very good choice in case the encoder is mounted directly on the back of the motor and position data is evaluated precisely, whereas PID control is well suited where the encoder is located at the drive side and no fixed connection between motor and drive side is given(e.g. belt drives). The following regulation\_modus settings are provided: If PID regulation is notselected (regulation\_modus(1) = 0), the internal velocity which delivers the input for the pulse generator is equal to the ramp velocity(VEL ACT PID = VACTUAL). ## 14.4.1 PID Based Control of XACTUAL Based on a position difference error $PID_E = XACTUAL - ENC_POS$ the PID (proportional integral differential) controller calculates a signed velocity value( $v_{PID}$ )which is used for minimizing the position error. During this process, the TMC4361 moves with $v_{PID}$ until $|PID_E| - PID_TOLERANCE \le 0$ is reached and the position error is removed. **v**<sub>PID</sub>is calculated by: $$v_{PID} = PID\_P \cdot e(t) + \int_0^t PID\_I \cdot e(t) \cdot dt + PID\_D \cdot \frac{d}{dt} \cdot e(t)$$ with PID\_P = proportional term PID\_I = integral term PID\_D = derivate term ## CONTROL PARAMETERSAND CLIPPING VALUES PID\_DV\_CLIP To avoid large velocity variations, the vPID value can be limited with PID DV CLIP. This clipping parameter limits v<sub>PID</sub> as well as PID VEL (current PID velocity output). PID\_I\_CLIP The error sum PID\_ISUM is generated by the integral term. For limiting $PID\_ISUM$ set $PID\_I\_CLIP$ . Note that the maximum value of $PID\_I\_CLIP$ should meet the condition $PID\_I\_CLIP \le PID\_DV\_CLIP \mid PID\_I$ . If the error sum $PID\_ISUM$ is not clipped, it is increased with each time step by $PID\_I \cdot PID\_E$ . This continues as long as the motor does not follow. PID\_E Use this register for reading out the actual position deviation between XACTUAL and ENC\_POS. PID\_D\_CLKDIV Time scaling for deviation (with respect to error correction periods) is controlled by the $PID\_D\_CLKDIV$ register. Note that during error correction the fixed clock frequency $f_{PID\_INTEGRAL}[Hz] = f_{CLK}[Hz] / 128$ is valid. VEL\_ACT\_PID The internal velocity VEL\_ACT\_PIDalters the current ramp velocity VACTUAL. Two settings are provided: Ifregulation\_modus = b'11,VACTUALisassigned as pulse generator base value and VEL ACT PID is calculated by VEL ACT PID = VACTUAL + $v_{PID}$ . Ifregulation\_modus = b'10, zerois assigned as pulse generator base value. In this case VEL ACT PID = $v_{PID}$ is valid. PID\_TOLERANCE The TMC4361 provides the programmable hysteresis PID\_TOLERANCE for target positionstabilization. Oscillations due to error correction can be avoided if XACTUAL is close to the real mechanical position. The PID controller of the TMC4361 is programmable up to approximate 100kHz update rate at $f_{CLK} = 16$ MHz. This high speed update rate qualifies it formotion stabilization. Note that detailed knowledge of a particular application (including dynamics of mechanics) is necessary for PID controller parameterization which is done in a direct way! ## 14.4.2 Closed Loop Behavior The closed loop unit of the TMC4361 modifiesoutput currents resp. Step/Dir outputsdirectly. For closed loop, set *regulation\_modus* = b'01. After starting this mode of operation, the closed loop calibration becomes executed and the *CL OFFSET* value becomes set. With closed loop, current values are notcontrolled using the internal step generator. The currents values at the SPI output resp. the Step/Dir outputs are verified using the closed loop offset value CL\_OFFSET which correlates to the evaluated difference between XACTUAL and ENC\_POS. Nevertheless, the internal ramp generator still generates steps for XACTUAL. ## BASIC PARAMETERS FOR CALIBRATION AND POSITION DEVIATION COMPENSATION CL\_OFFSET register contains the offset value which is necessary for closed loop operation and offers read-write access. Use the write access in case it is desired to define a fixed offset value which has been tested first. $cl\_calibration\_en$ Set $cl\_calibration\_en$ = 1 to update/reset $CL\_OFFSET$ . For evaluation of a proper value, be sure to meet the following conditions: Maximum current without scaling is used. - VACTUAL is set to 0. - XACTUAL refers to amotor full step position. ENC\_POS\_DEV The deviation parameter ENC\_POS\_DEV contains the deviation between XACTUAL and ENC\_POS. CL\_BETA CL\_BETA is the maximum commutation angle which can be used to compensate an evaluated deviation $ENC\_POS\_DEV$ . If the $CL\_BETA$ value becomes reached due to a large difference in microsteps, the $CL\_MAX$ event becomes triggered. CL\_TOLERANCE Set this parameter to choose atolerance range for position deviation. In case the $CL\_TOLERANCE$ value is not exceeded and $|ENC\_POS\_DEV| < CL\_TOLERANCE$ the $CL\_FIT\_F$ lag becomes set. If there has been a mismatch between XACTUAL and $ENC\_POS$ before, the $CL\_FIT$ event becomes triggered in order to indicate that everything fits now. Note: CL\_TOLERANCE is part of PID\_TOLERANCE. APID\_TOLERANCE value is automatically chosen if the eight lower CL\_TOLERANCE bits are set. The PID\_TOLERANCE parameter contains 20 bits. The upper 12 bits can be used for further PID TOLERANCE adjustment for the PI controller which sets the upper limit for the error correction velocity during closed loop operation. CL\_DELTA\_P CL\_DELTA\_P is a proportional controller for compensating a detected position deviation. As soon as |ENC\_POS\_DEV| > CL\_TOLERANCE the closed loop unit of the TMC4361 multipliesENC\_POS\_DEV withCL\_DELTA\_Pand adds the resulting value to the current *ENC\_POS\_DEV* with *CL\_DELTA\_P* and adds the resulting value to the current *ENC\_POS*. Thus, a current commutation angle for higher stiffness for position maintenance clipped at CL\_BETA becomes calculated. CL\_DELTA\_P consists of 24 bits. The last 16 bits represent decimal places. Figure 14.5 depicts how register values affect the final output angle at Step/Dir and/or SPI. The final proportional term is calculated by $$p_{PID} = \frac{CL\_DELTA\_P}{65536}$$ Note: the higher the $p_{PID}$ term the faster the reaction on position deviations! A high $p_{PID}$ term can lead to oscillations which should be avoided. As long as $ENC\_POS\_DEV$ is in the range of $XACTUAL \pm CL\_TOLERANCE$ , the proportional term is automatically set to 1. If $|ENC\_POS\_DEV| > CL\_BETA$ , the $CL\_MAX$ event triggers assumed that $|ENC\_POS\_DEV| < CL\_BETA$ has been valid before. www.trinamic.com Figure 14.5Calculation of the output angle by setting CL\_DELTA\_P properly. ## **ERROR COMPENSATION IN CASE OF LARGER DEVIATIONS** In casea deviation ENC\_POS\_DEV between X\_ACTUAL and ENC\_POS exceedsthe certain limit ENC\_POS\_DEV\_TOL, XACTUALbecomes set to the ENC\_POS value, assumed thatcl\_clr\_xact is set to 1. Exceeding ENC\_POS\_DEV\_TOL always sets a status flag ENC\_FAIL\_Fand triggers the ENC\_FAIL event. ## **VELOCITY REGULATION PARAMETERS** To limit catch-up velocities in casea disturbance of regular motor motion has to be compensated the following parameters can be adjusted. | cl_vlimit_en | Set cl_vlimit_en = 1 for limiting the maximum step velocity during closed loop operation.By setting CL_VMAX_CALC_Pand/orCL_VMAX_CALC_I accordingly, a PI controller becomes usedfor velocity regulation of the current ramp. The PI controllercalculates the maximum step velocity which issubsequently generated by the closed loop unit. | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CL_VMAX_CALC_P | P parameter of the PI regulator which controls the maximum velocity. | | CL_VMAX_CALC_I | I parameter of the PI regulator which controls the maximum velocity. | | PID_DV_CLIP | To avoid large velocity variations and to limit the maximum velocity deviation above the maximum velocity VMAX, PID_DV_CLIP can be set. PID_DV_CLIP used with closed loop and for PID controlled operation. | | PID_I_CLIP | Together with $PID\_DV\_CLIP$ this parameter is used for limiting the velocity for error compensation. The error sum $PID\_ISUM$ is generated by the integral term. For limiting, set $PID\_I\_CLIP$ . The maximum value of $PID\_I\_CLIP$ should meet the condition $PID\_I\_CLIP \le PID\_DV\_CLIP \mid PID\_I$ . If the error sum $PID\_ISUM$ is not clipped, it is increased with each time step by $PID\_I \cdot PID\_E$ . This continues as long as the motor does not follow. The parameter $PID\_DV\_CLIP$ is used with closed loop and for PID controlled operation. | In case position deviation at the end of an internal ramp calculation is still left, the SPI and/or Step/Dir output ramp for correction is a linear deceleration ramp, independently from the preset ramp type. This final ramp for error compensation is a function of ENC\_POS\_DEV and PI control parameters (CL\_VMAX\_CALC\_P, CL\_VMAX\_CALC\_I, PID\_I\_CLIP, and PID\_DV\_CLIP). Due to the usage of a PI controller for the maximum velocity, the velocity offset depends on ENC\_POS\_DEV. It is recommended to set a limit for the error correction velocity using PID\_DV\_CLIP and PID\_I\_CLIP. Note that a higher velocity than VMAX resp. -VMAXis possibleif the following conditions are met: - The PI controller is enabled and PID\_DV\_CLIP > 0. - CL\_VMAX\_CALC\_P and CL\_VMAX\_CALC\_I are higher than 0. - ENC POS DEV > CL TOLERANCE resp. ENC POS DEV < CL TOLERANCE. ### HOW TO BENEFIT FROM THE SCALING UNIT The TMC4361 provides a scaling unit which can be used during closed loop operation. Therefore, setclosed loop scale en to 1. #### HOW THE SCALING UNIT WORKS - 1. To decrease current consumption if XACTUAL and $ENC\_POS$ match, set $CL\_IMIN$ to an appropriate value which is the valid scaling value as long as $|ENC\_POS\_DEV| \le CL\_START\_UP$ . - 2. In case the threshold value CL\_START\_UP is exceeded, the current scaling value becomes increased linearly until |ENC\_POS\_DEV| = CL\_BETA. - 3. If |CL\_BETA| is overshot also, CL\_IMAXis the valid current scaling value. ## Note that any other scaling becomes disabled if closed loop scaling is enabled! Figure 14.6Current scaling in with closed loop In case CL\_START\_DOWN is set to 0, CL\_BETA is the starting point for downscaling. In contrast to the upscaling process the start of downscaling can differ from CL\_BETA. Beware of oscillations due to the resulting hysteresis if CL\_START\_DOWN\* CL\_BETA. The current scale parameter which regards to the position deviation ENC\_POS\_DEV is depicted in Figure 14.6. For evaluating different upscaling and/or downscaling ramps the delay parameters CL\_UPSCALE\_DELAY and CL\_DNSCALE\_DELAY can be used, too. These values define the clock cycles which are used to alter the current scale value for one step towards CL\_IMAX resp. CL\_IMIN. Figure 14.7 depicts the current scaling timing behavior as a function of CL UPSACLE DELAY and CL DNSCALE DELAY. Figure 14.7Current scaling timing behavior ## 14.4.3 Special Parameters for ABN Encoders Using Closed Loop ## CONSIDERATION OF BACK EMF For higher motor velocities and ABN encoders the load angle due to back EMFcan be compensated. Therefore, setcl\_emf\_en = 1. The compensation angle normally does not exceed CL\_BETA, but for back EMF error compensation another angle called GAMMA becomes added. Thereby, the direction of movement is considered. The GAMMA value is greater than 0 if the encoder velocity V\_ENC\_MEAN exceeds CL\_VMIN\_EMF and GAMMA reaches its maximum value CL\_GAMMA at V\_ENC\_MEAN = CL\_VMIN\_EMF + CL\_VADD\_EMF as depicted in Figure 14.8. Figure 14.8Calculation of the current load angle CL\_GAMMA ## **SETTINGS FOR VELOCITY READ OUT** V\_ENC The current encoder velocity V\_ENC is calculated with every AB transition. If no AB transitions have been recognized for ENC\_VEL\_ZERO clock cycles, V\_ENC is assigned to 0 and the ENC\_VELO event becomes triggered, assumed that the V\_ENC value has not been zero before. Note: V\_ENC is always set to zero with absolute encoders. V\_ENC\_MEAN Current filtered encoder velocity. This parameter is calculated every ENC\_VMEAN\_WAIT clock cycles with the filter exponent ENC\_VMEAN\_FILTER. The parameter V\_ENC\_MEAN is crucial for CL\_GAMMA. It is calculated as follows:V\_ENC\_MEAN = V\_ENC\_MEAN - - V ENC MEAN / 2 ENC\_VMEAN\_FILTER + V ENC / 2 ENC\_VMEAN\_FILTER ENC\_VEL\_ZERO Delay time after the last incremental encoder value change. After ENC\_VEL\_ZERO clock cycles $V\_ENC\_MEAN$ is set to zero. ENC\_VMEAN\_WAIT Set this time period [clock cycles] to choose a delay before the next current encoder velocity value becomes considered for V ENC MEAN calculation. It is recommend to setENC\_VMEAN\_WAIT to a higher value than 16! EVENT Event becomes triggered: encoder velocity has reached zero. ## 14.5 Encoder Misalignments A deficiently installed encoder can send values which do not result in a circle. Often the deviation from the real position results in a new function which is similar to a sine function. Adding offset that follows a triangular shape can improve the encoder value evaluation significantly (refer to Figure 14.9). Figure 14.9Implemented triangular function to compensate for encoder misalignments The left graph illustrates the difference between encoder position and real position as a µstep function within the encoder resolution. After error compensation the position differences are minimized significantly as shown on the right side. For error compensation, the following triangular function has to be calculated andmapped to the deviation functionas offset: | AMPI – | FNC | COMP | AMPI · ) | (nee - FI | אר כטא | 'P XOFFSET | · You - | FNC | COMP | YOFFSFT | |--------|-----|------|----------|-----------|--------|------------|---------|-----|------|---------| | | | | | | | | | | | | | Parameter | Description | |------------------|-------------------------------------------------------| | ENC_COMP_AMPL | Defines the maximum amplitude of the offset function. | | ENC_COMP_XOFFSET | Define etentine projets of the effect function | | ENC_COMP_YOFFSET | Define starting points of the offset function. | ## 15 Serial Encoder Output Unit The TMC4361 provides the possibility to render any regular encoder data into absolute SSI encoder data. The absolute SSI data is forwarded using the output pins which are used as normal SPI output otherwise. ## PINS AND REGISTERS: SERIAL ENCODER OUTPUT UNIT | Pin names | Туре | | Remarks | | | |---------------|------------------|----------|------------------------------------------------------|--|--| | NSCSDRV_SD0 | Out | put | Serial data output | | | | SCKDRV_NSDO | Out | put | Negated serial data output | | | | SDODRV_SCLK | In/Out a | as Input | Serial clock input | | | | SDIDRV_NSCLK | Input | | Negated serial clock input | | | | Register name | Register address | | Remarks | | | | GENERAL_CONF | 0x00 | RW | Bit25 : 24 | | | | SSI_OUT_MTIME | 0x04 | RW | Bit24 : 4 Monoflop time of serial encoder output | | | | ENC_IN_CONF | 0x07 RW | | Bit15: 14, bit30 | | | | ENC_OUT_DATA | 0x09 RW | | Number of data bits for encoder output structure | | | | ENC_OUT_RES | 0x55 | W | Resolution of the singleturn data for encoder output | | | ## 15.1 Providing SSI Output Data For providing SSI output data the following steps and considerations have to be made: - Generally, the internal *ENC\_POS* is transferred into SSI output data. The structure of the output data can be altered freely to match master requirements. - For switching from SPI output to SSI output, set <code>serial\_enc\_out\_enable</code>to 1. Now, the master clock input SDO\_DRV\_SCLK switches to SSI protocol requirements. Thereafter, NSCSDRV\_SDO acts as serial data output and sends data. - Due to the regular differential SSI protocol the particular negated ports are SCKDRV\_NSDO for data output and SDI\_DRV\_NSCLK for clock input. The evaluation of the differential clock input is based on the digital input levels. If serial\_enc\_out\_diff\_disable is set to 1, SSI is supported without differential pairs of data input and clock output. - If multi\_turn\_out\_en is set to 1, the output data consists of multiturn and singleturn data. Multiturn data is expressed as a signed number. - If multi\_turn\_out\_en is set to 0, only singleturn data(the angle as microsteps within one revolution)is transferred. The resolution for singleturn data can be set with ENC\_OUT\_RES. The internal ENC\_POS parameter becomes matched to this resolution. - Set the number of the single- and multiturn data with SINGLE\_TURN\_RES\_OUT resp. MULTI\_TURN\_RES\_OUT. The real number of data bits the given parameter setting + 1 (see Figure 15.1) - Additionally, the complete data can be gray coded by setting enc out gray to 1. - After the last master request transferred data remains unchanged until SSI\_OUT\_MTIME clock cycles are expired to support multi cycle data transfers. Figure 15.1Example for SSI output configuration M: MULIT\_TURN\_RES\_OUT = 4 → transfer of 5 multiturn data bits S: SINGLE TURN RES OUT = 6→ transfer of 7 singleturn data bits ## 16 CLK Gating If TMC4361 is not used for a while, clock gating can be used to reduce power consumption. ### PINS AND REGISTERS: CLK GATING | Pin names | Туре | | Remarks | | | |------------------|------------------|-----|------------------------------------------------------------|--|--| | NSCS_IN | Inp | out | Wakeup signal | | | | CLK_EXT | Inp | out | Input pin of external clock generator | | | | Register name | Register address | | Remarks | | | | GENERAL_CONF | 0x00 | RW | Bit18: 17 | | | | CLK_GATING_DELAY | 0x14 | RW | Delay time before clock gating is enabled | | | | CLK_GATING_REG | 0x4F | RW | Enable trigger for clock gating by setting bit2: 0 to 111. | | | ## 16.1 Clock Gating and Wake-up ## CONFIGURATION FOR CLOCK GATING - 1. To enable clock gating set clk\_gating\_en to 1. - 2. Now, clock gating becomes active as soon as CLK\_GATING\_REG is set to 111. - 3. For a delay time between setting the register and starting the clock gating itself, CLK GATING DELAYcan be set accordingly. The delay is given in clock cycles. - 4. Immediately after the start of the CLK\_GATING\_DELAY timer a SLEEP\_TIMER event is triggered to indicate a soon clock gating phase. Clock gating affects every unit except the SPI input unit, the timing unit, and essential registers for freeze processes, which arefeddirectly by the external clock. ## **AUTOMATIC CLOCK GATING** It is possible to use automatic clock gating. Therefore, set *clk\_gating\_stdby\_en* to 1. After the TMC4361 has reached the standby state clock gating becomes enabled assumed that *CLK\_GATING\_DELAY* is set to 0. Else, clock gating becomes started immediately after the clock gating timer expires. ## WAKE-UP PROCEDURE There are three possibilities for wake-up: - To wake up from clock gating NSCS IN has to switch to the active low level. - The wake-up process can be automated by using the internal start signal for ramp initialization. So, shortly before the ramp starts, clock gating is cancelled for loading the essential registers for starting the ramp properly. - External start signals can also be used to finish clock gating. Figure 16.1shows the process of manual clock gating (due to setting the appropriate register) and manual wake up (by using the SPI input lines) including different clock gating delays. First the clock gating timer has to expire and then the second phase of clock gating starts. Figure 16.1 Manual clock gating and manual wake up. Figure 16.2 depicts a complete automatic clock gating transition from inactive to active and back. Here, automatic clock gating is realized using the internal standby status (active high level at STDBY\_CLK output) and the internal start timer. Clock gating ends slightly before the start signal becomes active. Thus, essential registers can be loaded before ramp start. Figure 16.2Automatic clock gating Note that manual and automated clock gating transition can be used together. # 17 Registers and Switches # 17.1 General Configuration | GENER | RAL CON | IFIGURATION (OX | 00) | | |-------|---------|------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W | Addr | Reg name | Bit | Description | | | | | 0 | Reserved. Set to 0 | | RW | 0x00 | GENERAL_CONF Default: | 1 | <pre>direct_acc_val_en 0 acceleration values are calculated due to division by the CLK_FREQ</pre> | | | | 0x00006020 | | 1 acceleration values are set directly as steps per clock cycle | | | | | 2 | direct_bow_val_en 0 bow values are calculated due to division by CLK_FREQ 1 bow values are set directly as steps per clock cycle | | | | | 3 | step_inactive_pol 0 STPOUT=1 indicates an active step 1 STPOUT=0 indicates an active step | | | | | 4 | toggle_step 0 only STPOUT toggling from 0 to 1 or vice versa indicates a step | | | | | | 1 every level change of STPOUT indicates a step | | | | | 5 | pol_dir_out 0 DIROUT = 0 indicates negative direction 1 DIROUT = 1 indicates negative direction | | | | | 9:6 | Reserved. Set to b'0000 | | | | | | serial_enc_in_mode 00 incremental encoder connected to encoder interface 01 absolute SSI encoder connected to encoder interface | | | | | 11.10 | <ul><li>10 reserved for absolute BiSS encoder</li><li>11 absolute SPI encoder connected to encoder interface</li></ul> | | | | | 12 | <ul> <li>diff_enc_in_disable</li> <li>differential encoder interface inputs enabled</li> <li>differential encoder interface inputs disabled (automatically for SPI encoder)</li> </ul> | | | | | 14 : 13 | stdby_clk_pin_assignment OO Standby signal becomes forwarded with an active low level O1 Standby signal becomes forwarded with an active high level 10 STDBY_CLK passes ChopSync clock (TMC23x, TMC24x only) 11 Internal clock is forwarded to STDBY_CLK output pin | | | | | 15 | intr_pol 0 INTR=0 indicates an active interrupt 1 INTR=1 indicates an active interrupt | | | | | 16 | <ul> <li>invert_pol_target_reached</li> <li>TARGET_REACHED signal set to 1 indicates target reached event</li> <li>TARGET_REACHED signal set to 0 indicates target reached event</li> </ul> | | | | | 17 | <ul> <li>clk_gating_en</li> <li>0 No clock gating.</li> <li>1 Internal clock is gated due to clock gating register. A delay until sleep is possible (see clock gating timer register). Wakeup is possible due to active NSCS or if a start signal (internal or external) is generated.</li> </ul> | | | | | 18 | <ul> <li>clk_gating_stdby_en</li> <li>No clock gating due to standby phase.</li> <li>Internal clock is gated due to standby of motion controller.</li> </ul> | | GENER | GENERAL CONFIGURATION (0x00) | | | | | | |-------|------------------------------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | R/W | Addr | Reg name | Bit | Description | | | | | | | 19 | <ul> <li>fs_en</li> <li>No fullsteps.</li> <li>SPI output forwards fullsteps, if VACTUAL&gt;FS_VEL.However, the motion controller internally calculates with the current μStep resolution.</li> </ul> | | | | | | | 20 | fs_sdout No fullsteps for Step/Dir output. Fullsteps are forwarded via Step/Dir output also. | | | | | | | 22 : 21 | Reserved. Set to b'00. | | | | | | | 23 | <ul><li>pwm_out_en</li><li>0 PWM output disabled (Step/Dir out).</li><li>1 STPOUT/DIROUT used as PWM output (PWMA/PWMB).</li></ul> | | | | | | | 24 | serial_enc_out_enable O No encoder connected to SPI output. SPI output used as SSI encoder interface to pass out absolute SSI encoder data. | | | | | | | 25 | serial_enc_out_diff_disable O Differential serial encoder output enabled. Differential serial encoder output disabled. | | | | | | | 31 : 26 | Reserved. Set to b'000000. | | | # 17.2 Reference Switch Configuration | D/\A/ | V -1 -1 | NITCH CONFIGURAT | | | |-----------|---------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W<br>RW | | Reg name | Bit | Description stop left on | | KVV | OXOI | REFERENCE_CONF | 0 | stop_left_en O STOPL signal processing disabled. | | | | Default: | 0 | a contraction of the | | | | 0x00000000 | | 1 STOPL signal processing enabled. | | | | 0,00000000 | 1 | stop_right_en | | | | | 1 | O STOPR signal processing disabled. STOPR signal processing enabled. | | | | | | | | | | | 2 | pol_stop_left | | | | | ۷ | <ul><li>Motorstops if STOPL signal is 0.</li><li>Motor stops if STOPL signal is 1.</li></ul> | | | | | | pol_stop_right | | | | | 3 | 0 Motorstops if STOPR signal is 0. | | | | | ٠ | 1 Motor stops if STOPR signal is 1. | | | | | - | invert_stop_direction | | | | | 4 | 0 STOPL/STOPR stop motor in negative/positive direction. | | | | | 4 | 1 STOPL/STOPR stop motor in positive/negative direction. | | | | | | soft stop en | | | | | | O Hard stop enabled. VACTUALis immediately set to 0 on an | | | | | 5 | external stop event. | | | | | , | 1 Soft stop enabled. A linear velocity ramp is used fo | | | | | | decreasing VACTUAL to v = 0. | | | | | | virtual_left_limit_en | | | | | 6 | O Position limit VIRT_STOP_LEFT disabled. | | | | | " | 1 Position limit VIRT STOP LEFT enabled. | | | | | 7 | virtual_right_limit_en | | | | | | O Position limit VIRT_STOP_RIGHT disabled. | | | | | | Position limit VIRT_STOP_RIGHT enabled. | | | | | | virt_stop_mode | | | | | | 00 The current ramp type defines thedeceleration ramp triggered | | | | | | bya virtual stop event. | | | | | 9:8 | 01 VACTUAL is set to 0 on a virtual stop event (hard stop) | | | | | | 10 Soft stop is enabled with linear velocity ramp (from VACTUA) | | | | | | to v = 0). | | | | | | latch_x_on_inactive_l | | | | | 10 | 0 No latch of XACTUAL if STOPL becomes inactive. | | | | | | 1 X_LATCH = XACTUALwill betriggered if STOPL becomes | | | | | | inactive. | | | | | | latch_x_on_active_l | | | | | 11 | 0 No latch of XACTUAL if STOPL becomes active. | | | | | | 1 $X_LATCH = XACTUAL$ will be triggered if STOPL becomes active | | | | | | latch_x_on_inactive_r | | | | | 12 | 0 No latch of XACTUAL if STOPR becomes inactive. | | | | | 16 | 1 X_LATCH = XACTUALwill be triggered if STOPR become | | | | | | inactive. | | | | | | latch_x_on_active_r | | | | | 13 | O No latch of XACTUAL if STOPR becomes active. | | | | | | 1 $X_LATCH = XACTUAL$ will be triggered if STOPR becomes active | | | | | | stop_left_is_home | | | | | 14 | O STOPLinput signal is not HOME position. | | | | | | 1 STOPLinput signal is also HOME position. | | | | | | stop_right_is_home | | | | | 15 | O STOPRinput signal is not HOME position. | | | | | | 1 STOPRinput signal is also HOME position. | | | REFERENCE SWITCH CONFIGURATION (0x01) | | | | | |-----|---------------------------------------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | R/W | Addr | Reg name | Bit | Description | | | | | | 19 : 16 | <ul> <li>home_event</li> <li>0000 Next active N signal of ABN encoder signal indicates HOME position.</li> <li>0011 HOME = 0 indicates negative region/position from home.</li> <li>1100 HOME = 1 indicates negative region/position from home.</li> <li>0110 HOME = 1 indicates an active home event- X_HOME is located in the middle of the active range.</li> <li>0010 HOME = 1 indicates an active home event- X_HOME is located at the rising edge of the active range.</li> <li>0100 HOME = 1 indicates an active home event- X_HOME is located at the falling edge of the active range.</li> <li>1001 HOME = 0 indicates an active home event- X_HOME is located in the middle of the active range.</li> <li>1011 HOME = 0 indicates an active home event- X_HOME is located at the rising edge of the active range.</li> <li>1101 HOME = 0 indicates an active home event- X_HOME is located at the falling edge of the active range.</li> </ul> | | | | | | | start_home_tracking No storage of X_HOME = XACTUAL by passing home position next time. Storage of XACTUAL as X_HOMEat next regular home event (becomesreset automatically as indication for a regular setting). clr_pos_at_target Ramp stops at XTARGET if positioning mode is active. | | | | | | 21 | 1 Set XACTUAL = 0 afterXTARGEThas been reached. The next ramp starts immediately. Reserved. Set to 0. | | | | | | | pos_comp_output<br>00 TARGET_REACHEDis set active on TARGET_REACHED event.<br>11 TARGET_REACHED triggers on POSCOMP_REACHED event. | | | | | | 25 | pos_comp_source 0 POS_COMPis compared to internal position XACTUAL. 1 POS_COMP is compared with external position ENC_POS. | | | | | | 26 | stop_on_stall Motor will not be stopped in case of stall. Motor will be stopped with a hard stop in case of stall. | | | | | | 27 | <pre>drv_after_stall Set to 1 and reset stop_on_stall flag. Moving the motor is not possible as long as this flag is active after a stop_on_stall event.</pre> | | | | | | 31 : 28 | Reserved. Set to b'0000. | | # 17.3 Start Switch Configuration | STAR | START SWITCH CONFIGURATION (0x02) | | | | | | |------|-----------------------------------|--------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | R/W | Addr | Reg name | Bit | Description | | | | RW | 0x02 | START_CONF<br>Default:<br>0x00000000 | 2:0 | start_en 000 No start signal necessary for ramp start. xx1 Change of XTARGET requires a distinct start signal. x1x Change of VMAX requires a distinct start signal. 1xx Change of RAMPMODE requires a distinct start signal. | | | | | | | 4:3 | Reserved. Set to b'00. | | | | | | | 8 : 5 | trigger_events xxx1 External START signal is assigned as start signal for timer. Set also start_en = 1 to use START pin as input. xxx0 START pin is assigned as output. xx1x TARGET_REACHED event is assigned as start signal for timer. x1xx VELOCITY_REACHED event is assigned as start signal for timer. 1xxx POSCOMP_REACHED event is assigned as start signal for timer. | | | | | | | 9 | <pre>pol_start_signal (same polarity for input or output) 0 START = '0' is active start polarity 1 START = '0' is inactive start polarity</pre> | | | | | | | 10 | immediate_start_in O Active START input starts internal start timer Active START will be executed immediately | | | | | | | 11 | Reserved: Set to '0' | | | | | | | 12 | <ul> <li>x_pipeline_en</li> <li>No target pipeline enabled.</li> <li>1 X_TARGETis changed related to the value in register X_PIPEO.</li> <li>X_PIPExis changed related to the value of register X_PIPEx+1.</li> </ul> | | | | | | | 23 : 13 | Reserved. Set to b'0000000000. | | | | | | | 31 : 24 | XPIPE_REWRITE_REG Indicates which X_PIPEx register becomes changed to XACTUAL value on next internal start event and if x_pipeline_en = 1. | | | # 17.4 Input Filter Configuration | INPU | T FILTE | R CONFIGURATION (C | )x03) | | |------|---------|--------------------|---------|----------------------------------------------------------------------------------------------------------------| | R/W | Addr | Reg name | Bit | Description | | RW | | INPUT_FILT_CONF | | SR ENC IN | | | | | 2:0 | Input sample rate = f <sub>CLK</sub> /2 <sup>SR_ENC_IN</sup> | | | | Default: | | for A_SCLK, ANEG_NSCLK, B_SDI, BNEG_NSDI, N, and NNEG | | | | 0x00000000 | 3 | Reserved. Set to 0. | | | | | | FILT_L_ENC_IN | | | | | | # additionally sampled input bits whose voltage level has | | | | | 6:4 | to be equal to the recently sampled bit to provide a valid | | | | | | input bit level for A_SCLK, ANEG_NSCLK, B_SDI, BNEG_NSDI, | | | | | | N, and NNEG. | | | | | 7 | Reserved. Set to 0. | | | | | | SR_REF | | | | | 10:8 | Input sample rate = f <sub>CLK</sub> / 2 <sup>SR_REF</sup> | | | | | | for STOPR, HOME_REF, and STOPL. | | | | | 11 | Reserved. Set to 0. | | | | | | FILT_L_REF | | | | | 14 : 12 | # additionally sampled input bits whose voltage level has | | | | | | to be equal to the recently sampled bit to provide a valid | | | | _ | | input bit level for STOPR, HOME_REF, and STOPL. | | | | _ | 15 | Reserved. Set to 0. | | | | | | SR_S | | | | | 18 : 16 | Input sample rate = f <sub>CLK</sub> / 2 <sup>SR_S</sup> | | | | _ | | for START. | | | | _ | 19 | Reserved. Set to 0. | | | | | | FILT_L_S | | | | | 22 : 20 | # additionally sampled input bits whose voltage level has | | | | | | to be equal to the recently sampled bit to provide a valid | | | | _ | | input bit level for START. | | | | _ | 23 | Reserved. Set to 0. | | | | | 26 27 | SR_ENC_OUT | | | | | 26 : 24 | Input sample rate = $f_{CLK} / 2^{SR_ENC_OUT}$ | | | | | 27 | for SDODRV_SCLK, and SDIDRV_NSCLK. | | | | | 27 | Reserved. Set to 0. | | | | | | FILT_LENC_OUT | | | | | 30 : 28 | # additionally sampled input bits whose voltage level has | | | | | | to be equal with the recently sampled bit to provide a valid input bit level for SDODRV_SCLK, and SDIDRV_NSCLK | | | | - | 31 | Reserved. Set to 0. | | | | | ΣI | neserved. Set to 0. | # 17.5 SPI-Out Configuration | | | ONFIGURATION | • | T | | |----|------|------------------------|----------|----------------------|---------------------------------------------------------------------------------------| | | | Reg name | Bit | Descrip | | | RW | 0x04 | SPIOUT_CONF | BASIC S | SPI-OUT | Settings | | | | Defection | | spi_out <sub>l</sub> | put_format | | | | Default:<br>0x00000000 | | 0000 | SPI-Out off | | | | 000000000 | | 1000 | SPI-Out connected to TMC23x driver | | | | | | 1001 | SPI-Out connected to TMC24x driver | | | | | | 1010 | SPI-Out connected to TMC26x/389 | | | | | | 1011 | SPI-Out connected to TMC26x/389. Steps only via | | | | | | | STPOUT. | | | | | | 1100 | SPI-Out connected to TMC21xx. Steps only via STPOUT. | | | | | | 1101 | SPI-Out connected to TMC21xx. | | | | | | 0100 | The actual unsigned scaling factor is assigned to SPI-Out. | | | | | | 0101 | Both actual signed SinLUT valuesare assigned to SPI-Out. | | | | | 3 : 0 | 0110 | The actual unsigned scaling factor is merged with DAC_ADDR_A as output for a SPI-DAC. | | | | | | 0010 | SPI-Out is connected with a DAC. Absolute values. | | | | | | | Phase of coilA via STPOUT. | | | | | | | Phase of coilB via DIROUT. | | | | | | | Phase bit = 0→ positive values. | | | | | | 0011 | SPI-Out is connected with a DAC. | | | | | | | Absolute values. | | | | | | | Phase of coilA via STPOUT. | | | | | | | Phase of coilB via DIROUT. | | | | | | 0001 | Phase bit = 1→ positive values. SPI-Out is connected with a DAC. Values | | | | | | 0001 | aremapped. | | | | | | | Current = 0 → VDD/2 | | | | | | | Current = -(max_value) $\rightarrow 0$ | | | | | | | Current = max_value → VDD | | | | | | COVER | DATA LENGTH (064) | | | | | | | ) for automatic assign, if a TMC driver is connected. Otherwise | | | | | 19:13 | | set to 1 if COVER DATA LENGTH = 0 and no TMC driver is | | | | | | selected | | | | | | | SPT OII | T_LOW_TIME | | | | | 23 : 20 | | put clock low phase [clock cycles] | | | | | 27 24 | SPT OII | T_HIGH_TIME | | | | | 27 : 24 | SPI-Out | put clockhigh phase [clock cycles] | | | | | 31 : 28 | | T_BLOCK_TIME | | | | | JI : 20 | | put blockage time [clock cycles] | | | | | | | WITH SERIAL ENCODER OUTPUT ONLY: | | | | | serial_e | | enable = 1 | | | | | | _ | T_MTIME | | | | | 23 : 4 | | put monoflop time: delay time during which the absolute data | | | | | | remain | stable after the last master request.[clock cycles] | | 2P1-0 | OUT CO | ONFIGURATION | | | | | |-------|--------|--------------|----------------------|-----------------------------------------------------------------------------------|--|--| | R/W | Addr | Reg name | Bit | • | | | | | | | SETTING | SS USED WITH TMC23x/24x MOTOR DRIVERS ONLY: | | | | | | | spi_out <sub>l</sub> | put_format(3 : 1) = b'100 | | | | | | | | mixed_decay | | | | | | | | (coilA and coilB for a TMC23x or TMC24x driver) | | | | | | | | 00 Both mixed decay bits are always off. | | | | | | | 5:4 | 01 During falling rampsuntil reaching the value of 0 mixed decay bits | | | | | | | | are on. | | | | | | | | 10 Both mixed decay bits are always on, except standby mode is | | | | | | | | active. | | | | | | | | 11 Both mixed decay bits are always on. | | | | | | | | stdby_on_stall_for_24x (TMC24x only) | | | | | | | 6 | 0 No standby datagram. | | | | | | | | In case of a stop_on_stall event a standby datagram is sent to the TMC24x driver. | | | | | | | | stall_flag_instead_of_uv_en (TMC24x only) | | | | | | | 7 | O Undervoltage flag is forwarded as status_flag(24). | | | | | | | | 1 Calculated stall status of TMC24x is forwarded as status_flag(24). | | | | | | | | STALL_LOAD_LIMIT(TMC24x only) | | | | | | | 10 : 8 | A stall is detected if STALL_LOAD_LIMIT ≥ (LD2&LD1&LD0) of the driver | | | | | | | | status. | | | | | | | SETTING | SS USED WITH TMC26xx/21xx motor driver only: | | | | | | | spi_out <sub>l</sub> | put_format = b'101x or b'110x | | | | | | | | three_phase_stepper_en (TMC26x/389 only) | | | | | | | 4 | O A 2-phase stepper driver is connected (TMC26x) | | | | | | | | 1 A 3-phase stepper driver is connected (TMC389) | | | | | | | | scale_val_transfer_en | | | | | | | 5 | O No transfer of scale values to the TMC driver. | | | | | | | | 1 Transfer of current scale values to the correct driver registers. | | | | | | | | disable_polling | | | | | | | | O Permanent transfer of datagrams to check driver status (Step/Dir | | | | | | | 6 | output only) | | | | | | | | 1 No transfer of polling datagrams. | | | | | | | | (recommended forspi_output_format = b'1101) POLL BLOCK MULT | | | | | | | | Multiplier for calculating the time interval between consecutive polling | | | | | | | 12 : 7 | datagrams. | | | | | | | | t <sub>POLL</sub> = (POLL BLOCK MULT+1) · SPI OUT BLOCK TIME/ f <sub>CLK</sub> | | | | | | | SETTING | SS USED WITH MOTOR DRIVERS FROM THIRD PARTIES: | | | | | | | | put format(3) = 0 | | | | | | | | sck_low_before_csn | | | | | | | 4 | 0 NSCSDRV SDO tied low before SCKDRV NSDO | | | | | | | | 1 SCKDRV_NSDO tied low before NSCSDRV_SDO | | | | | | | | new_out_bit_at_rise | | | | | | | 5 | O SDODRV_SCLK is shifted at falling edge of SCKDRV_NSDO. | | | | | | | | 1 SDODRV_SCLK is shifted at rising edge of SCKDRV_NSDO. | | | | | | | | DAC_CMD_LENGTH | | | | | | | 11 : 7 | # of bits for command address if spi_output_format = b'0001 or b'0010 | | | | | | | | or b'0011 or b'0110. | | | # 17.6 Current Configuration | Curr | ENT CO | ONFIGURATION (0 | x05) | | | |------|--------|-----------------|--------|-----------------------------------------------------------------|--| | R/W | Addr | Reg name | Bit | Description | | | RW | | CURRENT_CONF | | hold_current_scale_en | | | | | | 0 | O No hold current scaling during standby phase. | | | | | Default: | | 1 Hold current scaling during standby phase. | | | | | 0x00000000 | | drive_current_scale_en | | | | | | 1 | O No drive current scaling during motion. | | | | | | | 1 Drive current scaling during motion. | | | | | | | boost_current_on_acc_en | | | | | | 2 | O No boost current scaling for acceleration ramps. | | | | | | | 1 Boost current scaling if RAMP_STATE = b'01. | | | | | | | boost_current_on_dec_en | | | | | | 3 | O No boost current scaling for deceleration ramps. | | | | | | | 1 Boost current scaling if RAMP_STATE = b'10. | | | | | | | boost_current_after_start_en | | | | | | 4 | No boost current at ramp start. | | | | | | | 1 Temporary boost current if $VACTUAL = 0$ and new ramp starts. | | | | | | | sec_drive_current_scale_en | | | | | | 5 | One drive current value for the whole motion ramp. | | | | | | | 1 Second drive current scaling for VACTUAL > VDRV_SCALE_LIMIT. | | | | | | | freewheeling_en | | | | | | 6 | 0 No freewheeling. | | | | | | | 1 Freewheeling after standby phase. | | | | | | | closed_loop_scale_en | | | | | | | O No closed loop current scaling. | | | | | | 7 | 1 Closed loop current scaling – | | | | | | | CURRENT_CONF(6 : 0) = 0 is set automatically | | | | | | | Turn off for closed loop calibration with maximum current! | | | | | | 31 : 9 | Reserved. Set to 0x000000. | | ### 17.7 Current Scale Values | Curr | ENT SC | ALE VALUES (0x0 | 6) | | | | |------|--------|-----------------|---------|------------------------------------------------------------------------|--|--| | R/W | Addr | Reg name | Bit | Description | | | | RW | 0x06 | SCALE_VALUES | 7:0 | BOOST_SCALE_VAL: Open loop boost scaling value. | | | | | | | | CL_IMIN: closed loop minimum scaling value. | | | | | | Default: | 15 : 8 | DRV1_SCALE_VAL: Open loop first drive scaling value. | | | | | | 0xFFFFFFF | 15.0 | CL_IMAX: closed loop maximum scaling value. | | | | | | | | DRV2_SCALE_VAL: Open loop second drive scaling value. | | | | | | | 23 : 16 | CL_START_UP: ENC_POS_DEV value at which closed loop scaling | | | | | | | | increases the current scaling value above CL_IMIN. | | | | | | | | HOLD_SCALE_VAL: Open loop standby scaling value. | | | | | | | 31 · 24 | CL_START_DOWN: ENC_POS_DEV value at which closed loop scaling | | | | | | | | decreases the current scaling value below CL_IMAX. | | | | | | | | If set to 0 it is automatically equal to <i>CL_BETA</i> . | | | | | | | | PWM_AMPL: PWM amplitude at VACTUAL = 0. | | | | | | | 15 : 0 | Maximum duty cycle = (0.5 + ( <i>PWM_AMPL</i> + 1) / 2 <sup>17</sup> ) | | | | | | | | Minimum duty cycle = (0.5 – (PWM_AMPL + 1) / 2 <sup>17</sup> ) | | | | | | | | PWM_AMPL = 2 <sup>16</sup> – 1 at <i>VACTUAL</i> = <i>PWM_VMAX</i> | | | | BOOST_SCALE_VAL | , DRV1/DRV2_SCA | LE_VAL, HOLD_SCALE_VAL, CL_IMIN, CL_IMAX | |--------------------|-----------------|--------------------------------------------| | Real scaling value | = (x+1) / 32 | if spi_output_format = b'1011 or b'1100 | | | = (x+1) / 256 | any other <i>spi_output_format</i> setting | # 17.8 Encoder Signal Configuration | | | GNAL CONFIGUR | | | | | | | |----|-------------------------------|---------------|-------|---------------------------------------------------------------------------------------|--|--|--|--| | | | Reg name | Bit | Description | | | | | | RW | 0x07 | ENC_IN_CONF | | enc_sel_decimal | | | | | | | | 5.6.4 | 0 | O Encoder constant represents a binary number. | | | | | | | | Default: | | 1 Encoder constant represents a decimal number (for ABN only). | | | | | | | | 0x00000400 | | clear_on_n | | | | | | | | | 1 | 0 ENC_POSis not set to 0. | | | | | | | | | | 1 ENC_POS is set to 0 on every N event. | | | | | | | | | | Do not use for closed loop operation! | | | | | | | | | 2 | clr_latch_cont_on_n | | | | | | | | | 2 | 1 Value of ENC_POS is cleared and/or latched to ENC_LATCH registe | | | | | | | | • | | on every N event. clr_latch_once_on_n | | | | | | | | | | 1 Value of ENC_POS is cleared and/or latched to ENC_LATCH registe | | | | | | | | | 3 | on the next N event. | | | | | | | | | | This bit is set to 0 after latching/clearing once. | | | | | | | | | | pol_n | | | | | | | | | 4 | O Active polarity for N event is low level. | | | | | | | | | | 1 Active polarity for N event is high level. | | | | | | | | | | n_chan_sensitivity | | | | | | | | | | 00 N event is active as long as N is active. | | | | | | | | | 6 : 5 | 01 N event triggers when N becomes active (positive edge). | | | | | | | | | | 10 N event triggers when N becomes inactive (negative edge) | | | | | | | | | | 11 N event triggers when N becomes active or inactive (both edges | | | | | | | | | 7 | pol_a_for_n | | | | | | | | | | O A polarity has to be low for a valid N event. | | | | | | | | | | 1 A polarity has to be high for a valid N event. | | | | | | | | | | pol_b_for_n | | | | | | | | | 8 | 0 B polarity has to be lowfor a valid N event | | | | | | | | | | 1 B polarity has to be highfor a valid N event | | | | | | | | | 9 | ignore_ab O ConsiderA and B polarities for a valid N event. | | | | | | | | | , | 1 Ignore polarities of A and B signals for a valid N event. | | | | | | | | | | latch_enc_on_n | | | | | | | | | 10 | O no latch of ENC POS on an active N event | | | | | | | | | | 1 ENC_LATCH = ENC_POS triggered on an active N event | | | | | | | | | | latch_x_on_n | | | | | | | | | 11 | O Do not latchXACTUAL on active N event. | | | | | | | | | | 1 $X_LATCH = XACTUAL$ triggered on an active N event. | | | | | | | | | | multi_turn_in_en | | | | | | | | | 12 | O Serial encoder input transmits singleturn values. | | | | | | | | | | 1 Serial encoder input transmits singleturn and multiturn values. | | | | | | | | | | multi_turn_in_signed | | | | | | | | | 13 | Multiturn values from serial encoder input are unsigned numbers | | | | | | | | | | 1 Multiturn values from serial encoder input are signed numbers. | | | | | | | | | 1.6 | multi_turn_out_en | | | | | | | | | 14 | O Serial encoder output transmits singleturn values. | | | | | | | | - | 15 | 1 Serial encoder output transmitssingleturn and multiturn values. Reserved. Set to 0. | | | | | | | | } | 7.7 | calc_multi_turn_behav | | | | | | | 16 0 No multiturn calculation | | 16 | | | | | | | | | | 10 | Multiturn calculation. Multiturn calculation for singleturn encoder data. | | | | | | | | | | ssi multi cycle data | | | | | | | | | 17 | Every absolute SSI value request is executed once. | | | | | | | | | | 1 Every absolute SSI value request is executed twice. | | | | | | R/W | Addr | Reg name | Bit | Description | | |-----|------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------|--| | | 7100 | neg name | | ssi_gray_code_en | | | | | | 18 | 0 SSI input data is binary coded. | | | | | | | 1 SSI input data is gray coded. | | | | | | | left_aligned_data | | | | | | 19 | O Serial input data is aligned right (first flags, then data). | | | | | | | 1 Serial input data is aligned left (first data, then flags). | | | | | | | <pre>spi_data_on_cs(SPI encoder only (serial_enc_in_mode = b'11))</pre> | | | | | | 20 | O BNEG_NSDI will provide output data at next A_SCLK transition | | | | | | 20 | 1 BNEG_NSDI will provide output data immediately if ANEG_NSCLI | | | | | | | input signal level is tied low transition | | | | | | | spi_low_before_cs (SPI encoder only (serial_enc_in_mode = b'11)) | | | | | | 21 | O A_SCLK will tied low after ANEG_NSCLK switches to low level | | | | | | | 1 A_SCLK will tied low before ANEG_NSCLK switches to low level | | | | | | | regulation_modus | | | | | | | 00 No feedback consideration. | | | | | | 23 : 22 | 01 Closed loop operation. | | | | | | | 10 PID regulation. Pulse generator base is zero. | | | | | | | 11 PID regulation. Pulse generator base is VACTUAL. | | | | | | | cl_calibration_en | | | | | | | 0 No closed loop calibration. | | | | | | 24 | 1 Closed loop calibration is active. | | | | | | | Use maximum current without scaling during calibration! | | | | | | | The motor driver muststay at a fullstep position and VACTUAL has to | | | | | | | be set to 0 during the calibration process! cl_emf_en | | | | | | 25 | O Do not consider back EMF during closed loop operation. | | | | | | | 1 Closed loop operation considers back EMF if VACTUAL > CL_VMIN. | | | | | | | cl_clr_xact | | | | | | 26 | 0 ENC_POS_DEVwill not evaluated to manipulate X_ACTUAL | | | | | | | 1 XACTUAL = ENC POS, if ENC POS DEV > ENC POS DEV TOL | | | | | | | cl vlimit en | | | | | | 27 | 0 No maximum velocity limit for closed loop regulation. | | | | | | | 1 PI maximum velocity regulation during closed loop operation. | | | | | | 28 | Reserved. Set to 0. | | | | | | | invert_enc_dir: | | | | | | 29 | Set this parameter to 1 for inverting the ENC_POSvalue. Do not use | | | | | | | this for serial encoder. | | | | | | | enc_out_gray | | | | | | 30 | O SSI output data is binary coded. | | | | | | | 1 SSI output data is gray coded. | | | | | | | no_enc_vel_preproc | | | | | | | O AB signal is preprocessed for encoder velocity. This setting car | | | | | | | only be used with serial_enc_in_mode = b'00.Se | | | | | | 34 | no_enc_vel_preproc to 1 to end AB signal preprocessing. | | | | | | 31 | <br> serial_enc_variation_limit | | | | | | | | | | | | | | 1 Two consecutive serial encoder values must no vary more than | | | | | | | one eighth of the encoder resolution <i>ENC_IN_RES</i> to be valid. This setting can only be used with <i>serial_enc_in_mode</i> ≠ 00. | | ### 17.9 Serial Encoder Data IN | SERIA | AL ENC | ODER DATA IN | (0x08) | | |-------|--------|--------------|-------------|--------------------------------------------------------------------| | R/W | Addr | Reg name | Bit | Description | | RW | 0x08 | ENC_IN_DATA | 4:0 | SINGLE_TURN_RES | | | | | 4.0 | # data bits for angle within one revolution = SINGLE_TURN_RES + 1. | | | | Default: | 9 : 5 | MULTI_TURN_RES | | | | 0x00000000 | 7.5 | # data bits for revolution count = MULTI _TURN_RES + 1. | | | | | 11:10 | STATUS_BIT_CNT: # bits of status data | | | | | 15 : 12 | CRC_BIT_CNT: Length of CRC polynomial (#bits) | | | | | 23 : 16 | SERIAL_ADDR_BITS | | | | | 25 : 10 | # bits for addresses within SPI datagram. | | | | | 31 : 24 | SERIAL_DATA_BITS | | | | | )<br>)<br>) | # bits for data within SPI datagram. | ### 17.10 Serial Encoder Data OUT | SERI | SERIAL ENCODER DATA OUT (0x09) | | | | | | | |------|--------------------------------|--------------|---------|------------------------------------------------------------------|--|--|--| | R/W | Addr | Reg name | Bit | Description | | | | | RW | 0x09 | ENC_OUT_DATA | 4:0 | SINGLE_TURN_RES_OUT: # data bits for angle within one revolution | | | | | | | | 4:0 | = SINGLE_TURN_RES_OUT + 1. | | | | | | | Default: | 9:5 | MULTI_TURN_RES_OUT | | | | | | | 0x00000000 | | # data bits for revolution count = MULTI_TURN_RES_OUT + 1. | | | | | | | | 31 : 10 | Reserved. Set all bits to 0. | | | | ## 17.11 Motor Driver Settings | Мото | OR DRI | VER SETTINGS | (0x0A) | | | | |------|--------|--------------|---------|--------------------------------------------------------------------------------|--|--| | R/W | Addr | Reg name | Bit | Description | | | | RW | 0x0A | STEP_CONF | | MSTEP_PER_FS | | | | | | | | b'0000 Highest µstep resolution: 256 µsteps per fullstep. | | | | | | Default: | | b'0001 b'0111 128 μsteps half steps | | | | | | 0x00FB0C80 | | b'1000 Full steps (maximum possible setting) | | | | | | | 3:0 | Note: | | | | | | | | - Set to 256 for closed loop operation. | | | | | | | | - When using a Step/Dir driver, it must be capable of a 256 resolution | | | | | | | | via Step/Dir input for best performance (but lower resolution | | | | | | | | Step/Dir drivers can be used as well). | | | | | | | 15 : 4 | FS_PER_REV: Fullsteps per revolution | | | | | | | | MSTATUS_SELECTION: | | | | | | | 23:16 | ORed with Motor Driver Status Register Set (7 : 0) $\rightarrow$ if set here & | | | | | | | | particular flag is set, an event will be generated at EVENTS(30) | | | | | | | 31 : 24 | Reserved: Set to b'00000000 | | | ## 17.12 Event Selection Registers | EVEN | EVENT SELECTION | | | | | | | | | |------|-----------------|---------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | R/W | Addr | Reg name | Bit | Description | | | | | | | | 0x0B | SPI_STATUS_SELECTION<br>Default: 0x82029805 | | Events which bits are selected (=1) in this registerare forwarded to the eight status bits that are transferred with every SPI datagram (first eight bits from LSB are significant!). | | | | | | | RW | 0x0C | EVENT_CLEAR_CONF<br>Default: 0x00000000 | | Events which bits are selected (=1) in this register are not cleared with reading out the EVENTS register 0x0E. | | | | | | | | 0x0D | INTR_CONF<br>Default: 0x00000000 | 31 : 0 | OPed with interrupt event register set $\rightarrow$ if set here and the | | | | | | # 17.13 Status Event Register | R/W | Δddr | Reg name | Rit | Description | |------|------|------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | | 0x0E | _ | | TARGET_REACHED has been triggered. | | κ. c | OXOL | EVENTS | | POS COMP REACHED has been triggered. | | | | Default: | 2 | VEL_REACHED has been triggered. | | | | 0x00000000 | 3 | VEL STATE = b'00 has been triggered (v=0). | | | | | 4 | VEL_STATE = b'01 has been triggered (v>0). | | | | | 5 | VEL_STATE = b'10 has been triggered (v<0). | | | | | | RAMP STATE = b'00 has been triggered (a=0). | | | | | | RAMP STATE = b'01 has been triggered ( a >0). | | | | | | RAMP_STATE = b'10 has been triggered ( <a <0).<="" td=""></a > | | | | | | MAX_PHASE_TRAP: Trapezoidal ramp has reached its limit speedusing | | | | | 9 | maximum values for AMAX and DMAX for acceleration / deceleration | | | | | | (VACTUAL > VBREAK; VBREAK≠0). | | | | | 10 | FREEZED: NFREEZE has been tied low. Reset TMC4361 for further motion! | | | | | | STOPL has been triggered. Movement in negative direction is not executed | | | | | 11 | until this eventis cleared and (STOPL is not active any more or stop_left_en | | | | | | is set to 0). | | | | | | STOPR has been triggered. Movement in positive direction is not execute | | | | | | until this eventis cleared and (STOPR is not active any more o | | | | | | stop_right_en is set to 0). | | | | | | VSTOPL_ACTIVE: VSTOPL has been activated.No further movement i | | | | 13 | negative direction until this event is cleared and (a new value is chose | | | | | | | for VSTOPL or X_ACTUAL or set virtual_left_limit_en = 0). | | | | | | VSTOPR_ACTIVE: VSTOPR has been activated. No further movement i | | | | | 14 | positive direction until this event is cleared and (a new value is chosen for | | | | | | VSTOPR or X_ACTUAL or set virtual_right_limit_en = 0). | | | | | 15 | HOME_ERROR: HOME_REF has wrong polarity and is outside of safet | | | | | 16 | margin around X_HOME. XLATCH_DONE: indicates if X_LATCHhas been newly written. | | | | | | | | | | | | FS_ACTIVE: Fullstep has been activated. ENC_FAIL: Mismatch between XACTUAL and ENC_POS has been triggered. | | | | | | N_ACTIVE: Active N event has been triggered. | | | | | | ENC_DONE indicates if ENC_LATCHhas been newly written. | | | | | 20 | SER_ENC_DATA_FAIL: | | | | | 21 | Failure during multi cycle data evaluation or between two consecutive dat | | | | | | requests. | | | | | 22 | CRC_FAIL: indication of a failure occurrence during CRC calculation. | | | | | | SER_DATA_DONE: Data has been received from serial encoder (SPI). | | | | | | reserved | | | | | | COVER_DONE: SPI datagram have been sent to the motor driver. | | | | | | ENC_VELO: Encoder velocity has been reached 0. | | | | | | CL_MAX: Closed loop commutation angle has reached maximum value. | | | | | | CL_FIT: CL_FIT_F has been triggered. | | | | | | STOP_ON_STALL: Motor stall detected. Motor has been stopped. | | | | | | MOTOR_EV: One of the chosen TMC motor driver flags has been triggered. | | | | | | SLEEP_TIMERhas been started. | # 17.14 Status Flag Register | STAT | US FLA | GS (0x0F) | | | | | | | |------|--------|------------|---------|----------------------------------------------------------------------------------------------------------|--|--|--|--| | | | Reg name | Bit | Description | | | | | | R | 0x0F | | 0 | TARGET_REACHED_Fis set high if XACTUAL = XTARGET | | | | | | 1 | OXOI | STATUS | 1 | POS_COMP_REACHED_F is set high if XACTUAL = POS_COMP | | | | | | | | Default: | 2 | VEL_REACHED_F is set high if VACTUAL = abs(VMAX) | | | | | | | | 0x00000000 | | VEL_STATE F: Current velocity state: 00 VACTUAL=0 | | | | | | | | | 4:3 | 01 VACTUAL=0 | | | | | | | | | 7.5 | 10 VACTUAL<0 | | | | | | | | | | RAMP_STATE_F: Current ramp state. | | | | | | | | | | 00 AACTUAL=0 | | | | | | | | | | 01 Acceleration phase: AACTUAL>O if VACTUAL>O or | | | | | | | | | 6 : 5 | AACTUAL<0 if VACTUAL<0 | | | | | | | | | | 10 Deceleration phase: AACTUAL<0 if VACTUAL>0 or | | | | | | | | | | AACTUAL>O if VACTUAL <o< td=""></o<> | | | | | | | | | 7 | STOPL_ACTIVE_F:Left stop switch is active. | | | | | | | | | 8 | STOPR_ACTIVE_F: Right stop switch is active. | | | | | | | | | 9 | VSTOPL_ACTIVE_F: Left virtual stop switch is active. | | | | | | | | | 10 | VSTOPR_ACTIVE_F: Right virtual stop switch is active. | | | | | | | | | 11 | ACTIVE_STALL_F: Motor stall is detected and VACTUAL > VSTALL_LIMIT. | | | | | | | | | 12 | HOME_ERROR_F | | | | | | | | | | HOME_REF input signal level is not equal to the expected home level | | | | | | | | | 13 | FS_ACTIVE_F: Fullstep operation is active. | | | | | | | | | 14 | ENC_FAIL_F: Mismatch between XACTUAL and ENC_POS is out of | | | | | | | | | 15 | tolerated range ENC_POS_DEV_TOL. N_ACTIVE_F: N event is active. | | | | | | | | | 16 | ENC LATCH F: ENC LATCHis newly written. | | | | | | | | | 10 | MULTI_CYCLE_FAIL_F (serial_enc_in_mode ≠ 00): indicates a failure durin | | | | | | | | | | last multi cycle data evaluation. | | | | | | | | | 17 | SER_ENC_VAR_F (serial_enc_in_mode ≠ 00): indicates a failure during last | | | | | | | | | 17 | serial data evaluation due to a substantial deviation between two | | | | | | | | | | consecutive serial data values (serial_enc_variation_limit = 1).The | | | | | | | | | | variation is bigger than one eighth of ENC_IN_RES. | | | | | | | | | 18 | CRC_FAIL_F: Failure has been calculated during last CRC evaluation. | | | | | | | | | | This status flag becomes reset with the next error-free CRC calculation. | | | | | | | | | 19 | CL_FIT_F: Active if ENC_POS_DEV < CL_TOLERANCE. The current mismatch | | | | | | | | | 22 20 | between XACTUAL and ENC_POS is within tolerated range. | | | | | | | | | 23 : 20 | Reserved forBiSS flags from encoder. SG:StallGuard2 status (rcvd from TMC26x / TMC21xx motor driver) or | | | | | | | | | 24 | stallGuard status (calculated for TMC24x). | | | | | | | | | | UV_SF: Undervoltage flag(rcvd from TMC23x / TMC24x motor driver). | | | | | | | | | 25 | OT: Overtemperature shutdown(rcvd from any TMC motor driver). | | | | | | | | | 26 | OTPW: Overtemperature warning(rcvd from any TMC motor driver). | | | | | | | | | | S2GA:Short to ground detection bit for high side MOSFET of coil A (rcvd | | | | | | | | | 27 | from TMC26x / TMC21xx motor driver). | | | | | | | | | | OCA: Overcurrent bridgeA (rcvd from TMC23x / TMC24x motor driver). | | | | | | | | | | S2GB:Short to ground detection bit for high side MOSFET of coil B(rcvd | | | | | | | | | 28 | from TMC26x / TMC21xx motor driver). | | | | | | | | | | OCB:Overcurrent bridge B(rcvd from TMC23x / TMC24x motor driver). | | | | | | | | | 29 | OLA: Open load indicator of coil A (rcvd from any TMC motor driver). | | | | | | | | | 30 | OLB: Open load indicator of coil B (rcvd from any TMC motor driver). | | | | | | | | | 31 | STST: Standstill indicator (rcvd from TMC26x / TMC21xx motor driver). | | | | | | | | | | OCHS: Overcurrent high side (rcvd from TMC23x / TMC24x motor driver). | | | | | # 17.15 Various Configuration Registers | VARIO | ous Co | NFIGURATION REGISTERS: | CLOS | SED LOOP | , SWITCHES | |-------|--------|--------------------------------------------------------------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W | Addr | | | Bit | Description | | RW | 0x10 | STP_LENGTH_ADD<br>(0x0000)<br>DIR_SETUP_TIME | ·U | 15:0 | Additional length [# clock cycles] for active step polarity to indicate an active output step at STPOUT Delay [# clock cycles] between DIROUT and STPOUT | | | | (0x0000) | | 31 : 16 | voltage level changes. | | | 0x11 | START_OUT_ADD<br>(0x000000000) | U | 31 : 0 | Additional length [# clock cycles] for active start signal. Active start signal length = 1+START_OUT_ADD | | | 0x12 | Reserved. Set to 0x0000 | 0000 | | | | | 0x13 | START_DELAY<br>(0x00000000) | U | 31 : 0 | Delay time [# clock cycles] between start trigger and internal start signal release. | | | 0x14 | CLK_GATING_DELAY<br>(0x00000000) | U | 31 : 0 | Delay time [# clock cycles] between trigger and initialization of an active clock gating. | | | 0x15 | STDBY_DELAY<br>(0x00000000) | U | 31 : 0 | Delay time [# clock cycles] after a ramp end before activating the standby phase. | | | 0x16 | FREEWHEEL_DELAY<br>(0x00000000) | U | 31 : 0 | Delay time [# clock cycles] between initialization of an active standby phase and freewheeling initialization. | | | 0x17 | VDRV_SCALE_LIMIT | | 23 : 0 | Drive scaling limit: DRV2_SCALE_VAL is active if VACTUAL > VDRV_SCALE_LIMIT, else DRV1_SCALE PWM: velocity value at which the scaled PWM value | | | | (0x00000000) | | | reaches the maximum scale parameter 1. Increment delay [# clock cycles]. The value defines the | | | 0.10 | UP_SCALE_DELAY<br>(0x000000) | | 22 . 0 | clock cycles which are used to increase the current scale value for one step towards higher values. | | | 0x18 | CL_UPSCALE_DELAY<br>(0x000000) | U | 23 : 0 | Increment delay [# clock cycles]. The value defines the clock cycles which are used to increase the current scale value for one step towards higher current values during closed loop operation | | | | HOLD_SCALE_DELAY<br>(0x000000)<br>CL_DOWNSCALE_DELAY<br>(0x000000) | | 23 : 0 | Decrement delay [# clock cycles] to decrease the actual scale value by one step towards hold current. | | | 0x19 | | | | Decrement delay [# clock cycles] to decrease the current scale value by one step towards lower current values during closed loop operation. | | | 0x1A | DRV_SCALE_DELAY<br>(0x000000) | U | 23 : 0 | Decrement delay [# clock cycles] to decrease the current scale value by one step towards lower value. | | | 0x1B | BOOST_TIME<br>(0x00000000) | U | 31 : 0 | Time [# clk cycles] after a ramp start when boost scaling is active. | | | 0x1C | CL_BETA<br>(0x0FF) | | 8:0 | Maximum commutation angle for closed loop regulation. Set CL_BETA > 256 carefully (esp. if cl_vlimit_en = 1). Exactly 256 is recommended for best performance. | | | | CL_GAMMA<br>(0xFF) | | 23 : 16 | Maximum balancing angle to compensate back EMF at higher velocities during closed loop regulation. | | | 0x1D | DAC_ADDR_A<br>(0x0000) | U | 15 : 0 | Fixed command/address which is sent via SPI output before sending CURRENTA_SPI values. | | | 57.25 | DAC_ADDR_B<br>(0x0000) | | 31 : 16 | Fixed command/address which is sent via SPI output before sending current CURRENTB_SPI values. | | | 0x1E | HOME_SAFETY_MARGIN<br>(0x0000) | U | 15 : 0 | HOME_REF polarity could be invalid within<br>X_HOME ± HOME_SAFETY_MARGIN. | | | 0x1F | PWM_FREQ<br>(0x0280) | U | 15 : 0 | Number of clock cycles for one PWM period. | | | OXTL | CHOPSYNC_DIV<br>(0x0280) | U | 11 : 0 | Chopper clock divider the chopper frequency f <sub>OSC</sub> :<br>f <sub>OSC</sub> = f <sub>CLK</sub> /CHOPSYNC_DIV with 96≤CHOPSYNC_DIV≤818 | # 17.16 Ramp Generator Registers | RAMI | AMP GENERATOR | | | | | | | | |------|---------------|-------------------------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Maar | Reg name<br>(default) | S/U | Bit | Description | | | | | | | RAMPMODE<br>(0x0) | | 2 | Ramp_mode 1 Positioning: XTARGET is superior objective for velocity ramp. 0 Velocitiy mode: VMAX is superior objective for velocity ramp. | | | | | RW | 0x20 | | | 1:0 | <ul> <li>Ramp_type</li> <li>00 Hold mode:VACTUALfollows only VMAX (rectangle velocity shape).</li> <li>01 Trapezoidal ramp: consideration of ac- and deceleration values for generating VACTUAL, but no adaption of these values.</li> <li>10 S-shaped ramp: consideration of all ramp values (incl. bow values) for generating VACTUAL.</li> </ul> | | | | | RW | 0x21 | XACTUAL<br>(0x00000000) | S | | Current internal motor position [pulses]: -2 <sup>31</sup> ≤ XACTUAL ≤ 2 <sup>31</sup> - 1 | | | | | R | 0x22 | VACTUAL<br>(0x00000000) | S | 31 : 0 | Current ramp generator velocity [pulses per second]:<br>1 pps ≤ VACTUAL ≤ CLK_FREQ · ½ pulses (f <sub>CLK</sub> = 16 MHz : 8 Mpps) | | | | | R | 0x23 | AACTUAL<br>(0x00000000) | S | 31 : 0 | Current acceleration/deceleration value [pulses per $sec^2$ ]:<br>1 pps <sup>2</sup> $\leq$ AACTUAL and $-2^{31}$ pps <sup>2</sup> $\leq$ AACTUAL $\leq$ $2^{31}$ - 1 | | | | | RW | 0x24 | VMAX<br>(0x00000000) | S | 31 : 0 | Maximum ramp generator velocity in <i>positioning mode</i> . Target ramp generator velocity invelocity mode and hold mode. Value representation: 23 digits and 8 decimal places 4 mpps ≤ VMAX [pps] ≤ CLK_FREQ ⋅ ½ pulses f <sub>CLK</sub> = 16 MHz → VMAX ≤ 8 Mpps | | | | | RW | 0x25 | VSTART<br>(0x00000000) | U | 30 : 0 | Absolute start velocity in positioning mode and velocity mode Value representation: 23 digits and 8 decimal places. Positioning mode: If VACTUAL = 0 and XTARGET ≠ XACTUAL: no acceleration phase for VACTUAL = 0 → VSTART. Velocity mode: If VACTUAL = 0 and VACTUAL ≠ VMAX: no acceleration phase for VACTUAL = 0 → VSTART. If VSTART≠0 → no first bow phase B₁ for S-shaped ramps | | | | | RW | 0x26 | VSTOP<br>(0x00000000) | U | 30 : 0 | Absolute stop velocity in positioning mode and in velocity mode. Value representation: 23 digits and 8 decimal places. Positioning mode:IfVACTUAL ≤ VSTOP and XTARGET = XACTUAL: VACTUAL will be set to 0 immediately. Velocity mode:IfVACTUAL ≤ VSTOP and VMAX = 0: VACTUAL will be set to 0 immediately. If VSTOP ≠ 0 → no last bow phase B₄ for S-shaped ramps If VSTOP is very small and positioning mode used → eventually long period at the end of ramp with VACTUAL = VSTOP to reach XTARGET. | | | | | RW | 0x27 | VBREAK<br>(0x00000000) | U | 30 : 0 | Absolute break velocity in positioning mode and in velocity mode, but only for trapezoidal ramp types. Value representation: 23 digits and 8 decimal places. If VACTUAL < VBREAK→ AACTUAL = ASTART DFINAL If VACTUAL ≥ VBREAK→ AACTUAL = AMAX DMAX If VBREAK = 0→ pure linear ramps (AMAX DMAX only). Set always VBREAK > VSTOP! | | | | | RAME | RAMP GENERATOR | | | | | | | | | |------|----------------|-------------------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Addr | Reg name<br>(default) | S/U | Bit | Description | | | | | | RW | 0x28 | AMAX<br>(0x000000) | U | | S-shaped ramp types:Maximum acceleration value. Trapezoidal ramps types:Acceleration value if VACTUAL ≥ VBREAK or if VBREAK = 0. frequency mode: [pulses per sec²] Value representation: 22 digits and 2 decimal places 250 mpps² ≤ AMAX ≤ 4 Mpps² direct mode:Av per clk cycle: a[Δv per clk_cycle] = AMAX / 2³7 AMAX [pps²] = AMAX / 2³7 · f <sub>CLK</sub> ² (≤ 31.25 Gpps² at f <sub>CLK</sub> = 16 MHz) | | | | | | RW | 0x29 | DMAX<br>(0x000000) | U | | S-shaped ramp types: Maximum deceleration value. Trapezoidal ramps types: Deceleration value if VACTUAL ≥ VBREAK or if VBREAK = 0. frequency mode: [pulses per sec²] Value representation: 22 digits and 2 decimal places 250 mpps² ≤ DMAX≤ 4 Mpps² direct mode: Δν per clk cycle: a[Δν per clk_cycle] = DMAXI 2³7 DMAX[pps²] = DMAXI 2³7 ⋅ f <sub>CLK</sub> ² (≤ 31.25 Gpps² at f <sub>CLK</sub> = 16 MHz) | | | | | | RW | 0x2A | ASTART<br>(0x000000) | U | 23 : 0 | S-shaped ramp types: Start acceleration value. Trapezoidal ramps types: Acceleration value if VACTUAL < VBREAK frequency mode: [pulses per sec²] Value representation: 22 digits and 2 decimal places 250 mpps² ≤ ASTART ≤ 4 Mpps² direct mode: Δν per clk cycle: a[Δν per clk_cycle] = ASTART / 2³7 ASTART [pps²] = ASTART / 2³7 ⋅ f <sub>CLK</sub> ² (≤ 31.25 Gpps² at f <sub>CLK</sub> = 16 MHz) | | | | | | RW | 0x2B | DFINAL<br>(0x000000) | U | 23 : 0 | S-shaped ramp types: Stop deceleration value. Trapezoidal ramps types: Deceleration value if VACTUAL < VBREAK frequency mode: [pulses per sec²] | | | | | | RW | 0x2C | DSTOP<br>(0x000000) | U | 23 : 0 | Deceleration value for an automatic linear stop ramp to VACTUAL = 0. DSTOPwill be used with activated external stop switches (STOPL or STOPR) ifsoft_stop_enable is set to 1 or with activated virtual stop switches and virt_stop_mode is set to b'10. | | | | | | RW | 0x2D | BOW1<br>(0x000000) | U | 23 : 0 | Bow value 1 (first bow $B_1$ of the acceleration ramp)<br>frequency mode: [pulses per sec³]<br>Value representation: 24 digits and 0 decimal places<br>1 mpps³ $\leq BOW1 \leq 16$ Mpps³<br>direct mode: $\Delta$ a per clk cycle:<br>bow[ $\Delta$ a per clk_cycle] = $BOW1 / 2^{53}$<br>$BOW1$ [pps³] = $BOW1 / 2^{53} \cdot f_{CLK}$ ³ ( $\leq 7.63$ Tpps³ at $f_{CLK}$ = 16 MHz) | | | | | | RW | 0x2E | (0x000000) | U | 23 : 0 | Bow value 2 (second bow B₂of the acceleration ramp) Vide BOW1 for value representation and conversion calculations. | | | | | | RW | 0x2F | BOW3<br>(0x000000) | U | 23 : 0 | Vide BOW1 for value representation and conversion calculations. | | | | | | RW | 0x30 | BOW4<br>(0x000000) | U | 23 : 0 | Vide BOW1 for value representation and conversion calculations. | | | | | | RW | 0x31 | CLK_FREQ<br>(0x0F42400) | U | 24 : 0 | External clock frequency value $f_{CLK}$ [Hz] with 4.2 MHz $\leq$ $f_{CLK}$ $\leq$ 32 MHz | | | | | # 17.17 Target and Compare Registers | TARG | TARGET AND COMPARE REGISTERS | | | | | | | | | | |------|------------------------------|---------------------------------|-----|--------|--------------------------------------------------------------------------------------------|--|--|--|--|--| | R/W | Addr | Reg name (default) | S/U | Bit | Description | | | | | | | RW | 0x32 | POS_COMP<br>(0x00000000) | S | 31 : 0 | Compare position. | | | | | | | RW | 0x33 | VIRT_STOP_LEFT<br>(0x00000000) | S | 31 : 0 | Virtual left stop. | | | | | | | RW | 0x34 | VIRT_STOP_RIGHT<br>(0x00000000) | S | 31 : 0 | Virtual right stop. | | | | | | | R | 0x35 | X_HOME<br>(0x00000000) | S | 31 : 0 | Current home position. | | | | | | | R | 0x36 | X_LATCH<br>(0x00000000) | S | 31 : 0 | Storage position for certain triggers. | | | | | | | RW | 0x37 | X_TARGET<br>(0x00000000) | S | 31 : 0 | Target motor position in positioning mode. Set all other motion profile parameters before! | | | | | | | RW | 0x38 | X_PIPE0<br>(0x00000000) | S | 31 : 0 | 1st XTARGET follow-up | | | | | | | RW | 0x39 | X_PIPE1<br>(0x00000000) | S | 31 : 0 | 2 <sup>nd</sup> XTARGET follow-up | | | | | | | RW | 0x3A | X_PIPE2<br>(0x00000000) | S | 31 : 0 | 3 <sup>rd</sup> XTARGET follow-up | | | | | | | RW | 0x3B | X_PIPE3<br>(0x00000000) | S | 31 : 0 | 4 <sup>th</sup> XTARGET follow-up | | | | | | | RW | 0x3C | X_PIPE4<br>(0x00000000) | S | 31 : 0 | 5 <sup>th</sup> XTARGET follow-up | | | | | | | RW | 0x3D | X_PIPE5<br>(0x00000000) | S | 31 : 0 | 6 <sup>th</sup> XTARGET follow-up | | | | | | | RW | 0x3E | X_PIPE6<br>(0x00000000) | S | 31 : 0 | 7 <sup>th</sup> XTARGET follow-up | | | | | | | RW | 0x3F | X_PIPE7<br>(0x00000000) | S | 31 : 0 | 8 <sup>th</sup> XTARGET follow-up | | | | | | | - | 0x40<br>0x4D | -<br>(0x00000000) | - | - | Reserved. Set to 0x00000000. | | | | | | ### 17.18 Freeze Register The freeze register can only be written once after an active reset and before motion starts. It is always readable. | FREEZ | Freeze | | | | | | | | |-------|--------|-----------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Addr | Reg name<br>(default) | S/U | Bit | Description | | | | | RW | 0x4E | DFREEZE<br>(0x000000) | | 23 : 0 | Deceleration value. If NFREEZE switches to low the parameter is used for an automatic linear ramp stop. Setting DFREEZE to 0 leads to an hard stop. Value representation: [ $\Delta v$ per clk_cycle] a[ $\Delta v$ per clk_cycle]= DFREEZE / $2^{37}$ DFREEZE [pps²] = DFREEZE / $2^{37} \cdot f_{CLK}^2$ ( $\leq 31.25 \text{ Gpps}^2$ at $f_{CLK} = 16 \text{ MHz}$ ) | | | | | | | IFREEZE<br>(0x00) | U | 31 : 24 | Scaling value if NFREEZE is tied low. If IFREEZE=0, current active scaling value will be valid at FREEZED event. | | | | ### 17.19 Clock Gating Enable Register | CLOC | CLOCK GATING | | | | | | | | |------|--------------|-------------------------|-----|--------------------------------------------------------------------|--|--|--|--| | R/W | Addr | Reg name (default) | Bit | Description | | | | | | | | CLK_GATING_REG<br>(0x0) | 2:0 | Setting all bits to 1 and VACTUAL = 0 initializes the clock gating | | | | | | RW | 0x4F | | | countdown. If sleep state is active, this register is set to 0 and | | | | | | | | | | also the internal clock remains at low level (sleep state). | | | | | # 17.20 Encoder Registers | Enco | ENCODER REGISTERS | | | | | | | | | | |------|-------------------|------------------------------------------------------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | R/W | Addr | Reg name (default) | S/U | Bit | Description | | | | | | | RW | 0x50 | ENC_POS<br>(0x00000000) | S | 31 : 0 | Current encoder position [µsteps]. | | | | | | | R | 0x51 | ENC_LATCH<br>(0x00000000) | S | 31 : 0 | Latched encoder position. | | | | | | | R | 0x52 | ENC_POS_DEV<br>(0x00000000) | S | 31 : 0 | Deviation between XACTUAL and ENC_POS. | | | | | | | W | 0x53 | ENC_POS_DEV_TOL<br>(0xFFFFFFFF) | U | 31 : 0 | Tolerated value of (X_ACTUAL - ENC_POS) . | | | | | | | W | 0x54 | ENC_IN_RES<br>(0x00000000) | U | 31 : 0 | Resolution [encoder steps per revolution] of the encoder connected to the encoder inputs. | | | | | | | R | 0,74 | ENC_CONST<br>(0x00000000) | 5 | ٠. ١٠ | Calculated encoder constant. Value representation: 16 digits and 16 decimal places | | | | | | | W | 0x55 | ENC_OUT_RES<br>(0x00000000) | U | 31 : 0 | Resolution [encoder steps per revolution] of the serial encoder output interface. | | | | | | | w | 0x56 | SER_CLK_IN_HIGH<br>(0x00A0) | U | 15 : 0 | High voltage level time of serial clock output [# clock cycles] | | | | | | | VV | | SER_CLK_IN_LOW<br>(0x00A0) | U | 31 : 16 | High voltage level time of serial clock output [# clock cycles] | | | | | | | | | SSI_IN_CLK_DELAY (0x0000) BISS_TIMEOUT (0x0000) SSI_IN_WTIME (0x0F0) | | 15 : 0 | SSI encoder: Delay time [# clock cycles] between next data transfer after a rising edge of serial clock output (if set to 0 → SSI_IN_CLK_DELAY = SER_CLK_IN_HIGH) SPI encoder: Delay [# clock cycles] at start and end of data transfer between serial clock output & negated chip select. (if set to 0 → SSI_IN_CLK_DELAY = SER_CLK_IN_HIGH) | | | | | | | W | 0x57 | | | | Reserved for BiSS encoder | | | | | | | | | | | 25 : 16 | Delay parameter tw [# clock cycles] between two clock sequences for a multiple data transfer (of the same data).SSI recommendation: tw<19 µs. | | | | | | | | | BISS_IN_BUSYS<br>(0x0F0) | | | Reserved for BiSS encoder | | | | | | | W | 0x58 | SSI_IN_PTIME<br>(0x00190) | | 19:0 | SSI and SPI encoder: Delay time period tp [# clock cycles]between two consecutive clock sequences for new data request. SSI recommendation: tp > 21 μs. | | | | | | | VV | | BISS_IN_BUSYR<br>(0x00190) | U | | Reserved for BiSS encoder | | | | | | | | | CRC_GEN_POLYNOM<br>(0x00) | | 31 : 24 | CRC generator polynomial. | | | | | | # 17.21 PID and Closed Loop Registers | PID | PID / CLOSED LOOP | | | | | | | | | | |-----|-------------------|-----------------------------------------------------|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | R/W | Addr | Reg name (default) | S/U | Bit | Description | | | | | | | RW | 0x59 | CL_OFFSET<br>(0x00000000) | S | 31 : 0 | Offset between ENC_POS and XACTUAL during closed loop calibration. PID mode: parameter P of PID regulator. Update frequency = fclk/128 ClosedLoop mode:Proportional term = PID_E · PID_P / 256 Parameter P of PI regulator which controls maximum velocity during closed loop regulation. Current PID output velocity. PID mode: parameter I of PID regulator. Integral term = PID_ISUM / 256 · PID_I / 256 ClosedLoop mode:Parameter I of PI regulator which controls maximum velocity during closed loop regulation. Current PID integrator sum. Update frequency = fclk/128 PID mode:Parameter D of PID regulator.PID_E is sampled with fclk / 128 / PID_D_CLKDIV. Derivative term = (PID_ELAST - PID_EACTUAL) · PID_D ClosedLoop mode:Gain parameter which is multiplied with the current position difference to calculate the current commutation angle for higher stiffness for position maintenance. Clipped at Cl_BETA. Value representation: 8 digits and 16 decimal places Real value = Cl_DELTA_P / 2 <sup>16</sup> Example: 65536 = factor of 1 (no gain) PID and PI velocity regulator for ClosedLoop mode: Clipping parameter for PID_ISUM. Real value = PID_ISUM · 2 <sup>16</sup> · PID_ICLIP PID and PI velocity regulator for ClosedLoop mode: Clock divider for D part calculation. Current position deviation. Signed value. PID and PI velocity regulator for ClosedLoop mode: Clipping parameter for PID_VEL. | | | | | | | W | 0x5A | PID_P<br>(0x000000)<br>CL_VMAX_CALC_P<br>(0x000000) | U | 23 : 0 | Update frequency = f <sub>CLK</sub> /128 <u>ClosedLoop mode:</u> Proportional term = PID_E · PID_P / 256 Parameter P of PI regulator which controls maximum | | | | | | | R | | PID_VEL<br>(0x00000000) | S | 31 : 0 | Current PID output velocity. | | | | | | | W | | | | 23 : 0 | Integral term = PID_ISUM / 256 · PID_I / 256 ClosedLoop mode:Parameter I of PI regulator which | | | | | | | R | | | S | 31 : 0 | 23:0 Integral term = PID_ISUM / 256 · PID_I / 256 ClosedLoop mode:Parameter I of PI regulator which controls maximum velocity during closed loop regulation. 21:0 Current PID integrator sum. Update frequency = f <sub>CLK</sub> /128 PID mode:Parameter D of PID regulator.PID_E is sampled with f <sub>CLK</sub> / 128 / PID_D_CLKDIV. Derivative term = (PID_E <sub>LAST</sub> - PID_E <sub>ACTUAL</sub> ) · PID_D ClosedLoop mode:Gain parameter which is multiplied with | | | | | | | w | 0x5C | PID_D<br>(0x000000)<br>CL_DELTA_P<br>(0x000000) | U | 1 1/3 10 1 | with f <sub>CLK</sub> / 128 / PID_D_CLKDIV. Derivative term = (PID_E <sub>LAST</sub> - PID_E <sub>ACTUAL</sub> ) · PID_D ClosedLoop mode:Gain parameter which is multiplied with the current position difference to calculate the current commutation angle for higher stiffness for position maintenance. Clipped at CL_BETA. | | | | | | | W | | PID_I_CLIP<br>(0x0000) | | 14:0 | Real value = CL_DELTA_P / 2 <sup>16</sup> Example: 65536 = factor of 1 (no gain) PID and PI velocity regulator for ClosedLoop mode: Clipping parameter for PID_ISUM. | | | | | | | VV | 0x5D | PID_D_CLKDIV<br>(0x00) | U | 23 : 16 | PID and PI velocity regulator for ClosedLoop mode: | | | | | | | R | _ | PID_E<br>(0x00000000) | S | | Current position deviation. Signed value. | | | | | | | W | 0x5E | PID_DV_CLIP<br>(0x00000000) | U | 30 : 0 | PID and PI velocity regulator for ClosedLoop mode:Clipping parameter for PID_VEL. | | | | | | | | 0x5F | PID_TOLERANCE<br>(0x00000) | | 19 : 0 | PID mode: Tolerated position deviation: PID_E = 0 if PID_E <pid_tolerance< td=""></pid_tolerance<> | | | | | | | W | | CL_TOLERANCE<br>(0x00) | U | | <u>ClosedLoop mode:</u> Tolerated position deviation:<br>CL_DELTA_P = 65536 (Gain=1)<br>if ENC_POS_DEV < CL_TOLERANCE | | | | | | ### 17.22 Misc Registers Closed loop operation is internally processed using a 256 microstep resolution. It is possible to use any encoder resolution since it is scaled to 256 microsteps. Closed loop it is not possible with a Step/Dir input resolution of less than 256 microsteps! | MISC | Misc | | | | | | | | | |------|------|---------------------------------------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Addr | Reg name (default) | S/U | Bit | Description | | | | | | W | 0x60 | FS_VEL<br>(0x000000)<br>CL_VMIN_EMF<br>(0x000000) | U | 23 : 0 | Minimum fullstep velocity [pps]. If VACTUAL > FS_VEL fullstep operation is possible. Encoder velocity at which back EMF consideration starts during closed loop operation. | | | | | | W | 0x61 | CL_VADD_EMF<br>(0x000000) | U | 23 : 0 | Additional velocity value to calculate V_MAX_CL_EMF whichis the encoder velocity where back EMF consideration reaches the maximum angle CL_GAMMA during closed loop operation. | | | | | | W | 0x62 | ENC_VEL_ZERO<br>(0xFFFFFF) | U | 23 : 0 | Delay time [# clock cycles]after the last incremental encoder change to set <i>V_ENC_MEAN</i> = 0. | | | | | | | | ENC_VMEAN_WAIT<br>(0x00) | | 7:0 | Delay period [# clock cycles]before the next current encoder velocity value becomes considered for mean encoder velocity calculation. | | | | | | W | 0x63 | ENC_VMEAN_FILTER U (0x0) | | 11 : 8 | Filter exponent to calculate mean encoder velocity. | | | | | | | | ENC_VMEAN_INT<br>(0x0000) | | 31 : 16 | Filter update time [# clock cycles] Minimum value for valid V_ENC_MEAN data = 256 | | | | | | - | 0x64 | Reserved. Set to 0x00 | 00000 | 00. | | | | | | | R | 0x65 | V_ENC<br>(0x00000000) | S | 31 : 0 | Current encoder velocity [pps]. | | | | | | R | 0x66 | V_ENC_MEAN<br>(0x00000000) | S | 31 : 0 | Current filtered encoder velocity [pps]. | | | | | | W | 0x67 | VSTALL_LIMIT<br>(0x00000000) | S | 23 : 0 | Stop on stall velocity limit [pps]: Only above this limit an active stall leads to a stop on stall if enabled. | | | | | # 17.23 Transfer Registers | TRAN | TRANSFER | | | | | | | | | | |------|----------|--------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | R/W | Addr | Reg name<br>(default) | S/U | Bit | Description | | | | | | | W | 0x68 | ADDR_TO_ENC<br>(0x00000000) | - | SPI encoder only: Address data permanently sent to get encoder angle data from the SPI encoder slave device. SPI encoder: Address data sent from TMC4361 to the encoderfor one-time data transfer. | | | | | | | | W | 0x69 | DATA_TO_ENC<br>(0x00000000) | - | 31 : 0 | SPI configuration data sent from TMC4361 to the serial encoder for one-time data transfer. | | | | | | | R | 0x6A | ADDR_FROM_ENC<br>(0x00000000) | - | | SPI encoder only:Repeated request data is stored here. SPI encoder:SPI address data received from the serial encoder | | | | | | | R | 0x6B | DATA_FROM_ENC<br>(0x00000000) | - | | SPI data received from the serial encoder as response of the one-time data transfer. | | | | | | | W | 0x6C | COVER_LOW<br>(0x00000000) | | | Lower configuration bits of SPI orders which should be sent from TMC4361 to the motor drivers via SPI output. | | | | | | | W | 0x6D | COVER_HIGH<br>(0x00000000) | | | Upper configuration bits of SPI orders which should be sent from TMC4361 to the motor drivers via SPI output. | | | | | | | R | 0x6E | COVER_DRV_LOW<br>(0x00000000) | - | | Lower configuration bits of SPI response received from themotor driver connected to the SPI output. | | | | | | | R | 0x6F | COVER_DRV_HIGH<br>(0x00000000) | - | 31 : 0 | Upper configuration bits of SPI response received from themotor driver connected to the SPI output. | | | | | | ## 17.24 SinLUT Registers | SINL | UT | | | | | | | | |------|------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Addr | Reg name (default) | S/U | Bit | Description | | | | | | 0x70 | MSLUT[0] (0xAAAAB554) | | | · | | | | | | 0x71 | MSLUT[1] (0x4A9554AA) | | | | | | | | | 0x72 | MSLUT[2] (0x24492929) | | | Forth his defining the difference has been accounted | | | | | w | 0x73 | MSLUT[3] (0x10104222) | | 31 : 0 | Each bit defines the difference between consecutive | | | | | VV | 0x74 | MSLUT[4] (0xFBFFFFFF) | ] - | 51:0 | values in the microstep look-up table MSLUT (in combination with MSLUTSEL). | | | | | | 0x75 | MSLUT[5] (0xB5BB777D) | | | Combination with MSLO13EL). | | | | | | 0x76 | MSLUT[6] (0x49295556) | | | | | | | | | 0x77 | MSLUT[7] (0x00404222) | | | | | | | | w | 0x78 | MSLUTSEL(0x FFFF8056) | - | 31 : 0 | MSLUT wave. | | | | | R | 0x79 | MSCNT (0x00000000) | U | 9:0 | Current µStep position of the sine value. | | | | | R | 0x7A | CURRENTA (0x000) | S | 8:0 | Actual current value of coilA (sine values). | | | | | K | UX/A | CURRENTB (0x000) | S | U 9:0 Current µStep position of the sine value. S 8:0 Actual current value of coilA (sine values). S 24:16 Actual current value of coilB (sine90_120 values). S 8:0 Actual current value of coilA (sine values). S 24:16 Actual current value of coilB (sine90_120 values). S 24:16 Actual current value of coilB (sine90_120 values). U 8:0 Actual used scale parameter. | Actual current value of coilB (sine90_120 values). | | | | | R | 0x7B | CURRENTA_SPI (0x000) | | 8:0 | Actual current value of coilA (sine values). | | | | | IX | UX/D | CURRENTB_SPI (0x000) | S | 24 : 16 | <ul><li>: 0 Actual current value of coilA (sine values).</li><li>: 16 Actual current value of coilB (sine90_120 values).</li></ul> | | | | | R | 0x7C | SCALE_PARAM (0x000) | U | 8:0 | Actual used scale parameter. | | | | | | | ENC_COMP_XOFFSET<br>(0x0000) | U | 15 : 0 | Maximum amplitude for encoder compensation | | | | | W | 0x7D | ENC_COMP_YOFFSET<br>(0x00) | S | 23 : 16 | Start offset for triangular compensation in vertical direction. | | | | | | | ENC_COMP_AMPL<br>(0x00) | U | 31 : 24 | Start offset for triangular compensation in horizontal direction (as number between 0 and 1). | | | | | | | START_SIN (0x00) | U | 7:0 | Start value for sine waveform | | | | | w | 0x7E | START_SIN90_120(0xF7) | U | 23 : 16 | Start value for cosine waveform | | | | | VV | JA/L | DAC_OFFSET (0x00) | AAAB554) A9554AA) 4492929) 0104222) BFFFFFF) 5BB777D) 9295556) 0404222) FFF8056) 0000000) S (0x000) S (0x000) S (0x000) S (0x000) S (0x000) S (0x000) U (0FFSET 0) COFFSET 0) COFFSET 0 U (0x00) | 31 : 24 | Offset for absolute sine and cosine values which will be forwarded via SPI output as DAC output values. | | | | www.trinamic.com ### 18 Absolute Maximum Ratings The maximum ratings may not be exceeded under any circumstances. Operating the circuit at or near more than one maximum rating at a time for extended periods shall be avoided by application design. | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------|-----------------|------|-----------|------| | Supply voltage IO | $V_{\text{IO}}$ | -0.3 | 5.25 | V | | Input voltage (V <sub>DD</sub> = 3.3V / 5V) | $V_{\text{IN}}$ | -0.3 | 3.6 / 5.5 | V | ### 19 Electrical Characteristics #### 19.1 DC CharacteristicsOperating Conditions DC characteristics contain the spread of values guaranteed within the specified supply voltage range unless otherwise specified. Typical values represent the average value of all parts measured at +25°C. Temperature variation also causes stray to some values. A device with typical values will not leave Min/Max range within the full temperature range. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|-----------------------|-----------------------------|------------|-----------|-----------|------| | Commercial temperature range | Тсом | | -40 | | 125 | °C | | Nominal core voltage | $V_{DD}$ | | | 1.8 | | V | | Nominal IO voltage | $V_{DD}$ | | | 3.3 / 5.0 | | V | | Nominal input voltage | $V_{IN}$ | | 0.0 | | 3.3 / 5.0 | V | | Input voltage low level | $V_{INL}$ | $V_{DD} = 3.3V / 5V$ | -0.3 | | 0.8 / 1.2 | V | | Input voltage high level | $V_{INH}$ | $V_{DD} = 3.3V / 5V$ | 2.3 / 3.5 | | 3.6 / 5.5 | V | | Input with pull-down | | $V_{IN} = V_{DD}$ | 5 | 30 | 110 | μΑ | | Input with pull-up | | $V_{\rm IN}$ = 0V | -110 | -30 | -5 | μΑ | | Input low current | | $V_{IN} = 0V$ | -10 | | 10 | μΑ | | Input high current | | $V_{IN} = V_{DD}$ | -10 | | 10 | μΑ | | Output voltage low level | V <sub>OUTL</sub> | $V_{DD} = 3.3V / 5V$ | | | 0.4 | V | | Output voltage high level | V <sub>OUTH</sub> | V <sub>DD</sub> = 3.3V / 5V | 2.64 / 4.0 | | | V | | Output driver strength | $I_{\text{OUT\_DRV}}$ | V <sub>DD</sub> = 3.3V / 5V | | 4.0 | | mA | #### 19.2 Power Dissipation | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------|--------------------|------------------------------------------------------------------|-----|-----------------------|-----|-------------| | Static power dissipation | PD <sub>STAT</sub> | All inputs at VDD or GND VDD = 3.3V / 5V | | 1.0 / 1.5 | | mW | | Dynamic power dissipation | PD <sub>DYN</sub> | All inputs at VDD or GND $f_{CLK}$ variable $V_{DD}$ = 3.3V / 5V | | 2.0 / 3.0 | | mW /<br>MHz | | Total power dissipation | PD | PD $f_{CLK} = 16 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V / 5V}$ | | 33.0 <i>/</i><br>49.5 | | mW | ## 19.3 General IO Timing Parameters | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|-----------------------|-----------------------------------------|-------|------|-----|------| | Operation frequency | f <sub>CLK</sub> | f <sub>CLK</sub> = 1 / t <sub>CLK</sub> | 4.2*) | 16 | 32 | MHz | | Clock Period | t <sub>CLK</sub> | Rising edge to rising edge | 33.5 | 62.5 | | ns | | Clock time low | | | 16.5 | | | ns | | Clock time high | | | 16.5 | | | ns | | CLK input signal rise time | t <sub>RISE_IN</sub> | 20 % to 80 % | | | 20 | ns | | CLK input signal fall time | t <sub>FALL_IN</sub> | 80 % to 20 % | | | 20 | ns | | Output signal rise time | t <sub>RISE_OUT</sub> | 20 % to 80 %<br>load 32 pF | | 3.5 | | ns | | Output signal fall time | t <sub>FALL_OUT</sub> | 80 % to 20 %<br>load 32 pF | | 3.5 | | ns | | Setup time for SPI input signals in synchronous design | t <sub>SU</sub> | Relative to rising clk edge | 5 | | | ns | | Hold time | t <sub>HD</sub> | Relative to rising clk edge | 5 | | | ns | <sup>\*)</sup> The lower limit for $f_{CLK}$ refers to the limits of the internal unit conversion to physical units. The chip will also operate at lower frequencies. ## 20 Layout Example Figure 20.1 Internal circuit diagram for layout example Figure 20.2 Components (assembly for application with encoder) Figure 20.3 Layout example ## 21 Package Mechanical Data ### 21.1 Dimensional Drawings Attention: Drawings not to scale. All values in millimeters. | Parameter | Ref | Min | Nom | Max | |------------------------|-----|------|---------|------| | total thickness | Α | 0.8 | 0.85 | 0.9 | | stand off | A1 | 0 | 0.035 | 0.05 | | mold thickness | A2 | - | 0.65 | 0.67 | | lead frame thickness | A3 | 0 | .203 RE | F | | lead width | b | 0.2 | 0.25 | 0.3 | | body size X | D | | 6 BSC | | | body size Y | E | | 6 BSC | | | lead pitch | e | | 0.5 BSC | | | exposed die pad size X | J | 4.52 | 4.62 | 4.72 | | exposed die pad size Y | K | 4.52 | 4.62 | 4.72 | | lead length | L | 0.35 | 0.4 | 0.45 | | package edge tolerance | aaa | | 0.1 | | | mold flatness | bbb | | 0.1 | | | coplanarity | ссс | | 0.08 | | | lead offset | ddd | | 0.1 | | | exposed pad offset | eee | | 0.1 | | Figure 21.1 Dimensional drawings #### 21.2 Package Codes | Туре | Package | Temperature range | Code & marking | |---------|--------------|-------------------|----------------| | TMC4361 | QFN40 (RoHS) | -40°C +125°C | TMC4361-LA | #### 22 Disclaimer TRINAMIC Motion Control GmbH & Co. KG does not authorize or warrant any of its products for use in life support systems, without the specific written consent of TRINAMIC Motion Control GmbH & Co. KG. Life support systems are equipment intended to support or sustain life, and whose failure to perform, when properly used in accordance with instructions provided, can be reasonably expected to result in personal injury or death. Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. Specifications are subject to change without notice. All trademarks used are property of their respective owners. #### 23 ESD Sensitive Device The TMC4361 is an ESD sensitive CMOS device sensitive to electrostatic discharge. Take special care to use adequate grounding of personnel and machines in manual handling. After soldering the devices to the board, ESD requirements are more relaxed. Failure to do so can result in defect or decreased reliability. # **24** Table of Figures | Figure 1.1 Basic application block diagram | 4 | |----------------------------------------------------------------------------------------------------|-----| | Figure 1.2 Drive Concepts. M=Motor, E=Encoder | | | Figure 2.1 Pinning (top view) | | | Figure 3.1 How to connect the TMC4361 | 10 | | Figure 3.2 TMC4361 with TMC248 stepper driver in SPI mode | 10 | | Figure 3.3 TMC4361 with TMC26x stepper driver in Step/Dir mode. The SPI interface is used | for | | configuration | | | Figure 5.1 SPI timing | | | Figure 6.1 Reference input pins: SR_REF = 1, FILT_L_REF = 1 | | | Figure 6.2 START input pin: SR_S = 2, FILT_L_S = 0 | | | Figure 6.3 Encoder interface input pins: SR_ENC_IN = 0, FILT_L_ENC_IN = 7 | | | Figure 8.1 Rectangle shaped ramp type | | | Figure 8.2 Trapezoidal shaped ramp type | | | Figure 8.3 S-shaped ramp without initial and final acceleration/deceleration values | | | Figure 8.4 S-shaped ramp type with initial acceleration and final deceleration value for B1 and B4 | | | Figure 8.5 Trapezoidal and S-shaped ramps using <i>VSTART</i> | | | Figure 8.6 Trapezoidal and S-shaped ramps using VSTOP | | | Figure 8.7 Trapezoidal and S-shaped ramps using VSTART and VSTOP | | | Figure 9.1 HOME_REF monitoring and HOME_ERROR_FLAG | | | Figure 10.1 Start example 1 | | | Figure 10.2 Start example 2 | | | Figure 10.3 Start example 3 | | | Figure 10.4 Flexible target pipeline | | | Figure 11.1 LUT programming example | | | Figure 11.2 Wave showing segments with all possible base inclinations (highest inclination first) | | | Figure 11.3 SPI output datagram timing (CDL – cover_data_length) | | | Figure 11.4 Cover data register composition (CDL – cover_data_length) | | | Figure 11.5 Scaling: example 1 | | | Figure 11.6 Scaling: example 2 | | | Figure 13.1 Calculation of PWM duty cycles | | | Figure 14.1 Outline of ABN signals of an incremental encoder | | | Figure 14.2 SSI signals with SSI_IN_CLK_DELAY=SER_CLK_IN_HIGH when SSI_IN_CLK_DELAY=0 | | | Figure 14.3 SSI signals with SSI_IN_CLK_DELAY for compensating processing time and long wires | | | Figure 14.4 Supported SPI encoder data transfer modes | | | Figure 14.5 Calculation of the output angle by setting CL_DELTA_P properly | | | Figure 14.6 Current scaling in with closed loop | | | Figure 14.7 Current scaling timing behavior | 59 | | Figure 14.8 Calculation of the current load angle CL_GAMMA | 60 | | Figure 14.9 Implemented triangular function to compensate for encoder misalignments | | | Figure 15.1 Example for SSI output configuration | | | Figure 16.1 Manual clock gating and manual wake up | | | Figure 16.2 Automatic clock gating | | | Figure 20.1 Internal circuit diagram for layout example | | | Figure 20.2 Components (assembly for application with encoder) | | | Figure 20.3 Layout example | | | Figure 21.1 Dimensional drawings | 92 | # 25 Revision History ## 25.1 Document Revisions | Version | Date | Author HS = Hagen Sämrow SD = Sonja Dwersteg JP = Jonas P. Proeger | Description | |---------|-------------|--------------------------------------------------------------------|-------------------------------------------| | 1.00 | 2014-APR-11 | HS, SD | First complete version. | | 1.01 | 2014-APR-28 | SD | Cross reference in chapter 9.3 corrected. | | | | | Internal ramp generator units corrected. | | 1.02 | 2014-MAY-19 | SD | - Changes related to the design. | | | | | - Connection scheme on page 2 changed. | | 1.03 | 2014-MAY-23 | SD | Clock frequency range updated. | | 1.04 | 2014-DEC-11 | JP | Changed Package suffix to -LA | | 1.05 | 2015-MAR-02 | JP | Updated temperature ratings | **Table 25.1Document Revisions**