# **GPIO ICs Series** # **GPIO Expander IC** BU1850MUV No.09098EAT02 #### Description GPIO expander is useful especially for the application that is in short of IO ports. - 1. Control GPIO output states by $I^2C$ write protocol. - 2. Know GPIO input states by I<sup>2</sup>C read protocol. Furthermore, it has the interrupt function that can release CPU from polling the registers in the GPIO expander. GPIO expander are also equipped with Built-in power on reset, 3V tolerant input, and NMOS open-drain output. #### Features - 1) An 8-Port General purpose input/output interface $150k\Omega$ Pull-down resistance. - NMOS Open-drain output interrupt controller with up to 1us pulse noise filter and bit mask function for individual GPIO port. - 3) 3volt tolerant Input - 4) Built-in Power On Reset - 5) 3mmx3mm small package #### Absolute maximum ratings (Ta=25 °C) | Parameter | Symbol | Rating | Unit | comment | |------------------------------|--------|-------------------------------|------|---------------------------| | Supply Voltage <sup>*1</sup> | VDD | -0.3 ~ +4.5 | V | VDD≦VDDIO | | Supply voltage | VDDIO | -0.3 ~ +4.5 | V | | | land to the ma | VI | -0.3 ~ VDD +0.3 <sup>*1</sup> | V | XRST, ADR | | Input voltage | VIT | -0.3 ~ 4.5 | V | XINT, SCL, SDA, GPIO[7:0] | | Storage temperature range | Tstg | -55 ~ +125 | °C | | | Package power | PD | 272 <sup>*2</sup> | mW | | This IC is not designed to be X-ray proof. # Operating conditions | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |--------------------------------------|--------------------|------|------|-----------------------|------|-------------------------------------------------------| | Supply voltage range (VDD) | $V_{VDD}$ | 1.65 | 1.80 | 3.6 | V | Core, XINT, XRST,<br>SCL, SDA, ADR,<br>Power On Reset | | Supply voltage range (VDDIO) | V <sub>VDDIO</sub> | 1.65 | 1.80 | 3.6 | V | GPIO[7:0] | | | V <sub>IN</sub> | -0.2 | - | V <sub>VDD</sub> +0.2 | V | XRST, ADR | | Input voltage range | V <sub>INT</sub> | -0.2 | - | 3.6 | V | XINT, SCL, SDA,<br>GPIO[7:0] | | Operating temperature range | Topr | -30 | - | +85 | °C | | | I <sup>2</sup> C operating frequency | F <sub>I2C</sub> | - | - | 400 | kHz | Slave | $<sup>^{\</sup>star}1$ It is prohibited to exceed the absolute maximum ratings even including +0.3 V. <sup>\*2</sup> Package dissipation will be reduced each 2.72mW/°C when the ambient temperature increases beyond 25°C. # ●Package Specification 0.75 0.25+0.05 0.25+0.05 (UNIT: mm) Fig.1 Package Specification (VQFN016V3030) # ●Pin Assignment Fig.2 Pin Diagram (Top View) # ●Block Diagram Fig.3 Functional Block Diagram # Pin-out Functional Descriptions | PIN<br>No. | PIN name | I/O | Power source<br>system | Function | Init | Cell<br>Type | |------------|----------|-----|------------------------|------------------------------------------------------------------|-----------|--------------| | 1 | XINT | 0 | VDD | Interrupt signal (1μs pulse cut)*1<br>(NMOS Open-drain) | Hi-Z | В | | 2 | XRST | 1 | VDD | Reset (Low Active) | I | Е | | 3 | SCL | I | VDD | Clock for I <sup>2</sup> C | I | Α | | 4 | ADR | I | VDD | Select device address of I <sup>2</sup> C | I | Е | | 5 | SDA | I/O | VDD | Serial data inout for I <sup>2</sup> C<br>(NMOS Open-drain) | Hi-Z | С | | 6 | VDD | - | - | Power supply (Core, I/O, Power On Reset) | - | - | | 7 | VDDIO | - | - | Power supply (I/O) | - | - | | 8 | VSS | - | - | GND | - | - | | 9 | GPIO0 | I/O | VDDIO | | | | | 10 | GPIO1 | I/O | VDDIO | | | | | 11 | GPIO2 | I/O | VDDIO | | | | | 12 | GPIO3 | I/O | VDDIO | General purpose input/output.<br>(NMOS Open-drain*2/CMOS Output, | 1 | 5 | | 13 | GPIO4 | I/O | VDDIO | 150kΩ Pull-down <sup>*3</sup> ) | Pull-down | D | | 14 | GPIO5 | I/O | VDDIO | | | | | 15 | GPIO6 | I/O | VDDIO | | | ı | | 16 | GPIO7 | I/O | VDDIO | | | | - Specific bit mask control is decided by internal register value. Pull-up more than VDDIO voltage. It is possible to select Pull-down ON or OFF with register. Fig.4 Equivalent IO circuit diagram #### Functional Description #### 1. Power Modes The device enters the state of Power Down when XRST="Low" or enters the operation state when XRST=High after powered. Refer to "Electrical Specification" section 5 for a detailed startup sequence. #### 1-1 Power supply A single supply to Core power supply (VDD) and IO power supply (VDDIO) is prohibited. Supply the power supply to the Core power supply and the IO power supply at the same time. #### 1-2 Power On Reset A Power On Reset logic is implemented in this device. Therefore, it will operate correctly even if the XRST port is not used. In this case, the XRST port must be connected to high(VDD). #### 1-3 State of Power Down The device enters the state of Power Down by XRST="Low". An internal circuit is initialized and I<sup>2</sup>C interface is invalid is input. Power On Reset becomes inactive during this state. #### 1-4 State of operation The device enters the operation state by setting XRST to "High". The I<sup>2</sup>C interface starts communication is the START condition. It becomes standby by the STOP condition. Power On Reset is active in this state. #### 2. I<sup>2</sup>C Bus Interface Each function of GPIO is controlled by an internal register. The I<sup>2</sup>C Slave interface is used to write or read this internal register. The device supports up to 400kHz Fast-mode data transfer rate. #### 2-1 Slave address Two device addresses (Slave address) can be selected by ADR port. | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | R/W | |-------|----|----|----|----|----|----|----|-----| | ADR=0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1/0 | | ADR=1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1/0 | #### 2-2 Data transfer One bit of data is transferred during SCL = "1". During the bit transfer SCL = "1" cycle, the signal SDA should keep the value. If SDA changes during SCL = "1", a START condition or STOP condition occur and it is interpreted as a control signal. Fig.5 Data transfer #### 2-3 START-STOP-Repeated START conditions When SDA and SCL are "1", the data isn't transferred on the 2-wire bus. If SCL remains "1" and SDA transfers from "1" to "0", it means a "Start condition" is occurred and access is started. If SCL remains "1" and SDA transfers from "0" to "1", it means a "Stop condition" is occurred and access is stopped. It becomes repeated START condition (Sr) the START condition enters again although the STOP condition is not done. Fig.6 START-STOP-Repeated START conditions #### 2-4 Acknowledge After start condition is occurred, 8 bits data will be transferred. SDA is latched by the rising edge of SCL. Then the "Master" opens SDA to "1" and "Slave" de-asserts SDA to "0" as an "Acknowledge" returned. Fig.7 Acknowledge # 2-5 Writing protocol Register address is transferred after one byte of slave address with R/W bit. The 3<sup>rd</sup> byte data is written to internal register which defined by the 2<sup>nd</sup> byte. However, when the register address increased to the final address (13h), it will be reset to (00h) after the byte transfer. Fig.8 Writing protocol #### 2-6 Reading protocol After Writing the slave address and Read/Write commend bits, the next byte is read. The reading register address is next of previous accessed address. Therefore, the data is read with address increment. When the address in increased to the last, the following read address will be reset to (00h). Fig.9 Readout protocol #### 2-7 Complex reading protocol After the specifying the internal register address, a repeated START condition occurs and the direction of data transfer is changed then reading access is done. Therefore, the data is read followed by address increment. If the address is increased to the last, it will be reset to (00h). Fig.10 Complex reading protocol #### 2-8 Illegal access of I<sup>2</sup>C The data accessed at that time is annulled, and access it again. The illegal accesses are as follows. - The START condition and the STOP condition are continuously generated. - When the Slave address and the R/W bit is written, repeated START condition and the STOP condition are generated. - Repeated START condition and the STOP condition are generated while writing data. #### 3. Register configuration The address is increased one by one when data is continuously written. When the final address is set to 13h, then the next address 00h will be written. By making XRST "Low", the setting register value will be initialed shown in following register map. # 3-1 Register map | Addr | Init | Type | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|----------|----------|----------|----------|----------|----------|----------|----------| | 00h | - | - | reserved | 01h | - | - | reserved | 02h | - | - | reserved | 03h | - | - | reserved | 04h | 00h | R/W | RESET | reserved | 05h | - | - | reserved | 06h | - | - | reserved | 07h | - | - | reserved | 08h | 00h | R/W | INTEN7 | INTEN6 | INTEN5 | INTEN4 | INTEN3 | INTEN2 | INTEN1 | INTEN0 | | 09h | - | - | reserved | 0Ah | - | - | reserved | 0Bh | - | 1 | reserved | 0Ch | - | ı | reserved | 0Dh | - | - | reserved | 0Eh | - | 1 | reserved | 0Fh | - | - | reserved | 10h | 00h | R | GPI7 | GPI6 | GPI5 | GPI4 | GPI3 | GPI2 | GPI1 | GPI0 | | 11h | 00h | R/W | GPO7 | GPO6 | GPO5 | GPO4 | GPO3 | GPO2 | GPO1 | GPO0 | | 12h | 00h | R/W | WRSEL7 | WRSEL6 | WRSEL5 | WRSEL4 | WRSEL3 | WRSEL2 | WRSEL1 | WRSEL0 | | 13h | 00h | R/W | XPD7 | XPD6 | XPD5 | XPD4 | XPD3 | XPD2 | XPD1 | XPD0 | X Do not write reserved resisters excluding "0". 10h address register is disregarded even if it is written. #### 3-2 Resister function \* n is the number of GPIO[7:0] ports. | Symbol | Addr | Description | |--------|------|----------------------------------------------------------------------------------------------------------------------------------------| | RESET | 04h | The register is returned to an initial value by writing "1". This register value is returned to "0". GPIn register is not initialized. | | INTENn | 08h | Interrupt of GPIOn port is enabled by "1". It is masked by "0". | | GPIn | 10h | Read GPIOn port. Writing is disregarded. | | GPOn | 11h | Output value of GPIOn port. | | WRSELn | 12h | GPIOn port is input by "0" and output by "1". | | XPDn | 13h | Pull-down of GPIOn port is on by "0" and off by "1". GPIOn should be input. | #### 4. GPIO-Interrupt # 4-1 GPIO configuration As the default value, GPIO[7:0] ports are input and Pull-down. At this time, WRSELn is "0" and XPDn is "0". (n is the number of GPIO[7:0] ports.) Refer to the following for the configuration of GPIO. | State of GPIO | Register | | | | | | | |----------------------|----------|--------|------|--|--|--|--| | State of GFIO | GPOn | WRSELn | XPDn | | | | | | Input, Pull-down ON | * | 0 | 0 | | | | | | Input, Pull-down OFF | * | 0 | 1 | | | | | | Output, H drive | 1 | 1 | * | | | | | | Output, L drive | 0 | 1 | * | | | | | | Output, Hi-Z -1*1 | 0 | 0 | 1 | | | | | Make external Pull-up the terminal potential which is the potential of V<sub>VDDIO</sub> or more. #### About GPIO port not used When making it to the output, open it. When making it to the input, do not open it. It is forced by "0" or Pull-down on. When interrupt is enabled, mask INTEN register in which the port is not used to "0". #### 4-2 Interrupt configuration When interrupt is generated, L is output from XINT port. The default value is Hi-Z. Make it Pull-up. For the default value, interrupt is masked with INTEN register "0". The bit to be used is made "1", and the mask is released. WRSEL register should be "0" (input). ### 4-3 Write to GPIO port After setting the internal register address, the data from master is written from MSB. After Acknowledge is returned, the value of each GPIO port will be changed. When the register is written, Write Configuration Pulse is generated according to the timing of Acknowledge. Fig.11 Write to GPIO port #### 4-4 Read from GPIO port After writing of the Slave address and R/W bits, reading GPIO port is begun from the following byte. The data that had been being fixed between the following Acknowledge after Acknowledge is taken into the GPI register, and it is transmitted to Master. All ports that are the input by WRSEL register are read to the GPI register according to the timing of Read Configuration Pulse. Therefore, the data of each bit that SDA transmits is the GPI register value taken immediately before that. Fig.12 Read from GPIO port #### 4-5 Interrupt Valid/Reset If GPIO port becomes different from the GPIn register (default is "0"), XINT port is changed from "1" into "0". It becomes "1" to release "0" of XINT port after acknowledge by reading GPI register. Because the value of GPIO port is reflected in the output as it is and is not latched, XINT becomes "1" again if the port returns to the same value. If the ports with INTEN register "1" are different even by one, XINT becomes "0". If it is distinguished which GPIO port changes, it is necessary to keep the GPI register value on the master side and compare with the value that is read after XINT is asserted. Fig.13 Interrupt Valid/Reset # Electrical Specification 1. DC characteristics $V_{VDD}$ =1.8V, $V_{VDDIO}$ =1.8V, Topr=25°C | Parameter | Symbol | | Specification | | Unit | Conditions | | |-----------------------------------|-------------------|--------------------------|---------------|-------------------------|-------|----------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Offic | Conditions | | | Input H Voltage1 | V <sub>IH</sub> 1 | 0.7xV <sub>VDDIO</sub> | - | 3.6 | V | GPIO[7:0] | | | Input L Voltage1 | V <sub>IL</sub> 1 | -0.2 | - | 0.3xV <sub>VDDIO</sub> | V | GPIO[7.0] | | | Input H Voltage2 | V <sub>IH</sub> 2 | 0.7xV <sub>VDD</sub> | - | 3.6 | V | SCL, SDA, | | | Input L Voltage2 | V <sub>IL</sub> 2 | -0.2 | - | 0.3xV <sub>VDD</sub> | V | SCL, SDA, XRST, ADR | | | Input H Voltage3 | V <sub>IH</sub> 3 | 0.7xV <sub>VDD</sub> | - | V <sub>VDD</sub> +0.2 | V | XRST, ADR | | | Input H Current1<br>(3V Tolerant) | I <sub>IH</sub> 1 | -1 | - | 1 | μА | V <sub>IN</sub> =3.6V <sup>*1</sup> | | | Input H Current2 | I <sub>IH</sub> 2 | -1 | - | 1 | μА | V <sub>IN</sub> =1.8V, XRST,ADR | | | Input L Current | I <sub>IL</sub> | -1 | - | 1 | μА | V <sub>IN</sub> =0V <sup>*1</sup> , XRST,ADR | | | Output H Voltage1 | V <sub>OH</sub> 1 | 0.75xV <sub>VDDIO</sub> | - | - | V | I <sub>OH</sub> =-2mA, GPIO[7:0] | | | Output L Voltage1 | V <sub>OL</sub> 1 | - | - | 0.25xV <sub>VDDIO</sub> | V | I <sub>OL</sub> =2mA, GPIO[7:0] | | | Output H Voltage2 | V <sub>OH</sub> 2 | V <sub>VDDIO</sub> -0.25 | - | - | V | I <sub>OH</sub> =-0.2mA, GPIO[7:0] | | | Output L Voltage2 | V <sub>OL</sub> 2 | - | - | 0.25 | V | I <sub>OL</sub> =0.2mA, GPIO[7:0] | | | Output L Voltage3 | V <sub>OL</sub> 3 | - | - | 0.3 | V | I <sub>OL</sub> =3mA, SDA, XINT | | <sup>\*1</sup> XINT(Hi-Z), XRST, SCL, SDA(IN), ADR, GPIO[7:0](IN, Pull-down OFF) # 2. Circuit Current $V_{VDD}$ =1.8V, $V_{VDDIO}$ =1.8V, Topr=25°C | Dorometer | Cumbal | | Specification | | Unit | Condition | | |-------------------------------|---------------------|-----|---------------|-----|------|---------------------------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | | | | Power Down Current (VDD) | I <sub>PD</sub> 1 | - | - | 1.0 | μА | XRST=VSS | | | Power Down Current<br>(VDDIO) | I <sub>PD</sub> 2 | - | - | 1.0 | μА | | | | Standby Current (VDD) | I <sub>STBY</sub> 1 | - | - | 3.0 | μА | XRST=VDD,<br>SCL=VDD, SDA=VDD | | | Standby Current (VDDIO) | I <sub>STBY</sub> 2 | - | - | 1.0 | μА | | | | Operating Current1 (VDD) | I <sub>OP</sub> 1 | - | 14 | 25 | μА | I <sup>2</sup> C 400kHz<br>100% traffic density <sup>*1</sup> | | | Operating Current1 (VDD) | I <sub>OP</sub> 2 | - | 2 | 8 | μА | I <sup>2</sup> C 400kHz<br>1% traffic density <sup>*2</sup> | | <sup>\*1</sup> All GPIO ports are output, and they repeat 01010101 and 10101010. \*2 The period when I<sup>2</sup>C did not operate was inserted in \*1 pattern by 99%. Technical Note # 3. I<sup>2</sup>C AC characteristics Fig.14 I<sup>2</sup>C AC Timing $V_{VDD}$ =1.8V, $V_{VDDIO}$ =1.8V, Topr=25°C | Parameter | Symbol | | Specification | <u> </u> | Unit | Conditions | | |-----------------------------------------|---------------------|-----|---------------|----------|------|------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | | SCL Clock Frequency | f <sub>SCLK</sub> | - | - | 400 | kHz | | | | Bus free time | t <sub>BUF</sub> | 1.3 | - | - | μ\$ | | | | (Repeated)START Condition<br>Setup Time | t <sub>SU;STA</sub> | 0.6 | - | - | μS | | | | (Repeated)START Condition<br>Hold Time | t <sub>HD;STA</sub> | 0.6 | - | - | μS | | | | SCL Low Time | t <sub>LOW</sub> | 1.3 | - | - | μ\$ | | | | SCL High Time | t <sub>HIGH</sub> | 0.6 | - | - | μS | | | | Data Setup Time | t <sub>SU;DAT</sub> | 100 | - | - | μ\$ | | | | Data Hold Time | t <sub>HD;DAT</sub> | 0 | - | - | ns | | | | STOP Condition Setup Time | t <sub>SU;STO</sub> | 0.6 | - | - | μs | | | # 4. GPIO AC Characteristics Fig.15 GPIO AC timing $V_{VDD}$ =1.8V, $V_{VDDIO}$ =1.8V, Topr=25°C | Parameter | Symbol | | Specification | | Unit | Conditions | | |------------------------|-----------------|-----|---------------|-----|------|------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | | Output Data Valid Time | t <sub>DV</sub> | - | - | 0.8 | μS | See Fig.11 | | | Input Data Setup Time | t <sub>DS</sub> | 100 | - | - | ns | See Fig.12 | | | Input Data Hold Time | t <sub>DH</sub> | 0.8 | - | - | μS | | | | Interrupt Valid Time | t <sub>IV</sub> | - | - | 5 | μS | See Fig.13 | | | Interrupt Reset Time | t <sub>IR</sub> | - | - | 5 | μS | | | #### 5. Startup sequence Fig.16 Start Sequence timing $V_{VDD}$ =1.8V, $V_{VDDIO}$ =1.8V, Topr=25°C | Daramatar | Symbol | | Specification | | Unit | Conditions | | |----------------------------|----------------------|-----|---------------|-----|-------|----------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Offic | Conditions | | | VDD Stable Time | t <sub>VDD</sub> | - | - | 5 | ms | VDD and VDDIO are ON at the same time. | | | Reset Wait Time | t <sub>RWAIT</sub> | 0 | - | - | μS | XRST controlling *1 | | | Reset Valid Time | t <sub>RV</sub> | 10 | - | - | μS | | | | I <sup>2</sup> C Wait Time | t <sub>I2CWAIT</sub> | 10 | - | - | μS | | | <sup>\*1</sup> Even if XRST port is not used, it operates because Power On Reset is built in. In this case, connect XRST port with VDD on the set PCB. Note) At VDD=0V, when SCL port is changed from 0V to 0.5V or more, SCL port pulls the current. It is same in SDA, XINT, and GPIO[7:0] ports of 3V tolerant I/O. (VDDIO=0V in case of GPIO[7:0] ports) Fig.17 Port operating at VDD=0V # Application circuit example Fig.18 Application circuit example Technical Note # Ordering part number # VQFN016V3030 #### Notes No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd. The content specified herein is subject to change for improvement without notice. The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request. Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production. Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage. The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information. The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices). The Products specified in this document are not designed to be radiation tolerant. While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons. Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual. The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law. Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us. # ROHM Customer Support System http://www.rohm.com/contact/