This is a summary document. A complete document is available under NDA. For more information, please contact your local Microchip sales office.



# ATTPM20P

## **Trusted Platform Module (TPM) 2.0 - SPI Interface**

### Introduction

The Microchip ATTPM20P is a fully integrated security cryptoprocessor designed to be integrated into personal computers, embedded systems and IoT platforms. It implements version 2.0 of the Trusted Computing Group<sup>®</sup> (TCG) specification for Trusted Platform Modules (TPM).

### Features

- Compliant to the Trusted Computing Group (TCG) Trusted Platform Module (TPM) Version 2.0, r116 Trusted Platform Module Library
- Single-Chip Turnkey Solution
- Hardware Asymmetric Crypto Engine
- Microchip ARM<sup>®</sup> M0+Microprocessor
- Internal FLASH Storage for Keys
- Serial Peripheral Interface (SPI) Protocol up to 36 MHz
- Secure Hardware and Firmware Design and Device Layout
- FIPS-140-2 Module Compliant Including the High-Quality Random Number Generator (RNG), HMAC, AES, SHA, ECC, and RSA Engines
- 8-pad UDFN Package for the Industry Smallest TPM 2.0 Device
- Offered in Commercial (0°C to +70°C) Temperature Range 1.8V to 3.3V Supply Voltage
- Offered in Industrial (-40°C to +85°C) Temperature Range 3.3V Supply Voltage
- Cryptographic Support for:
  - HMAC
  - AES-128
  - SHA-1
  - SHA-256
  - ECC BN\_P256, ECCNIST\_P256
  - RSA 1024-2048 bit keys
- 16 KB of User-Accessible Nonvolatile Memory
- X.509 EK Certificates (Optional)
- Pre-Generated Endorsement Keys

### **Table of Contents**

| Intr | oduct                                         | tion                                                                                                                                                         | 1                |  |  |
|------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| Fea  | atures                                        | 3                                                                                                                                                            | . 1              |  |  |
| 1.   | Pin C                                         | Configurations and Pinouts                                                                                                                                   | 4                |  |  |
| 2.   | Bloc                                          | د Diagram                                                                                                                                                    | 6                |  |  |
| 3.   | Desig<br>3.1.<br>3.2.<br>3.3.<br>3.4.<br>3.5. | gn Considerations<br>SPI Bit Order<br>TPM SPI is Slave Only<br>Wait State<br>Available Key Storage<br>Standard Mode Self-Test                                | 8<br>8<br>8<br>8 |  |  |
| 4.   | TCG                                           | PC Client Platform TPM Profile (PTP) Specification Summary                                                                                                   | . 9              |  |  |
| 5.   | TCG<br>5.1.<br>5.2.<br>5.3.                   | TPM Command Data Bytes Transfer Format<br>TCG TPM Command Protocol<br>TCG Command - Incoming Operands and Sizes<br>TCG Command - Outgoing Operands and Sizes | . 10<br>. 10     |  |  |
| 6.   | Back                                          | ground Operations                                                                                                                                            | 12               |  |  |
| 7.   | Pack<br>7.1.<br>7.2.<br>7.3.                  | age Drawings<br>8 Pin UDFN Package Drawing<br>TPM 2.0 Standard Packages<br>Package Marking                                                                   | . 13<br>. 16     |  |  |
| 8.   | Revi                                          | sion History                                                                                                                                                 | 17               |  |  |
| The  | e Micı                                        | ochip Web Site                                                                                                                                               | 18               |  |  |
| Cu   | stome                                         | er Change Notification Service                                                                                                                               | 18               |  |  |
| Cu   | stome                                         | er Support                                                                                                                                                   | 18               |  |  |
| Pro  | oduct                                         | Identification System                                                                                                                                        | 19               |  |  |
| Mic  | crochi                                        | p Devices Code Protection Feature                                                                                                                            | 19               |  |  |
| Leç  | egal Notice20                                 |                                                                                                                                                              |                  |  |  |
| Tra  | dema                                          | arks                                                                                                                                                         | 20               |  |  |
| Qu   | ality N                                       | Anagement System Certified by DNV                                                                                                                            | 21               |  |  |

| Worldwide Sales and Service |
|-----------------------------|
|-----------------------------|

### 1. Pin Configurations and Pinouts

### Table 1-1. Pin Configuration

| Pin Name        | Function               |
|-----------------|------------------------|
| V <sub>CC</sub> | 3.3V Supply Voltage    |
| GND             | Ground                 |
| MISO            | SPI Slave Data Output  |
| MOSI            | SPI Slave Data Input   |
| PIRQ#           | SPI Interrupt Requests |
| SPI_CLK         | SPI Clock Input        |
| SPI_CS#         | SPI Chip Select        |
| SPI_RST#        | SPI Reset Pin          |

#### Figure 1-1. 8-Pad UDFN Pinout Diagram



#### Table 1-2. Pin Descriptions

| Pin             | Pin Type | Description                                                               |
|-----------------|----------|---------------------------------------------------------------------------|
| V <sub>CC</sub> | Power    | Power Supply, 3.3V. Proper decoupling is required.                        |
| GND             | Power    | System Ground.                                                            |
| MISO            | Output   | Master In Slave Out. This pin serves as the SPI Data Output from the TPM. |
| MOSI            | Input    | Master Out Slave In. This pin serves as the SPI Data Input to the TPM.    |

| continued | continued            |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|-----------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin       | Pin Type             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| PIRQ#     | Open Drain<br>Output | SPI Interrupt Pin, active-low. This pin is used by the TPM to assert interrupts. If unused, this pin should be tied to ground directly or through a 4.7 k $\Omega$ resistor.                                                                                                                                                                                                                                                                         |  |  |  |  |
| SPI_CLK   | Clock Input          | Input Clock to drive the SPI bus. This pin should be asserted high for power savings when the TPM is not in use.                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| SPI_CS#   | Input                | SPI_CS# Chip Select, active-low. The TPM device will be selected when the chip select is asserted LOW.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| SPI_RST#  | Input                | SPI Reset Pin, active-low. Pulsing this signal low resets the internal state of the TPM, and is equivalent to removal/restoration of power to the device. The required minimum reset pulse width is 2 $\mu$ s. On power-up, it is critical that reset be kept active-low until V <sub>CC</sub> and SPI_CLK stabilize. To be compliant with TCG requirements, this pin needs to be tied to system reset. TPM_Init is indicated by asserting this pin. |  |  |  |  |

### 2. Block Diagram

Figure 2-1. Block Diagram



#### **Random Number Generator**

The ATTPM20P includes a hardware Random Number Generator (RNG), configured as a FIPS Deterministic Random Bit Generator (DRBG) that is used for key generation and TCG protocol functions. The RNG is also available to the system to generate random numbers that may be needed during normal operation.

#### **Physical Security**

The ATTPM20P has voltage and temperature tampers, an active shield and other physical security measures built into the device.

#### **TCG Documentation**

The ATTPM20P has been designed to be compliant with the Trusted Computing Group TPM 2.0 specification. Full documentation for TCG primitives can be found in the TCG Trusted Platform Module Library, Parts 1 to 3, on the TCG website: https://www.trustedcomputinggroup.org. TPM features specific

to PC client platforms are specified in TCG PC Client Platform TPM Profile (PTP) specification, also available on the TCG website.

#### **Turnkey Solution**

The ATTPM20P is offered to OEM and ODM manufacturers as a turnkey solution, including the firmware integrated on the chip. If custom firmware requirements are needed please contact Microchip Sales for more information.

### 3. Design Considerations

The following sections provide considerations when implementing the ATTPM20P into a given system.

#### 3.1 SPI Bit Order

The bit order on the SPI Interface is Most Significant bit (MSb) first.

#### 3.2 TPM SPI is Slave Only

The TPM SPI Interface is always configured to be in Slave mode.

#### 3.3 Wait State

The TPM may insert Wait states per the TCG PC Client specification.

### 3.4 Available Key Storage

The ATTPM20P provides support for the loading of up to ten 2048-bit RSA or ECC keys. These key slots are in addition to the root keys allocated for the Platform, Storage, and Endorsement Hierarchies (i.e PPK, SRK, and EK).

### 3.5 Standard Mode Self-Test

Following a power-up event or a reset, the TPM will execute a series of self-tests of the TPM capabilities. ATTPM20P splits the TPM power-on self-tests into two groups as defined by the PTP. The initial group is executed immediately upon TPM power-up. The initial ATTPM20P self-test includes verification of the RNG and the SHA capabilities for secure boot operations.

The remaining tests of critical internal resources are performed at a later time, either:

- After the TPM2\_SelfTest command is issued, or
- Upon receipt of the TPM2\_IncrementalSelftest command, or
- Receipt of a command that requires TPM resources that were not tested.

In the event that a TPM command calls an untested resource, the TPM may return TPM\_RC\_TESTING and automatically complete internal self-test operations. The requesting software will then be required to resend the original command.

### 4. TCG PC Client Platform TPM Profile (PTP) Specification Summary

The Microchip TPM SPI communications protocol is implemented in accordance with the TCG PC Client Platform TPM Profile (PTP) Specification 1.3. A complete description of the protocol is contained in the specification available at www.trustedcomputinggroup.org. Application development and platform system design should be based on the TCG PTP specification.

**Note:** The TPM\_DID\_VID\_x register contains Device ID (DID) and Vendor ID (VID) information. The VID register contents are assigned by the TCG Administration and contain the hex string 01 01 01 04. In the ATTPM20P, the DID register contains the device ID information and is set to 03 02 00 06. The ATTPM20P contains hardware and firmware revision information for the TPM in the TPM\_RID\_x register.

### 5. TCG TPM Command Data Bytes Transfer Format

### 5.1 TCG TPM Command Protocol

The TPM command protocol, as defined by the TCG TPM specification, specifies an initial predefined sequence of 10 data bytes for all commands transmitted to the TPM and also for all responses returned by the TPM. A required component of this 10-byte sequence is commandSize, which specifies the total number of data bytes in the command input or the response output.

The TPM uses a combination of commandSize and the master deasserting SPI\_CS# inactive high to define the termination point of all input and output sequences. After the input or output sequence has completed, the TPM will automatically enter an Idle (Wait) state until the next communication is received from the master. A new input or output sequence is initiated by the master asserting SPI\_CS# active-low.

### 5.2 TCG Command - Incoming Operands and Sizes

Every TCG command begins with 10 initial bytes that contain information common to all commands:

- tag (two bytes) Specifies the authorization session type for the command.
- commandSize (four bytes) Total number of input bytes including tag and commandSize.
- commandCode (four bytes) Command code as defined in TCG TPM specification.

Following the 10-byte preamble, the SPI Master will continue to transmit the remaining command data bytes as specified by the TCG TPM specification until the total number of bytes reaches commandSize.

#### Table 5-1. Command Data Written to the TPM

| tag<0>         | tag<1>         |                |                |
|----------------|----------------|----------------|----------------|
| commandSize<0> | commandSize<1> | commandSize<2> | commandSize<3> |
| commandCode<0> | commandCode<1> | commandCode<2> | commandCode<3> |

### 5.3 TCG Command - Outgoing Operands and Sizes

The TPM will respond to every TCG command with 10 initial bytes that contain information common to all commands:

- tag (two bytes) Specifies the authorization session type for the command.
- responseSize (four bytes) Total number of output bytes including tag and responseSize.
- responseCode (four bytes) The return code of the operation.

Following the 10-byte preamble, the TPM will continue to output data until the total number of data bytes reaches responseSize. Depending on the command, zero bytes of data are possible. After output of the final data byte and the master writing Command\_Ready to a one, the TPM will enter an Idle state until the next valid SPI command sequence is initiated by the master.

#### Table 5-2. Response Data Read from the TPM

| tag<0>                                 | tag<1>                                 |                                        |                                    |
|----------------------------------------|----------------------------------------|----------------------------------------|------------------------------------|
| responseSize<0>                        | responseSize<1>                        | responseSize<2>                        | responseSize<3>                    |
| responseCode<0>                        | responseCode<1>                        | responseCode<2>                        | responseCode<3>                    |
| data<0>                                | data<1>                                |                                        |                                    |
| data <responsesize-3></responsesize-3> | data <responsesize-2></responsesize-2> | data <responsesize-1></responsesize-1> | data <responsesize></responsesize> |

### 6. Background Operations

The ATTPM20P enters the Idle mode between the end of execution of an initial TCG command and preparation to receive the next command. During Idle mode, the TPM may automatically begin execution of background operations in order to reduce execution time when those capabilities are required in the future. Background operations are aborted if activity is detected on the data bus.

### 7. Package Drawings

### 7.1 8 Pin UDFN Package Drawing

8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy YNZ Package



Microchip Technology Drawing C04-21355-Q4B Rev A Sheet 1 of 2

#### 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy YNZ Package

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |           |          |      |  |
|-------------------------|-------------|-----------|----------|------|--|
| Dimension               | Limits      | MIN       | NOM      | MAX  |  |
| Number of Terminals     | Ν           |           | 8        |      |  |
| Pitch                   | е           |           | 0.50 BSC |      |  |
| Overall Height          | A           | 0.50      | 0.55     | 0.60 |  |
| Standoff                | A1          | 0.00      | 0.02     | 0.05 |  |
| Terminal Thickness      | A3          | 0.152 REF |          |      |  |
| Overall Length          | D           |           | 2.00 BSC |      |  |
| Exposed Pad Length      | D2          | 1.40      | 1.50     | 1.60 |  |
| Overall Width           | E           | 3.00 BSC  |          |      |  |
| Exposed Pad Width       | E2          | 1.20      | 1.30     | 1.40 |  |
| Terminal Width          | b           | 0.18      | 0.25     | 0.30 |  |
| Terminal Length         | L           | 0.35      | 0.40     | 0.45 |  |
| Terminal-to-Exposed-Pad | K           | 0.20      | -        | -    |  |

Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21355-Q4B Rev A Sheet 2 of 2

#### 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy YNZ Package

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                           |        | MILLIMETERS |          |      |
|---------------------------------|--------|-------------|----------|------|
| Dimension                       | Limits | MIN         | NOM      | MAX  |
| Contact Pitch                   | E      |             | 0.50 BSC |      |
| Optional Center Pad Width       | X2     |             |          | 1.60 |
| Optional Center Pad Length      | Y2     |             |          | 1.40 |
| Contact Pad Spacing             | С      |             | 2.90     |      |
| Contact Pad Width (X8)          | X1     |             |          | 0.30 |
| Contact Pad Length (X8)         | Y1     |             |          | 0.85 |
| Contact Pad to Center Pad (X8)  | G1     | 0.20        |          |      |
| Contact Pad to Contact Pad (X6) | G2     | 0.33        |          |      |
| Thermal Via Diameter            | V      |             | 0.30     |      |
| Thermal Via Pitch               | EV     |             | 1.00     |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-21355-Q4B Rev A

### 7.2 TPM 2.0 Standard Packages

The TCG TPM 2.0 working group has defined an industry standard 32 QFN pinout. For more information on obtaining this product in a TCG standard package format please contact Microchip Sales.

### 7.3 Package Marking

As part of Microchip's overall security features, the part mark for all CryptoAuthentication<sup>™</sup> devices is intentionally vague. The marking on the top of the package does not provide any information as to the actual device type or the manufacturer of the device. The alphanumeric code on the package provides manufacturing information and will vary with assembly lot. The packaging mark should not be used as part of any incoming inspection procedure.

### 8. Revision History

### **Revision A (December 2018)**

• Original release of this document. Generated from the full version of the Trusted Platform Module (TPM) 2.0 - SPI Interface data sheet. Microchip Doc#: DS40002064.

### The Microchip Web Site

Microchip provides online support via our web site at http://www.microchip.com/. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at http://www.microchip.com/. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

### **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NOXX<br>Device Temp Range P |           | XX<br>fg ID                   | (-X)<br>Shipping Option                                                                             |
|----------------------------------|-----------|-------------------------------|-----------------------------------------------------------------------------------------------------|
| Device:                          | ATTPM20P: | TPM 2                         | .0 Cryptographic processor with SPI Interface                                                       |
| Temperature Range                | G3        | Commercial Range 0°C to +70°C |                                                                                                     |
|                                  | H3        |                               | Industrial Range -40°C to +85°C                                                                     |
| Package Options                  | MA1       |                               | 8-Pad 2 x 3 x 0.6 mm Body, Thermally Enhanced<br>Plastic Ultra Thin Dual Flat NoLead Package (UDFN) |
| MFG Code                         | -10       |                               | Pre-generated Endorsement Key                                                                       |
| Tape and Reel Options            |           |                               | Tape and Reel in 3K quantity                                                                        |

#### **PIS Examples:**

| ATTPM20P-G3MA1-10 | ATTPM20P SPI Device, Commercial Temp Range, UDFN Package, Pre-<br>generated Endorsement Key, 3K Tape and Reel |
|-------------------|---------------------------------------------------------------------------------------------------------------|
| ATTPM20P-H3MA1-10 | ATTPM20P SPI Device, Industrial Temp Range, UDFN Package, Pre-<br>generated Endorsement Key, 3K Tape and Reel |

#### **PIS Notes:**

1. No Special code for 3K Tape and Reel.

### Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

### Legal Notice

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

<sup>©</sup> 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-3960-8

### **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC<sup>®</sup> MCUs and dsPIC<sup>®</sup> DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

| AMERICAS                      | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|-------------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office              | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.      | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199       | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200             | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277             | China - Chengdu       | India - Pune            | Tel: 45-4450-2828     |
| Technical Support:            | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| http://www.microchip.com/     | China - Chongqing     | Japan - Osaka           | Finland - Espoo       |
| support                       | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| Web Address:                  | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| www.microchip.com             | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Atlanta                       | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Duluth, GA                    | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| Tel: 678-957-9614             | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| <sup>=</sup> ax: 678-957-1455 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| Austin, TX                    | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Tel: 512-257-3370             | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Boston                        | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-67-3636  |
| Westborough, MA               | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| Tel: 774-760-0087             | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| Fax: 774-760-0088             | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Chicago                       | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| Itasca, IL                    | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Tel: 630-285-0071             | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| Fax: 630-285-0075             | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Dallas                        | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Addison, TX                   | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Tel: 972-818-7423             | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| Fax: 972-818-2924             | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Detroit                       | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| Novi, MI                      | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova        |
| Tel: 248-848-4000             | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| Houston, TX                   | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| Tel: 281-894-5983             | China - Xiamen        |                         | Tel: 31-416-690399    |
| ndianapolis                   | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| Noblesville, IN               | China - Zhuhai        |                         | Norway - Trondheim    |
| Tel: 317-773-8323             | Tel: 86-756-3210040   |                         | Tel: 47-72884388      |
| Fax: 317-773-5453             |                       |                         | Poland - Warsaw       |
| Tel: 317-536-2380             |                       |                         | Tel: 48-22-3325737    |
| Los Angeles                   |                       |                         | Romania - Bucharest   |
| Mission Viejo, CA             |                       |                         | Tel: 40-21-407-87-50  |
| Tel: 949-462-9523             |                       |                         | Spain - Madrid        |
| <sup>=</sup> ax: 949-462-9608 |                       |                         | Tel: 34-91-708-08-90  |
| Tel: 951-273-7800             |                       |                         | Fax: 34-91-708-08-91  |
| Raleigh, NC                   |                       |                         | Sweden - Gothenberg   |
| Tel: 919-844-7510             |                       |                         | Tel: 46-31-704-60-40  |
| New York, NY                  |                       |                         | Sweden - Stockholm    |
| Tel: 631-435-6000             |                       |                         | Tel: 46-8-5090-4654   |
| San Jose, CA                  |                       |                         | UK - Wokingham        |
| Tel: 408-735-9110             |                       |                         | Tel: 44-118-921-5800  |
| Tel: 408-436-4270             |                       |                         | Fax: 44-118-921-5820  |
| Canada - Toronto              |                       |                         |                       |
|                               |                       |                         |                       |

Tel: 905-695-1980 Fax: 905-695-2078