# ACPL-36JV-000E Automotive Gate Drive Optocoupler with R<sup>2</sup>Coupler<sup>™</sup> Isolation, 2.5 Amp Output Current, Integrated Desaturation (V<sub>CE</sub>) Detection and Fault Status Feedback # **Data Sheet** #### **Description** Avago's automotive 2.5 Amp Gate Drive Optocoupler with Integrated Desaturation ( $V_{CE}$ ) Detection and Fault Status Feedback makes automotive IGBT $V_{CE}$ fault protection compact, affordable, and easy-to-implement while satisfying automotive AEC-Q100 Grade 2 semiconductor requirement. Avago R<sup>2</sup>Coupler isolation products provide the reinforced insulation and reliability needed for critical in automotive and high temperature industrial applications # **Functional Diagram** Figure 1. ACPL-36JV Functional Diagram #### **Features** - 2.5 A maximum peak output current - Drive IGBTs up to $I_C = 150 \text{ A}$ , $V_{CE} = 1200 \text{ V}$ - Optically isolated, FAULT status feedback - SO-16 package - CMOS/TTL compatible - 500 ns max. switching speeds - "Soft" IGBT turn-off - Integrated fail-safe IGBT protection - Desat (VCE) detection - Under Voltage Lock-Out protection (UVLO) with hysteresis - User configurable: inverting, noninverting, auto-reset, auto-shutdown - Wide operating V<sub>CC</sub> range: 15 to 30 Volts - -40°C to +105°C operating temperature range - 15 kV/ $\mu$ s min. Common Mode Rejection (CMR) at $V_{CM}$ = 1500 V - Qualified to AEC-Q100 Grade 2 Test Guidelines - Regulatory approvals (Pending): - UL1577, CSA - IEC/EN/DIN EN 60747-5-5 #### **Applications** - Automotive Isolated IGBT/MOSFET Inverter gate drive - Automotive DC-DC Converter - AC and brushless dc motor drives - Industrial inverters for power supplies and motor controls - Un-interruptible Power Supplies **CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. # **Ordering Information** ACPL-36JV is UL Recognized with 3750 Vrms for 1 minute per UL1577. | Part Number | RoHS Compliant | Package | Surface Mount | Tape & Reel | Quantity | |-------------|----------------|---------|---------------|-------------|--------------| | ACDL 26 IV | -000E | CO 16 | Χ | | 45 per tube | | ACPL-36JV | -500E | SO-16 | Х | Х | 850 per reel | To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. #### Example 1: ACPL-36JV-500E to order product of SO-16 Surface Mount RoHS compliant package in Tape and Reel packaging. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. # **Typical Fault Protected IGBT Gate Drive Circuit** The ACPL-36JV is an easy-to-use, intelligent gate driver which makes IGBT $V_{CE}$ fault protection compact, affordable, and easy-to-implement. Features such as user configurable inputs, integrated $V_{CE}$ detection, under voltage lockout (UVLO), "soft" IGBT turn-off and isolated fault feedback provide maximum design flexibility and circuit protection. Typical Application Block Diagram of a motor control system. Typical de-saturation protected gate drive circuit, non-inverting. # **Description of Operation during Fault Condition** - 1. DESAT terminal monitors the IGBT $V_{\text{CE}}$ voltage through $D_{\text{DESAT}}$ . - 2. When the voltage on the DESAT terminal exceeds 7 volts, the IGBT gate voltage (V<sub>OUT</sub>) is slowly lowered. - FAULT output goes low, notifying the microcontroller of the fault condition. - 4. Microcontroller takes appropriate action. ## **Output Control** The outputs (V<sub>OUT</sub> and FAULT) of the ACPL-36JV are controlled by the combination of V<sub>IN</sub>, UVLO and a detected IGBT Desat condition. As indicated in the below table, the ACPL-36JV can be configured as inverting or noninverting using the V<sub>IN+</sub> or V<sub>IN-</sub> inputs respectively. When an inverting configuration is desired, V<sub>IN+</sub> must be held high and V<sub>IN-</sub> toggled. When a non-inverting configuration is desired, V<sub>IN-</sub> must be held low and V<sub>IN+</sub> toggled. Once UVLO is not active $(V_{CC2} - V_E > V_{UVLO})$ , $V_{OUT}$ is allowed to go high, and the DESAT (pin 14) detection feature of the ACPL-36JV will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>UVLO+</sub> > 11.6 V, DESAT will remain functional until V<sub>UVLO-</sub> < 12.4 V. Thus, the DESAT detection and UVLO features of the ACPL-36JV work in conjunction to ensure constant IGBT protection. | V <sub>IN+</sub> | V <sub>IN-</sub> | UVLO<br>(V <sub>CC2</sub> - V <sub>E</sub> ) | Desat<br>Condition<br>Detected<br>on Pin 14 | Pin 6<br>(FAULT)<br>Output | V <sub>OUT</sub> | |------------------|------------------|----------------------------------------------|---------------------------------------------|----------------------------|------------------| | Χ | Χ | Active | Χ | Χ | Low | | Χ | Χ | Χ | Yes | Low | Low | | Low | Χ | Χ | Χ | Χ | Low | | Χ | High | Х | Х | Х | Low | | High | Low | Not Active | No | High | High | # **Product Overview Description** The ACPL-36JV (shown in Figure 1) is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit with fault protection and feedback into one SO-16 package. TTL input logic levels allow direct interface with a microcontroller, and an optically isolated power output stage drives IGBTs with power ratings of up to 150 A and 1200 V. A high speed internal optical link minimizes the propagation delays between the microcontroller and the IGBT while allowing the two systems to operate at very large common mode voltage differences that are common in industrial motor drives and other power switching applications. An output IC provides local protection for the IGBT to prevent damage during overcurrents, and a second optical link provides a fully isolated fault status feedback signal for the microcontroller. A built in "watchdog" circuit monitors the power stage supply voltage to prevent IGBT caused by insufficient gate drive voltages. This integrated IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of a discrete design. Two light emitting diodes and two integrated circuits housed in the same SO-16 package provide the input control circuitry, the output power stage, and two optical channels. The input Buffer IC is designed on a bipolar process, while the output Detector IC is designed manufactured on a high voltage BiCMOS/Power DMOS process. The forward optical signal path, as indicated by LED1, transmits the gate control signal. The return optical signal path, as indicated by LED2, transmits the fault status feedback signal. Both optical channels are completely controlled by the input and output ICs respectively, making the internal isolation boundary transparent to the microcontroller. Under normal operation, the input gate control signal directly controls the IGBT gate through the isolated output detector IC. LED2 remains off and a fault latch in the input buffer IC is disabled. When an IGBT fault is detected, the output detector IC immediately begins a "soft" shutdown sequence, reducing the IGBT current to zero in a controlled manner to avoid potential IGBT damage from inductive over-voltages. Simultaneously, this fault status is transmitted back to the input buffer IC via LED2, where the fault latch disables the gate control input and the active low fault output alerts the microcontroller. During power-up, the Under Voltage Lockout (UVLO) feature prevents the application of insufficient gate voltage to the IGBT, by forcing the ACPL-36JV's output low. Once the output is in the high state, the DESAT ( $V_{CE}$ ) detection feature of the ACPL-36JV provides IGBT protection. Thus, UVLO and DESAT work in conjunction to provide constant IGBT protection. # Package Pin Out | 1 | GND1 | VE | 16 | |---|---------------------|--------------------------|----| | 2 | V <sub>IN+</sub> | $V_{LED2+}$ | 15 | | 3 | V <sub>IN</sub> - | DESAT | 14 | | 4 | V <sub>CC1</sub> | V <sub>CC2</sub> | 13 | | 5 | RESET | $V_{\text{EE}}$ | 12 | | 6 | FAULT | $V_{\text{C}}$ | 11 | | 7 | V <sub>LED1+</sub> | Vout | 10 | | 8 | V <sub>LED1</sub> - | $\mathbf{V}_{\text{EE}}$ | 9 | | | | | | # **Pin Descriptions** | Symbol | Description | Symbol | Description | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IN+</sub> | Noninverting gate drive voltage output (V <sub>OUT</sub> ) control input. | V <sub>E</sub> | Common (IGBT emitter) output supply voltage. | | V <sub>IN-</sub> | Inverting gate drive voltage output (V <sub>OUT</sub> ) control input. | V <sub>LED2+</sub> | LED 2 anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only.) | | V <sub>CC1</sub> | Positive input supply voltage. (4.5 V to 5.5 V) | DESAT | Desaturation voltage input. When the voltage on DESAT exceeds an inter <u>nal ref</u> erence voltage of 7V while the IGBT is on, FAULT output is changed from a high impedance state to a logic low state within 5 µs. See Note 25. | | GND1 | Input Ground. | V <sub>CC2</sub> | Positive output supply voltage. | | RESET | FAULT reset input. A logic low <u>input</u> for at least 0.1 µs, asynchronously resets FAULT output high and enables V <sub>IN</sub> . Synchronous control of RESET relative to V <sub>IN</sub> is req <u>uired.</u> RESET is not affected by UVLO. Asserting RESET while V <sub>OUT</sub> is high does not affect V <sub>OUT</sub> . | V <sub>C</sub> | Collector of output pull-up triple-darlington transistor. It is connected to V <sub>CC2</sub> directly or through a resistor to limit output turn-on current. | | FAULT | Fault output. FAULT changes from a high impedance state to a logic low output within 5 µs of the voltage on the DESAT pin exceeding an internal reference voltage of 7V. FAULT output remains low until RESET is brought low. FAULT output is an open collector which allows the FAULT outputs from all HCPL-316Js in a circuit to be connected together in a "wired OR" forming a single fault bus for interfacing directly to the micro-controller. | Vоит | Gate drive voltage output. | | V <sub>LED1+</sub> | LED 1 anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only.) | V <sub>EE</sub> | Output supply voltage. | | V <sub>LED1</sub> - | LED 1 cathode. This pin must be connected to ground. | | | # **Package Outline Drawings** #### **16-Lead Surface Mount** # **Package Characteristics** All specifications and figures are at the nominal (typical) operating conditions of $V_{CC1} = 5 \text{ V}$ , $V_{CC2} - V_{EE} = 30 \text{ V}$ , $V_E - V_{EE} = 0 \text{ V}$ , and $T_A = +25 ^{\circ}\text{C}$ . | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Note | |------------------------------------------------|-----------------|------|------|------|-----------|---------------------------------------|---------| | Input-Output Momentary Withstand<br>Voltage | $V_{ISO}$ | 3750 | | | $V_{RMS}$ | RH < 50%, t = 1 min.<br>$T_A = 25$ °C | 1, 2, 3 | | Resistance (Input-Output) | $R_{I-O}$ | | >109 | | Ω | $V_{I-O} = 500 Vdc$ | 3 | | Capacitance (Input-Output) | $C_{I-O}$ | | 1.3 | | pF | f = 1 MHz | | | Output IC-to-Pins 9 & 12<br>Thermal Resistance | θ09-12 | | 30 | | °C/W | T <sub>A</sub> = 100°C | | | Input IC-to-Pin 1 Thermal Resistance | θ <sub>l1</sub> | | 60 | | °C/W | T <sub>A</sub> = 100°C | | ## **Recommended Pb-Free IR Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-Halide Flux should be used. The ACPL-36JV-000E is pending approval by the following organizations: #### UL Pending approval under UL 1577, component recognition program up to $V_{ISO}$ = 3750 $V_{RMS}$ expected prior to product release. #### **CSA** Pending approval under CSA Component Acceptance Notice #5, File CA 88324. ## **IEC/EN/DIN EN 60747-5-5** Approved under: IEC 60747-5-5: Pending EN 60747-5-5: Pending DIN EN 60747-5-5: Pending ## **IEC/EN/DIN EN 60747-5-5 Insulation Characteristics** | Description | Symbol | Characteristic | Unit | |---------------------------------------------------------------------------------|-------------------|----------------|-------------------| | Installation classification per DIN VDE 0110/1.89, Table 1 | | | | | for rated mains voltage ≤ 300 Vrms | | I - IV | | | for rated mains voltage ≤ 450 Vrms | | I - III | | | for rated mains voltage ≤ 600 Vrms | | I - II | | | Climatic Classification | | 55/125/21 | | | Pollution Degree (DIN VDE 0110/1.89) | | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 891 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method $b^{[2]} V_{IORM} \times 1.875 = V_{PR}$ , | $V_{PR}$ | 1670 | $V_{PEAK}$ | | 100% Production Test with t <sub>m</sub> = 10 sec, Partial discharge < 5 pC | | | | | Input to Output Test Voltage, Method $a^{[2]} V_{IORM} \times 1.5 = V_{PR}$ , | $V_{PR}$ | 1336 | $V_{PEAK}$ | | Type and Sample Test, t <sub>m</sub> = 60 sec, Partial discharge < 5 pC | | | | | Highest Allowable Overvoltage (Transient Overvoltage $t_{ini}$ = 60 sec) | $V_{IOTM}$ | 6000 | $V_{PEAK}$ | | Safety-limiting values – maximum values allowed in the event of a failure | | | | | Case Temperature | $T_S$ | 175 | °C | | Input Current <sup>[3]</sup> | Is, INPUT | 400 | mA | | Output Power <sup>[3]</sup> | Ps, output | 1200 | mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub> | >109 | Ω | #### Notes: - 1. Isolation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application. Surface Mount Classification is Class A in accordance with CECCOO802. - 2. Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section, (IEC/EN/DIN EN 60747-5-5) for a detailed description of Method a and Method b partial discharge test profiles. - 3. Refer to the following figure for dependence of $P_S$ and $I_S$ on ambient temperature. Figure 2. Dependence of safety limiting values on temperature. # **Insulation and Safety Related Specifications** | Parameter | Symbol | Value | Units | Conditions | |------------------------------------------------------|--------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air Gap (Clearance) | L(101) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External Tracking (Creepage) | L(102) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal Plastic Gap<br>(Internal Clearance) | | 0.5 | mm | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. | | Tracking Resistance<br>(Comparative Tracking Index) | CTI | >175 | Volts | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | | Material Group (DIN VDE 0110) | # **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Note | | | |-----------------------------------|------------------------------------------------------------|--------------------------------------|------------------------------------------|-------|------|--|--| | Storage Temperature | T <sub>S</sub> | -55 | 150 | °C | | | | | Operating Temperature | T <sub>A</sub> | -40 | 105 | °C | | | | | Output IC Junction Temperature | TJ | | 140 | °C | 4 | | | | Peak Output Current | I <sub>O(peak)</sub> | | 2.5 | Α | 5 | | | | Fault Output Current | I <sub>FAULT</sub> | | 8 | mA | | | | | Positive Input Supply Voltage | V <sub>CC1</sub> | -0.5 | 5.5V | Volts | | | | | Input Pin Voltages | V <sub>IN+</sub> , V <sub>IN-</sub> and V <sub>RESET</sub> | -0.5 | V <sub>CC1</sub> | Volts | | | | | Total Output Supply Voltage | (V <sub>CC2</sub> - V <sub>EE</sub> ) | -0.5 | 35 | Volts | | | | | Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>EE</sub> ) | -0.5 | 15 | Volts | 6 | | | | Positive Output Supply Voltage | $(V_{CC2} - V_E)$ | -0.5 | 35 - (V <sub>E</sub> - V <sub>EE</sub> ) | Volts | | | | | Gate Drive Output Voltage | $V_{o(peak)}$ | -0.5 | $V_{CC2}$ | Volts | | | | | Collector Voltage | V <sub>C</sub> | V <sub>EE</sub> + 5 V | V <sub>CC2</sub> | Volts | | | | | DESAT Voltage | V <sub>DESAT</sub> | V <sub>E</sub> | V <sub>E</sub> + 10 | Volts | | | | | Output IC Power Dissipation | P <sub>O</sub> | | 600 | mW | 4 | | | | Input IC Power Dissipation | P <sub>I</sub> | | 150 | mW | | | | | Solder Reflow Temperature Profile | See Package Ou | See Package Outline Drawings section | | | | | | # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | Notes | |--------------------------------|---------------------------------------|---------------------|------------------------------------------|-------|-------| | Input Supply Voltage | V <sub>CC1</sub> | 4.5 | 5.5 | Volts | 28 | | Total Output Supply Voltage | (V <sub>CC2</sub> - V <sub>EE</sub> ) | 15 | 30 | Volts | 9 | | Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>EE</sub> ) | 0 | 15 | Volts | 6 | | Positive Output Supply Voltage | (V <sub>CC2</sub> - V <sub>E</sub> ) | 15 | 30 – (V <sub>E</sub> - V <sub>EE</sub> ) | Volts | | | Collector Voltage | $V_{C}$ | V <sub>EE</sub> + 6 | $V_{CC2}$ | Volts | | | Operating Temperature | TA | -40 | 105 | °C | | # **Electrical Specifications** Recommended operating conditions unless otherwise specified: $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , all typical values at $T_A = 25^{\circ}\text{C}$ , $V_{CC1} = 5$ V, and $V_{CC2} - V_{EE} = 30$ V, $V_E - V_{EE} = 0$ V; all Minimum/Maximum specifications are at Recommended Operating Conditions. | Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note | |------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|----------------------|----------|----------------------------------------------------------------------------------------|-------------------|------------------------| | Logic Low Input Voltages | V <sub>IN+L</sub> , V <sub>IN-L</sub> ,<br>V <sub>RESETL</sub> | | | 0.8 | V | | | | | Logic High Input Voltages | V <sub>IN+H</sub> , V <sub>IN-H</sub> ,<br>V <sub>RESETH</sub> | 2.0 | | | V | | | | | Logic Low Input Currents | I <sub>IN+L</sub> , I <sub>IN-L</sub> ,<br>I <sub>RESETL</sub> | -0.5 | -0.4 | | mA | $V_{IN} = 0.4 V$ | | | | FAULT Logic Low Output<br>Current | IFAULTL | 5.0 | 12 | | mA | V <sub>FAULT</sub> = 0.4 V | 29 | | | FAULT Logic High Output<br>Current | I <sub>FAULTH</sub> | -40 | | | μΑ | V <sub>FAULT</sub> = V <sub>CC1</sub> | 30 | | | High Level Output Current | I <sub>OH</sub> | -0.5<br>-2.0 | -1.5 | | А | $V_{OUT} = V_{CC2} - 4 V$<br>$V_{OUT} = V_{CC2} - 15 V$ | 3, 8,<br>31 | 7<br>5 | | Low Level Output Current | I <sub>OL</sub> | 0.5<br>2.0 | 2.3 | | Α | $V_{OUT} = V_{EE} + 2.5 V$<br>$V_{OUT} = V_{EE} + 15 V$ | 4, 9,<br>32 | 7<br>5 | | Low Level Output Current | l <sub>OLF</sub> | 90 | 160 | 230 | mA | V <sub>OUT</sub> - V <sub>EE</sub> = 14 V | 5, 33 | 8 | | High Level Output Voltage | V <sub>OH</sub> | V <sub>C</sub> - 3.5 | V <sub>C</sub> - 2.5 | V <sub>C</sub> - 1.5 | V | I <sub>OUT</sub> = -100 mA | 6, 8, | 9, 10, 11 | | | | V <sub>C</sub> -2.9 | V <sub>C</sub> - 2.0 | V <sub>C</sub> - 1.2 | ٧ | I <sub>OUT</sub> = -650 μA | 34 | | | | | | | V <sub>C</sub> | V | I <sub>OUT</sub> = 0 | | | | Low Level Output Voltage | V <sub>OL</sub> | | 0.17 | 0.5 | V | I <sub>OUT</sub> = 100 mA | 7, 9, 35 | 26 | | High Level Input Supply<br>Current | I <sub>CC1H</sub> | | 17 | 22 | mA | $V_{IN+} = V_{CC1} = 5.5 \text{ V},$<br>$V_{IN-} = 0 \text{ V}$ | 10, 36 | | | Low Level Input Supply<br>Current | I <sub>CCIL</sub> | | 6 | 11 | mA | $V_{IN+} = V_{IN-} = 0 V,$<br>$V_{CC1} = 5.5 V,$ | 10, 37 | | | Output Supply Current | I <sub>CC2</sub> | | 2.5 | 5 | mA | V <sub>OUT</sub> open | 11, 12,<br>38, 39 | 11 | | Low Level Collector Current | I <sub>CL</sub> | | 0.3 | 1.0 | mA | I <sub>OUT</sub> = 0 | 15, 58 | 27 | | High Level Collector Current | I <sub>CH</sub> | | 0.3 | 1.3 | mA | I <sub>OUT</sub> = 0 | 15, 57 | 27 | | | | | 1.8 | 3.0 | mA | I <sub>OUT</sub> = -650 μA | 15, 56 | 27 | | V <sub>E</sub> Low Level Supply Current | I <sub>EL</sub> | -0.7 | -0.4 | 0 | mA | | 14, 60 | | | V <sub>E</sub> High Level Supply Current | I <sub>EH</sub> | -0.5 | -0.14 | 0 | mA | | 14, 59 | 25 | | Blanking Capacitor Charging<br>Current | Існс | -0.13<br>-0.18 | -0.25<br>-0.25 | -0.33<br>-0.33 | mA<br>mA | $V_{DESAT} = 0 - 6 V$<br>$V_{DESAT} = 0 - 6 V$ ,<br>$T_A = 25^{\circ}C - 105^{\circ}C$ | 13, 40 | 11, 12 | | Blanking Capacitor Discharge<br>Current | I <sub>DSCHG</sub> | 10 | 50 | | mA | V <sub>DESAT</sub> = 7 V | 41 | | | UVLO Threshold | V <sub>UVLO+</sub><br>V <sub>UVLO-</sub> | 11.6 | 12.3<br>11.1 | 13.5<br>12.4 | V<br>V | V <sub>OUT</sub> > 5 V<br>V <sub>OUT</sub> < 5 V | 42 | 9, 11, 13<br>9, 11, 14 | | UVLO Hysteresis | (V <sub>UVLO+</sub><br>V <sub>UVLO-</sub> ) | 0.4 | 1.2 | | V | | 42 | | | DESAT Threshold | V <sub>DESAT</sub> | 6.5 | 7.0 | 7.5 | V | V <sub>CC2</sub> - V <sub>E</sub> > V <sub>UVLO</sub> - | 16, 43 | 11 | | | | | | | | | | | # **Switching Specifications** Unless otherwise noted, all typical values at $T_A = 25$ °C, $V_{CC1} = 5$ V, and $V_{CC2}$ - $V_{EE} = 30$ V, $V_E$ - $V_{EE} = 0$ V; all Minimum/Maximum specifications are at Recommended Operating Conditions. | Parameter | Symbol | Min. | Тур.* | Max. | Units | Test Conditions | Fig. | Note | |----------------------------------------------------------------|-------------------------------------------------------|-------|-------|------|-------|--------------------------------------------------------------------------------|------------------------|-------| | V <sub>IN</sub> to High Level Output<br>Propagation Delay Time | t <sub>PLH</sub> | 0.10 | 0.30 | 0.50 | μs | Rg = $10 \Omega$<br>Cg = $10 nF$ | 17,18,19,<br>20,21,22, | 15 | | V <sub>IN</sub> to Low Level Output<br>Propagation Delay Time | t <sub>PHL</sub> | 0.10 | 0.32 | 0.5 | μs | f = 10 kHz<br>Duty Cycle = 50% | 44, 53, 54 | | | Pulse Width Distortion | PWD | -0.30 | 0.02 | 0.30 | μs | | | 16,17 | | Propagation Delay Difference<br>Between Any 2 Parts | (t <sub>PHL</sub> -t <sub>PLH</sub> ) P <sub>DD</sub> | -0.35 | | 0.35 | μs | _ | | 17,18 | | 10% to 90% Rise Time | t <sub>r</sub> | | 0.1 | | μs | | 44 | | | 90% to 10% Fall Time | t <sub>f</sub> | | 0.1 | | μs | | 44 | | | DESAT Sense to 90% V <sub>OUT</sub><br>Delay | t <sub>DESAT(90%)</sub> | | 0.3 | 0.5 | μs | Rg = $10 \Omega$<br>Cg = $10 nF$ | 23, 55 | 19 | | DESAT Sense to 10% V <sub>OUT</sub><br>Delay | t <sub>DESAT(10%)</sub> | | 2.0 | 3.0 | μs | $V_{CC2} - V_{EE} = 30 \text{ V}$ | 24, 26, 27<br>45, 55 | _ | | DESAT Sense to Low Level<br>FAULT Signal Delay | t <sub>DESAT(FAULT)</sub> | | 1.8 | 5 | μs | | 25, 46, 55 | 20 | | DESAT Sense to DESAT Low<br>Propagation Delay | t <sub>DESAT(LOW)</sub> | | 0.25 | | μs | | 55 | 21 | | RESET to High Level FAULT<br>Signal Delay | t <sub>RESET(FAULT)</sub> | 3 | 7 | 20 | μs | | 28, 47, 55 | 22 | | RESET Signal Pulse Width | PWRESET | 0.1 | | | μs | | | | | UVLO to VOUT High Delay | t <sub>UVLO ON</sub> | | 4.0 | | μs | V <sub>CC2</sub> = 1.0 ms ramp | 48 | 13 | | UVLO to VOUT Low Delay | t <sub>UVLO</sub> OFF | | 6.0 | | μs | | | 14 | | Output High Level Common<br>Mode Transient Immunity | CM <sub>H</sub> | 15 | 30 | | kV/μs | T <sub>A</sub> = 25°C,<br>V <sub>CM</sub> = 1500 V,<br>V <sub>CC2</sub> = 30 V | 49, 50, 51,<br>52 | 23 | | Output Low Level Common<br>Mode Transient Immunity | CM <sub>L</sub> | 15 | 30 | | kV/μs | $T_A = 25$ °C,<br>$V_{CM} = 1500 \text{ V},$<br>$V_{CC2} = 30 \text{ V}$ | _ | 24 | #### Notes: - In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥4500 Vrms for 1 second (leakage detection current limit, I<sub>I-O</sub> ≤ 5 μA). - 2. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to your equipment level safety specification or IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table. - 3. Device considered a two terminal device: pins 1 8 shorted together and pins 9 12 shorted together. - 4. In order to achieve the absolute maximum power dissipation specified, pins 1, 9, and 12 require ground plane connections and may require airflow. See the Thermal Model section in the application notes at the end of this data sheet for details on how to estimate junction temperature and power dissipation. In most cases the absolute maximum output IC junction temperature is the limiting factor. The actual power dissipation achievable will depend on the application environment (PCB Layout, air flow, part placement, etc.). See the Recommended PCB Layout section in the application notes for layout considerations. Output IC power dissipation is derated linearly at 10 mW/°C above 90°C. Input IC power dissipation does not require de-rating. - 5. Maximum pulse width = $10 \mu s$ , maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with IO peak minimum = 2.0 A. See Applications section for additional details on $I_{OH}$ peak. De-rate linearly from 3.0 A at +25°C to 2.5 A at +105°C. This compensates for increased $I_{OPEAK}$ due to changes in $V_{OL}$ over temperature. - 6. This supply is optional. Required only when negative gate drive is implemented. - 7. Maximum pulse width = $50 \mu s$ , maximum duty cycle = 0.5%. - 8. See the Slow IGBT Gate Discharge During Fault Condition section in the applications notes at the end of this data sheet for further details. - 9. 15 V is the recommended minimum operating positive supply voltage ( $V_{CC2} V_E$ ) to ensure adequate margin in excess of the maximum $V_{UVLO+}$ threshold of 13.5 V. For High Level Output Voltage testing, $V_{OH}$ is measured with a dc load current. When driving capacitive loads, $V_{OH}$ will approach $V_{CC}$ as $I_{OH}$ approaches zero units. - 10. Maximum pulse width = 1.0 ms, maximum duty cycle = 20%. - 11. Once $V_{OUT}$ of the ACPL-36JV is allowed to go high ( $V_{CC2}$ $V_E$ > $V_{UVLO}$ ), the DESAT detection feature of the ACPL-36JV will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once $V_{UVLO+}$ > 11.6 V, DESAT will remain functional until $V_{UVLO-}$ < 12.4 V. Thus, the DESAT detection and UVLO features of the ACPL-36JV work in conjunction to ensure constant IGBT protection. - 12. See the Blanking Time Control section in the applications notes at the end of this data sheet for further details. - 13. This is the "increasing" (i.e. turn-on or "positive going" direction) of $V_{CC2}$ $V_E$ . - 14. This is the "decreasing" (i.e. turn-off or "negative going" direction) of $V_{CC2}$ $V_E$ . - 15. This load condition approximates the gate load of a 1200 V/75A IGBT. - 16. Pulse Width Distortion (PWD) is defined as $|t_{PHL} t_{PLH}|$ for any given unit. - 17. As measured from V<sub>IN+</sub>, V<sub>IN-</sub> to V<sub>OUT</sub>. - 18. The difference between tpHL and tpLH between any two ACPL-36JV parts under the same test conditions. - 19. Supply Voltage Dependent. - 20. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low. - 21. This is the amount of time the DESAT threshold must be exceeded before V<sub>OUT</sub> begins to go low, and the FAULT output to go low. - 22. This is the amount of time from when RESET is asserted low, until FAULT output goes high. The minimum specification of 3 μs is the guaranteed minimum FAULT signal pulse width when the ACPL-36JV is configured for Auto-Reset. See the Auto-Reset section in the applications notes at the end of this data sheet for further details. - 23. Common mode transient immunity in the high state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in the high state (i.e., $V_O > 15$ V or FAULT > 2 V). A 100 pF and a $3K\Omega$ pull-up resistor is needed in fault detection mode. - 24. Common mode transient immunity in the low state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a low state (i.e., $V_{O} < 1.0 \text{ V}$ or FAULT < 0.8 V). - 25. Does not include LED2 current during fault or blanking capacitor discharge current. - 26. To clamp the output voltage at $V_{CC}$ 3 $V_{BE}$ , a pull-down resistor between the output and $V_{EE}$ is recommended to sink a static current of 650 $\mu$ A while the output is high. See the Output Pull-Down Resistor section in the application notes at the end of this data sheet if an output pull-down resistor is not used. - 27. The recommended output pull-down resistor between $V_{OUT}$ and $V_{EE}$ does not contribute any output current when $V_{OUT} = V_{EE}$ . - 28. In most applications $V_{CC1}$ will be powered up first (before $V_{CC2}$ ) and powered down last (after $V_{CC2}$ ). This is desirable for maintaining control of the IGBT gate. In applications where $V_{CC2}$ is powered up first, it is important to ensure that Vin+ remains low until $V_{CC1}$ reaches the proper operating voltage (minimum 4.5 V) to avoid any momentary instability at the output during $V_{CC1}$ ramp-up or ramp-down. Figure 3. $I_{OH}$ vs. temperature. Figure 5. I<sub>OLF</sub> vs. V<sub>OUT</sub>. Figure 7. V<sub>OL</sub> vs. Temperature. Figure 4. $I_{\text{OL}}$ vs. temperature. Figure 6. V<sub>OH</sub> vs. Temperature. Figure 8. V<sub>OH</sub> vs. I<sub>OH</sub>. Figure 9. V<sub>OL</sub> vs. I<sub>OL</sub>. Figure 11. I<sub>CC2</sub> vs. temperature. Figure 13. I<sub>CHG</sub> vs. temperature. Figure 10. I<sub>CC1</sub> vs. temperature. Figure 12. I<sub>CC2</sub> vs. V<sub>CC2</sub>. Figure 14. $I_{\text{E}}$ vs. temperature. Figure 15. I<sub>C</sub> vs. I<sub>OUT</sub>. Figure 17. Propagation delay vs. temperature. Figure 19. $V_{\text{IN}}$ to high propagation delay vs. temperature. Figure 16. DESAT threshold vs. temperature. Figure 18. Propagation delay vs. supply voltage. Figure 20. $\ensuremath{V_{\text{IN}}}$ to low propagation delay vs. temperature. Figure 21. Propagation delay vs. load capacitance. Figure 22. Propagation delay vs. load resistance. Figure 23. DESAT sense to 90% Vout delay vs. temperature. Figure 24. DESAT sense to 10% Vout delay vs. temperature. Figure 25. DESAT sense to low level fault signal delay vs. temperature. Figure 26. DESAT sense to 10% Vout delay vs. load capacitance. Figure 28. RESET to high level fault signal delay vs. temperature. # **Test Circuit Diagrams** Figure 29. IFAULTL test circuit. Figure 30. IFAULTH test circuit. Figure 31. I<sub>OH</sub> pulsed test circuit. Figure 32. $I_{OL}$ pulsed test circuit. Figure 33. l<sub>OLF</sub> test circuit. Figure 34. V<sub>OH</sub> pulsed test circuit. Figure 35. V<sub>OL</sub> test circuit. Figure 36. I<sub>CC1H</sub> test circuit. Figure 37. I<sub>CC1L</sub> test circuit. Figure 38. $I_{\text{CC2H}}$ test circuit. Figure 39. I<sub>CC2L</sub> test circuit. Figure 40. I<sub>CHG</sub> pulsed test circuit. Figure 41. I<sub>DSCHG</sub> test circuit. Figure 42. UVLO threshold test circuit. Figure 43. DESAT threshold test circuit. Figure 44. t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>r</sub>, t<sub>f</sub> test circuit. Figure 45. t<sub>DESAT</sub>(10%) test circuit. Figure 46. $t_{DESAT}(FAULT)$ test circuit. Figure 47. t<sub>RESET</sub>(FAULT) test circuit. Figure 48. UVLO delay test circuit. Figure 49. CMR test circuit, LED2 off. Figure 50. CMR test circuit, LED2 on. Figure 51. CMR test circuit, LED1 off. Figure 52. CMR test circuit, LED1 on. Figure 53. $V_{\text{OUT}}$ propagation delay waveforms, noninverting configuration. Figure 54. $V_{\text{OUT}}$ propagation delay waveforms, inverting configuration. Figure 55. Desat, V<sub>OUT</sub>, fault, reset delay waveforms. Figure 56. I<sub>CH</sub> test circuit. Figure 57. I<sub>CH</sub> test circuit. Figure 58. I<sub>CL</sub> test circuit. Figure 59. $I_{EH}$ test circuit. Figure 60. $I_{\text{EL}}$ test circuit. # **Typical Application/Operation** #### **Introduction to Fault Detection and Protection** The power stage of a typical three phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase and/or rail supply short circuits due to user misconnect or bad wiring, control signal failures due to noise or computational errors, overload conditions induced by the load, and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector to emitter voltage rises above the saturation voltage level. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn--off the overcurrents during a fault condition. A circuit providing fast local fault detection and shutdown is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features which this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size. #### **Applications Information** The ACPL-36JV satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and an optically isolated fault status feedback signal into a single 16-pin surface mount package. The fault detection method, which is adopted in the ACPL-36JV, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false 'fault' signals. The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-36JV limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly- conservative overcurrent threshold is not needed to protect the IGBT. # **Recommended Application Circuit** The ACPL-36JV has both inverting and non-inverting gate control inputs, an active low reset input, and an open collector fault output suitable for wired 'OR' applications. The recommended application circuit shown in Figure 61 illustrates a typical gate drive implementation using the ACPL-36JV. The four supply bypass capacitors (0.1 $\mu$ F) provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (5 mA) power supply suffices. The desat diode and 100pF capacitor are the necessary external components for the fault detection circuitry. The gate resistor (10 $\Omega$ ) serves to limit gate charge current and indirectly control the IGBT collector voltage rise and fall times. The open collector fault output has a passive 3.3 k $\Omega$ pull-up resistor and a 330 pF filtering capacitor. A clamping diode between $V_{\text{CC1}}$ and RESET will prevent positive going voltage noises affecting the FAULT status. A 47 k $\Omega$ pulldown resistor on $V_{OUT}$ provides a more predictable high level output voltage ( $V_{OH}$ ). In this application, the IGBT gate driver will shut down when a fault is detected and will not resume switching until the microcontroller applies a reset signal. Figure 61. Recommended application circuit. ## **Description of Operation/Timing** Figure 62 illustrates input and output waveforms under the conditions of normal operation, a desat fault condition, and normal reset behavior. # **Normal Operation** During normal operation, $V_{OUT}$ of the ACPL-36JV is controlled by either $V_{IN+}$ or $V_{IN-}$ , with the IGBT collector-to-emitter voltage being monitored through $D_{DESAT}$ . The FAULT output is high and the RESET input should be held high. See Figure 62. #### **Fault Condition** When the voltage on the DESAT pin exceeds 7 V while the IGBT is on, V<sub>OUT</sub> is slowly brought low in order to "softly" turn-off the IGBT and prevent large di/dt induced voltages. Also activated is an internal feedback channel which brings the FAULT output low for the purpose of notifying the micro-controller of the fault condition. See Figure 62. #### Reset The $\overline{\text{FAULT}}$ output remains low until $\overline{\text{RESET}}$ is brought low. See Figure 62. While asserting the $\overline{\text{RESET}}$ pin (LOW), the input pins must be asserted for an output low state (V<sub>IN+</sub> is LOW or V<sub>IN-</sub> is HIGH). This may be accomplished either by software control (i.e. of the microcontroller) or hardware control (see Figures 71 and 72). Figure 62. Timing diagram. # **Slow IGBT Gate Discharge During Fault Condition** When a desaturation fault is detected, a weak pull-down device in the ACPL-36JV output drive stage will turn on to 'softly' turn off the IGBT. This device slowly discharges the IGBT gate to prevent fast changes in drain current that could cause damaging voltage spikes due to lead and wire inductance. During the slow turn off, the large output pull-down device remains off until the output voltage falls below $V_{\text{EE}} + 2$ Volts, at which time the large pull down device clamps the IGBT gate to $V_{\text{EE}}$ . ## **DESAT Fault Detection Blanking Time** The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT theshold. This time period, called the DESAT blanking time, is controlled by the internal DESAT charge current, the DESAT voltage threshold, and the external DESAT capacitor. The nominal blanking time is calculated in terms of external capacitance ( $C_{BLANK}$ ), FAULT threshold voltage ( $V_{DESAT}$ ), and DESAT charge current (ICHG) as $t_{BLANK} = C_{BLANK} \times V_{DESAT} / t_{CHG}$ . The nominal blanking time with the recommended 100 pF capacitor is 100 pF \* 7 V / 250 A = 2.8 µsec. The capacitance value can be scaled slightly to adjust the blanking time, though a value smaller than 100 pF is not recommended. This nominal blanking time also represents the longest time it will take for the ACPL-36JV to respond to a DESAT fault condition. If the IGBT is turned on while the collector and emitter are shorted to the supply rails (switching into a short), the soft shut-down sequence will begin after approximately 3 $\mu$ sec. If the IGBT collector and emitter are shorted to the supply rails after the IGBT is already on, the response time will be much quicker due to the parasitic parallel capacitance of the DESAT diode. The recommended 100 pF capacitor should provide adequate blanking as well as fault response times for most applications. #### **Under Voltage Lockout** The ACPL-36JV Under Voltage Lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-36JV output low during power-up. IGBTs typically require gate voltages of $15\,V$ to achieve their rated $V_{CE(ON)}$ voltage. At gate voltages below $13\,V$ typically, their on-voltage increases dramatically, especially at higher currents. At very low gate voltages (below $10\,V$ ), the IGBT may operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply ( $V_{CC2}$ ) is applied. Once $V_{CC2}$ exceeds $V_{UVLO+}$ (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals. As $V_{CC2}$ is increased from 0 V (at some level below $V_{UVLO+}$ ), first the DESAT protection circuitry becomes active. As $V_{CC2}$ is further increased (above $V_{UVLO+}$ ), the UVLO clamp is released. Before the time the UVLO clamp is released, the DESAT protection is already active. Therefore, the UVLO and DESAT FAULT DETECTION features work together to provide seamless protection regardless of supply voltage ( $V_{CC2}$ ). #### **Behavioral Circuit Schematic** The functional behavior of the ACPL-36JV is represented by the logic diagram in Figure 63 which fully describes the interaction and sequence of internal and external signals in the ACPL-36JV. ## Input IC In the normal switching mode, no output fault has been detected, and the low state of the fault latch allows the input signals to control the signal LED. The fault output is in the open-collector state, and the state of the Reset pin does not affect the control of the IGBT gate. When a fault is detected, the FAULT output and signal input are both latched. The fault output changes to an active low state, and the signal LED is forced off (output LOW). The latched condition will persist until the Reset pin is pulled low. #### **Output IC** Three internal signals control the state of the driver output: the state of the signal LED, as well as the UVLO and Fault signals. If no fault on the IGBT collector is detected, and the supply voltage is above the UVLO threshold, the LED signal will control the driver output state. The driver stage logic includes an interlock to ensure that the pull-up and pull-down devices in the output stage are never on at the same time. If an undervoltage condition is detected, the output will be actively pulled low by the 50x DMOS device, regardless of the LED state. If an IGBT desaturation fault is detected while the signal LED is on, the Fault signal will latch in the high state. The triple darlington AND the 50x DMOS device are disabled, and a smaller 1x DMOS pull-down device is activated to slowly discharge the IGBT gate. When the output drops below two volts, the 50x DMOS device again turns on, clamping the IGBT gate firmly to Vee. The Fault signal remains latched in the high state until the signal LED turns off. Figure 63. Behavioral circuit schematic Figure 64. Output pull-down resistor. Figure 65. DESAT pin protection. Figure 66. FAULT Pin CMR protection. # **Other Recommended Components** The application circuit in Figure 61 includes an output pull-down resistor, a DESAT pin protection resistor, a FAULT pin capacitor (330 pF), and a FAULT pin pull-up resistor. #### **Output Pull-Down Resistor** During the output high transition, the output voltage rapidly rises to within 3 diode drops of $V_{CC2}$ . If the output current then drops to zero due to a capacitive load, the output voltage will slowly rise from roughly $V_{CC2}$ -3( $V_{BE}$ ) to $V_{CC2}$ within a period of several microseconds. To limit the output voltage to $V_{CC2}$ -3( $V_{BE}$ ), a pull-down resistor between the output and $V_{EE}$ is recommended to sink a static current of several 650 $\mu$ A while the output is high. Pull-down resistor values are dependent on the amount of positive supply and can be adjusted according to the formula, $R_{pull-down} = [V_{CC2}$ -3 \* ( $V_{BE}$ )] / 650 $\mu$ A. #### **DESAT Pin Protection** The freewheeling of flyback diodes connected across the IGBTs can have large instantaneous forward voltage transients which greatly exceed the nominal forward voltage of the diode. This may result in a large negative voltage spike on the DESAT pin which will draw substantial current out of the IC if protection is not used. To limit this current to levels that will not damage the IC, a 100 ohm resistor should be inserted in series with the DESAT diode. The added resistance will not alter the DESAT threshold or the DESAT blanking time. # Pull-up Resistor on FAULT Pin The FAULT pin is an open-collector output and therefore requires a pull-up resistor to provide a high-level signal. # Capacitor on FAULT Pin for High CMR Rapid common mode transients can affect the fault pin voltage while the fault output is in the high state. A 330 pF capacitor (Fig. 66) should be connected between the fault pin and ground to achieve adequate CMOS noise margins at the specified CMR value of 15 kV/ $\mu$ s. The added capacitance does not increase the fault output delay when a desaturation condition is detected. ## **Protection on RESET Pin for High CMR** Large voltage spike on RESET due to excessive switching noise coupling could trigger false FAULT output signal. In such cases connecting a 330pF filtering capacitor between RESET and GROUND or a clamping diode between RESET to V<sub>CC1</sub> will eliminate the false FAULT signal. # **Driving with Standard CMOS/TTL for High CMR** Capacitive coupling from the isolated high voltage circuitry to the input referred circuitry is the primary CMR limitation. This coupling must be accounted for to achieve high CMR performance. The input pins $V_{\rm IN+}$ and $V_{\rm IN-}$ must have active drive signals to prevent unwanted switching of the output under extreme common mode transient conditions. Input drive circuits that use pull-up or pull-down resistors, such as open collector configurations, should be avoided. Standard CMOS or TTL drive circuits are recommended. # **User-Configuration of the ACPL-36JV Input Side** The $V_{\text{IN+}}$ , $V_{\text{IN-}}$ , $\overline{\text{FAULT}}$ and $\overline{\text{RESET}}$ input pins make a wide variety of gate control and fault configurations possible, depending on the motor drive requirements. The ACPL-36JV has both inverting and nonninverting gate control inputs, an open collector fault output suitable for wired 'OR' applications and an active low reset input. # Driving Input of ACPL-36JV in Non-Inverting/ Inverting Mode The Gate Drive Voltage Output of the ACPL-36JV can be configured as inverting or non-inverting using the $V_{IN-}$ and $V_{IN+}$ inputs. As shown in Figure 67, when a non-inverting configuration is desired, $V_{IN-}$ is held low by connecting it to GND1 and $V_{IN+}$ is toggled. As shown in Figure 68, when an inverting configuration is desired, $V_{IN+}$ is held high by connecting it to $V_{CC1}$ and $V_{IN-}$ is toggled. ## Local Shutdown, Local Reset As shown in Figure 69, the fault output of each ACPL-36JV gate driver is polled separately, and the individual reset lines are asserted low independently to reset the motor controller after a fault condition. #### Global-Shutdown, Global Reset As shown in Figure 70, when configured for inverting operation, the ACPL-36JV can be configured to shutdown automatically in the event of a fault condition by tying the FAULT output to V<sub>IN+</sub>. For high reliability drives, the open collector FAULT outputs of each ACPL-36JV can be wire 'OR'ed together on a common fault bus, forming a single fault bus for interfacing directly to the micro-controller. When any of the six gate drivers detects a fault, the fault output signal will disable all six ACPL-36JV gate drivers simultaneously and thereby provide protection against further catastrophic failures. Figure 67. Typical input configuration, noninverting. Figure 68. Typical Input Configuration, Inverting. Figure 69. Local shutdown, local reset configuration. #### **Auto-Reset** As shown in Figure 71, when the inverting V<sub>IN-</sub> input is connected to ground (non-inverting configuration), the ACPL-36JV can be configured to reset automatically by connecting RESET to V<sub>IN+</sub>. In this case, the gate control signal is applied to the non-inverting input as well as the reset input to reset the fault latch every switching cycle. During normal operation of the IGBT, asserting the reset input low has no effect. Following a fault condition, the gate driver remains in the latched fault state until the gate control signal changes to the 'gate low' state and resets the fault latch. If the gate control signal is a continuous PWM signal, the fault latch will always be reset by the next time the input signal goes high. This configuration protects the IGBT on a cycle-by-cycle basis and automatically resets before the next 'on' cycle. The fault outputs can be wire 'OR'ed together to alert the microcontroller, but this signal would not be used for control purposes in this (Auto-Reset) configuration. When the ACPL-36JV is configured for Auto-Reset, the guaranteed minimum FAULT signal pulse width is 3 μs. #### **Resetting Following a Fault Condition** To resume normal switching operation following a fault condition (FAULT output low), the RESET pin must first be asserted low in order to release the internal fault latch and reset the FAULT output (high). Prior to asserting the RESET pin low, the input (V<sub>IN</sub>) switching signals must be configured for an output (VOL) low state. This can be handled directly by the microcontroller or by hardwiring to synchronize the RESET signal with the appropriate input signal. Figure 72a shows how to connect the RESET to the V<sub>IN+</sub> signal for safe automatic reset in the non-inverting input configuration. Figure 72b shows how to configure the V<sub>IN+</sub>/RESET signals so that a RESET signal from the microcontroller causes the input to be in the "outputoff" state. Similarly, Figures 72c and 72d show automatic RESET and microcontroller RESET safe configurations for the inverting input configuration. Figure 70. Global-shutdown, global reset configuration. Figure 72a. Safe hardware reset for non-inverting input configuration (automatically resets for every $V_{\rm IN+}$ input). Figure 71. Auto-reset configuration. Figure 72b. Safe hardware reset for non-inverting input configuration. Figure 72c. Safe hardware reset for inverting input configuration. Figure 72d. Safe hardware reset for inverting input configuration (automatically resets for every V<sub>IN</sub>. input). Figure 73. Use of RC to further limit I<sub>ON,PEAK</sub>. #### **V**<sub>E</sub> 16 100pF\_\_ $V_{LED2+}$ 15 DESAT MJD44H11 or V<sub>CC2</sub> 13 D44VH10 V<sub>EE</sub> 12 Vc 11 10Ω Vout 10 10nF MJD45H11 or D45VH10 V<sub>EE</sub> 9 15V Figure 74. Current buffer for increased drive current # **Higher Output Current Using an External Current Buffer:** To increase the IGBT gate drive current, a non-inverting current buffer (such as the npn/pnp buffer shown in Figure 74) may be used. Inverting types are not compatible with the de-saturation fault protection circuitry and should be avoided. To preserve the slow IGBT turn-off feature during a fault condition, a 10 nF capacitor should be connected from the buffer input to $V_{EE}$ and a 10 W resistor inserted between the output and the common npn/pnp base. The MJD44H11/MJD45H11 pair is appropriate for currents up to 8A maximum. The D44VH10/ D45VH10 pair is appropriate for currents up to 15 A maximum. #### **DESAT Diode and DESAT Threshold** The DESAT diode's function is to conduct forward current, allowing sensing of the IGBT's saturated collector-toemitter voltage, V<sub>CESAT</sub>, (when the IGBT is "on") and to block high voltages (when the IGBT is "off"). During the short period of time when the IGBT is switching, there is commonly a very high dV<sub>CE</sub>/dt voltage ramp rate across the IGBT's collector-to-emitter. This results in I<sub>CHARGE</sub> (= C<sub>D-DESAT</sub> x dV<sub>CE</sub>/dt) charging current which will charge the blanking capacitor, C<sub>BLANK</sub>. In order to minimize this charging current and avoid false DESAT triggering, it is best to use fast response diodes. Listed in the below table are fast-recovery diodes that are suitable for use as a DESAT diode (D<sub>DESAT</sub>). In the recommended application circuit shown in Figure 61, the voltage on pin 14 (DESAT) is $V_{DESAT} = V_F + V_{CE}$ , (where $V_F$ is the forward ON voltage of $D_{DESAT}$ and $V_{CE}$ is the IGBT collector-to-emitter voltage). The value of VCE which triggers DESAT to signal a FAULT condition, is nominally 7V - V<sub>F</sub>. If desired, this DESAT threshold voltage can be decreased by using multiple DESAT diodes in series. If *n* is the number of DESAT diodes then the nominal threshold value becomes V<sub>CE,FAULT(TH)</sub> = 7 V – n x V<sub>F</sub>. In the case of using two diodes instead of one, diodes with half of the total required maximum reversevoltage rating may be chosen. | | | Max. Reverse Voltage Rating | | | | |-------------|----------------------|-----------------------------|--------------------------|---------------------------|--| | Part Number | Manufacturers | t <sub>rr</sub> (ns) | V <sub>RRM</sub> (Volts) | Package Type | | | MUR1100E | ON Semiconductor | 75 | 1000 | 59-04 (axial leaded) | | | MURS160T3G | ON Semiconductor | 75 | 600 | Case 403A (surface mount) | | | UF4007 | Vishay General Semi. | 75 | 1000 | DO-204AL (axial leaded) | | | BYV26E | Vishay General Semi. | 75 | 1000 | SOD57 (axial leaded) | | #### **Power Considerations** # Operating Within the Maximum Allowable Power Ratings (Adjusting Value of $R_{\rm G}$ ): When choosing the value of R<sub>G</sub>, it is important to confirm that the power dissipation of the ACPL-36JV is within the maximum allowable power rating. The steps for doing this are: - 1. Calculate the minimum desired R<sub>G</sub>; - 2. Calculate total power dissipation in the part referring to Figure 76. (Average switching energy supplied to ACPL-36JV per cycle vs. $R_G$ plot); - 3. Compare the input and output power dissipation calculated in step #2 to the maximum recommended dissipation for the ACPL-36JV. (If the maximum recommended level has been exceeded, it may be necessary to raise the value of R<sub>G</sub> to lower the switching power and repeat step #2.) As an example, the total input and output power dissipation can be calculated given the following conditions: - I<sub>ON, MAX</sub> ~ 2.0 A - V<sub>CC2</sub> = 18 V - V<sub>EE</sub> = -5 V - f<sub>CARRIER</sub> = 10 kHz #### Step 1: Calculate R<sub>G</sub> minimum from I<sub>OL</sub> peak specification: To find the peak charging $I_{OL}$ assume that the gate is initially charged the steady-state value of $V_{EE}$ . Therefore apply the following relationship: $$R_{G} = \frac{[V_{OH}@650 \, \mu A - (V_{OL} + V_{EE})]}{I_{OL, PEAK}}$$ $$= \frac{[V_{CC2} - 1 - (V_{OL} + V_{EE})]}{I_{OL, PEAK}}$$ $$= \frac{18 \, V - 1 \, V - (1.5 \, V + (-5 \, V))}{2.0 \, A}$$ $$= 10.25 \, \Omega$$ ≈ 10.5 Ω (for a 1% resistor) (Note from Figure 75 that the real value of $I_{OL}$ may vary from the value calculated from the simple model shown.) # Step 2: Calculate total power dissipation in the ACPL-36JV: The ACPL-36JV total power dissipation ( $P_T$ ) is equal to the sum of the input-side power ( $P_I$ ) and output-side power ( $P_O$ ): $$P_T = P_I + P_O$$ $P_I = I_{CC1} * V_{CC1}$ $P_O = P_{O(BIAS)} + P_{O(SWTICH)}$ $= I_{CC2} * (V_{CC2} - V_{EE}) + E_{SWITCH} * f_{SWITCH}$ where. $P_{O (BIAS)}$ = steady-state power dissipation in the ACPL-36JV due to biasing the device. $P_{O (SWITCH)}$ = transient power dissipation in the ACPL-36JV due to charging and discharging power device gate. $E_{SWITCH}$ = Average Energy dissipated in ACPL-36JV due to switching of the power device over one switching cycle ( $\mu$ J/cycle). $f_{SWITCH}$ = average carrier signal frequency. Figure 75. Typical peak $I_{ON}$ and $I_{OFF}$ currents vs. Rg (for ACPL-36JV output driving an IGBT rated at 600 V/100 A). For $R_G=10.5$ , the value read from Figure 76 is $E_{SWITCH}=6.05~\mu J$ . Assume a worst-case average $I_{CC1}=16.5~mA$ (which is given by the average of $I_{CC1H}$ and $I_{CC1L}$ ). Similarly the average $I_{CC2}=5.5~mA$ . $$P_{I}$$ = 16.5 mA \* 5.5 V = 90.8 mW $P_{O}$ = $P_{O(BIAS)} + P_{O(SWITCH)}$ = 5.5 mA \* (18 V - (-5 V)) + 6.051 $\mu$ J \* 10 kHz = 126.5 mW + 60.51 mW = 187.01 mW # Step 3: Compare the calculated power dissipation with the absolute maximum values for the ACPL-36JV: For the example, $P_I = 90.8 \text{ mW} < 150 \text{ mW} \text{ (abs. max.) } 0K$ $P_O = 187.01 \text{ mW} < 600 \text{ mW} \text{ (abs. max.) } 0K$ Therefore, the power dissipation absolute maximum rating has not been exceeded for the example. Please refer to the following *Thermal Model* section for an explanation on how to calculate the maximum junction temperature of the ACPL-36JV for a given PC board layout configuration. Figure 76. Switching energy plot for calculating average P<sub>switch</sub> (for ACPL-36JV output driving an IGBT rated at 600 V/100 A). ## **Thermal Model** The ACPL-36JV is designed to dissipate the majority of the heat through pins 1 for the input IC and pins 9 and 12 for the output IC. (There are two $V_{EE}$ pins on the output side, pins 9 and 12, for this purpose.) Heat flow through other pins or through the package directly into ambient are considered negligible and not modeled here. In order to achieve the power dissipation specified in the absolute maximum specification, it is imperative that pins 1, 9, and 12 have ground planes connected to them. As long as the maximum power specification is not exceeded, the only other limitation to the amount of power one can dissipate is the absolute maximum junction temperature specification of 140°C. The junction temperatures can be calculated with the following equations: $$T_{ji} = P_i (\theta_{i1} + \theta_{1A}) + T_A$$ $T_{jo} = P_o (\theta_{09,12} + \theta_{9,12A}) + T_A$ where $P_i$ = power into input IC and $P_o$ = power into output IC. Since $\theta_{1A}$ and $\theta_{9,12A}$ are dependent on PCB layout and airflow, their exact number may not be available. Therefore, a more accurate method of calculating the junction temperature is with the following equations: $$T_{ji} = P_i \theta_{i1} + T_{P1}$$ $T_{jo} = P_o \theta_{o9,12} + T_{P9,12}$ These equations, however, require that the pin 1 and pins 9, 12 temperatures be measured with a thermal couple on the pin at the ACPL-36JV package edge. $P_i = 90.8$ mW, $P_o = 314$ mW, $T_A = 105$ °C, and assuming the thermal model shown in Figure 77 below. $$T_{ji} = (90.8 \text{ mW})(60^{\circ}\text{C/W} + 50^{\circ}\text{C/W}) + 105^{\circ}\text{C} = 115^{\circ}\text{C}$$ $T_{jo} = (187.01 \text{ mW})(30^{\circ}\text{C/W} + 50^{\circ}\text{C/W}) + 105^{\circ}\text{C} = 120^{\circ}\text{C}$ If we, however, assume a worst case PCB layout and no air flow where the estimated *q1A* and *q9,12A* are 100°C/W. Then the junction temperatures become $$\begin{split} T_{ji} &= (90.8 \text{ mW})(60^{\circ}\text{C/W} + 100^{\circ}\text{C/W}) + 105^{\circ}\text{C} = 120^{\circ}\text{C} \\ T_{jo} &= (187.01 \text{ mW})(30^{\circ}\text{C/W} + 100^{\circ}\text{C/W}) + 105^{\circ}\text{C} = 129^{\circ}\text{C} \end{split}$$ both of which are within the absolute maximum specification of 140°C. If the calculated junction temperatures for the thermal model in Figure 77 is higher than 140°C, the pin temperature for pins 9 and 12 should be measured (at the package edge) under worst case operating environment for a more accurate estimate of the junction temperatures. From the earlier power dissipation calculation example: $T_{ii}$ = junction temperature of input side IC $T_{io}$ = junction temperature of output side IC $T_{P1}$ = pin 1 temperature at package edge $T_{P9,12}$ = pin 9 and 12 temperature at package edge $\theta_{l1}$ = input side IC to pin 1 thermal resistance $\theta_{19,12}$ = output side IC to pin 9 and 12 thermal resistance $\theta_{1A}$ = pin 1 to ambient thermal resistance $\theta_{9,12A}$ = pin 9 and 12 to ambient thermal resistance \* The $\theta_{1A}$ and $\theta_{9,12A}$ values shown here are for PCB layouts shown in Figure 77 with reasonable air flow. This value may increase or decrease by a factor of 2 depending on PCB layout and/or airflow. Figure 77. Thermal Model for ACPL-36JV # **Printed Circuit Board Layout Considerations** Adequate spacing should always be maintained between the high voltage isolated circuitry and any input referenced circuitry. Care must be taken to provide the same minimum spacing between two adjacent high-side isolated regions of the printed circuit board. Insufficient spacing will reduce the effective isolation and increase parasitic coupling that will degrade CMR performance. The placement and routing of supply bypass capacitors requires special attention. During switching transients, the majority of the gate charge is supplied by the bypass capacitors. Maintaining short bypass capacitor trace lengths will ensure low supply ripple and clean switching waveforms. See Figure 79A. Bypass Capacitors should be placed in between these pins: $V_{CC2}$ to $V_E$ , $V_E$ to $V_{EE}$ , $V_{CC1}$ to GND1 and $V_{CC2}$ to $V_{EE}$ . Ground plane connections are necessary for PIN1 (GND1) and PIN 9 (V<sub>EE</sub>) in order to achieve maximum power as the ACPL-36JV is designed to dissipate the majority of heat generated through these pins. Actual power dissipation will depend on the application environment (PCB layout, airflow, part placement, etc. (See Figure 79B and 79C). V<sub>E</sub> should have direct connection (Kelvin connection) to IGBT Emitter to avoid switching noise on the ground line affecting accurate DESAT voltage sensing. See Figure79C. Figure 77a. Bypass Capacitors Figure 77b. Ground Plane Figure 77c. Kelvin Connection between VEE and IGBT Emitter ## **System Considerations** ## Propagation Delay Difference (PDD) The ACPL-36JV includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 62) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rails, a potentially catastrophic condition that must be prevented. To minimize dead time in a given design, the turn-on of the ACPL-36JV driving Q2 should be delayed (relative to the turn-off of the ACPL-36JV driving Q1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 80. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, P<sub>DDMAX</sub>, which is specified to be 400 ns over the operating temperature range of -40°C to 105°C. Delaying the ACPL-36JV turn-on signals by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 81. The maximum dead time for the ACPL-36JV is 800 ns (= 400 ns - (-400 ns)) over an operating temperature range of -40°C to 105°C. Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the components under consideration are typically mounted in close proximity to each other and are switching identical IGBTs. \*PDD = Propagation Delay Difference Note: for PDD calculations the propagation delays Are taken at the same temperature and test conditions. Figure 78. Minimum LED Skew for Zero Dead Time. \*PDD = Propagation Delay Difference Note: For Dead Time and PDD calculations all propagation delays are taken at the same temperature and test conditions. Figure 79. Waveforms for Dead Time Calculation.