August 1986 Revised May 2000 # DM74S280 9-Bit Parity Generator/Checker # **General Description** These universal, nine-bit parity generators/checkers utilize Schottky-clamped TTL high-performance circuitry, and feature odd/even outputs to facilitate operation of either odd or even parity applications. The word-length capability is easily expanded by cascading. The DM74S280 can be used to upgrade the performance of most systems utilizing the DM74180 parity generator/ checker. Although the DM74S280 is implemented without expander inputs, the corresponding function is provided by the availability of all input at pin 4, and no internal connection at pin 3. This permits the DM74S280 to be substituted for the 180 in existing designs to produce an identical function, even if DM74S280's are mixed with existing 180's. Input buffers are provided so that each input represents only one normal 74S load, and full fan-out to 10 normal Series 74S loads is available from each of the outputs at low logic levels. A fan-out to 20 normal Series 74S loads is provided at high logic levels, to facilitate connection of unused inputs to used inputs. ### **Features** - Generates either odd or even parity for nine data lines - Cascadable for N-bits - Can be used to upgrade existing systems using MSI parity circuits - Typical data-to-output delay—14 ns # **Ordering Code:** | | Order Number | Package Number | Package Description | |----------------|--------------|----------------|-----------------------------------------------------------------------------| | DM74S280M M14A | | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow | | | DM74S280N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. # **Connection Diagram** # **Function Table** | Number of Inputs | Out | puts | |--------------------------|--------|------------| | (A Thru I) that are HIGH | ∑ Even | $\sum$ Odd | | 0, 2, 4, 6, 8 | Н | L | | 1, 3, 5, 7, 9 | L | Н | # Logic Diagram A (8) B (9) C (10) C (11) C (12) F (13) G (1) H (2) H (2) H (2) H (3) # **Typical Applications** Three DM74S280's can be used to implement a 25-line parity generator/checker. This arrangement will provide parity in typically 25 ns. (See Figure 1.) Longer word lengths can be implemented by cascading DM74S280's. As shown in Figure 2, parity can be generated for word lengths up to 81 bits in typically 25 ns. FIGURE 1. 25-Line Parity/Generator Checker FIGURE 2. 81-Line Parity/Generator Checker # **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range $0^{\circ}\text{C to } +70^{\circ}\text{C}$ Storage Temperature Range $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | Min | Nom | Max | Units | |-----------------|--------------------------------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | I <sub>OH</sub> | HIGH Level Output Current | | | -1 | mA | | I <sub>OL</sub> | LOW Level Output Current | | | 20 | mA | | T <sub>A</sub> | Free Air Operating Temperature | 0 | | 70 | °C | ### **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 2) | Max | Units | |-----------------|-----------------------------------|--------------------------------------------------------------|-----|-----------------|------|-------| | V <sub>I</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>I</sub> =-18 mA | | | -1.2 | V | | V <sub>OH</sub> | HIGH Level<br>Output Voltage | $V_{CC} = Min, I_{OH} = Max$<br>$V_{IL} = Max, V_{IH} = Min$ | 2.7 | 3.4 | | V | | V <sub>OL</sub> | LOW Level Output Voltage | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min, V_{IL} = Max$ | | | 0.5 | V | | I | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 5.5V$ | | | 1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = Max, V_I = 2.7V$ | | | 50 | μΑ | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = Max, V_I = 0.5V$ | | | -2 | mA | | Ios | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 3) | -40 | | -100 | mA | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> Max (Note 4) | | 67 | 105 | mA | Note 2: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 4: $\ensuremath{\text{I}_{\text{CC}}}$ is measured with all inputs grounded and all outputs OPEN. # **Switching Characteristics** at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ | | ol Parameter | | $R_L = 280\Omega$<br>$C_L = 15 pF$ | | $R_L = 280\Omega$ $C_L = 50 \text{ pF}$ | | Units | |------------------|----------------------------------------------------|----------------|------------------------------------|-----|-----------------------------------------|-----|-------| | Symbol | | From (Input) | | | | | | | | | To (Output) | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | Data to ∑ Even | | 21 | | 24 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Data to ∑ Even | | 18 | | 21 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | Data to ∑ Odd | | 21 | | 24 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Data to ∑ Odd | | 18 | | 21 | ns | # Physical Dimensions inches (millimeters) unless otherwise noted $\frac{0.335 - 0.344}{(8.509 - 8.738)}$ LEAD NO. 1 IDENT 0.010 MAX (0.254) $\frac{0.150 - 0.157}{(3.810 - 3.988)}$ $\frac{0.053 - 0.069}{(1.346 - 1.753)}$ $\frac{0.010 - 0.020}{(0.254 - 0.508)}$ 8° MAX TYP ALL LEADS $\frac{0.004 - 0.010}{(0.102 - 0.254)}$ SEATING PLANE 0.014 0.008 - 0.010 (0.203 - 0.254) TYP ALL LEADS 0.050 (1.270) TYP $\frac{0.014 - 0.020}{(0.356 - 0.508)} \text{ TYP}$ 0.016 - 0.050 (0.406 - 1.270) TYP ALL LEADS 0.004 (0.102) ALL LEAD TIPS 0.008 (0.203) TYP 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow Package Number M14A M14A (REV h) # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com