# PTN36241G # SuperSpeed USB 3.0 redriver Rev. 1.1 — 9 August 2016 **Product data sheet** #### **General description** 1. PTN36241G is a very small, low power SuperSpeed USB 3.0 redriver IC that enhances signal quality by performing receive equalization on the deteriorated input signal followed by transmit de-emphasis maximizing system link performance for mobile applications. With its superior differential signal conditioning and enhancement capability, the device delivers significant flexibility and performance scaling for various systems with different PCB trace and cable channel conditions and still benefit from optimum power consumption. PTN36241G is a dual-channel device that supports data signaling rate of 5 Gbit/s through each channel. The data flow of one channel is facing the USB host, and another channel is facing the USB peripheral or device. Each channel consists of a high-speed Transmit (Tx) differential lane and a high-speed Receive (Rx) differential lane. PTN36241G has built-in advanced power management capability that enables significant power savings under various different USB 3.0 Low-power modes (U2/U3). It can detect link electrical conditions and can dynamically activate/de-activate internal circuitry and logic. The device performs these actions without host software intervention and conserves power. PTN36241G is powered from a 1.8 V supply and is available in a small X2QFN12 package (1.25 mm $\times$ 2.1 mm $\times$ 0.35 mm) with 0.4 mm pitch. #### Features and benefits 2. - Supports USB 3.0 specification (SuperSpeed only) - Compliant to SuperSpeed USB 3.0 standard - Support of two channels - Pin out data flow matches USB 3.0 Micro-AB/Micro-B receptacle pin assignments - Two control pins to select optimized signal conditions - Receive equalization on each channel to recover from InterSymbol Interference (ISI) and high-frequency losses, with provision to choose equalization gain settings per channel - Transmit de-emphasis on each channel delivers pre-compensation suited to channel conditions - Output swing adjustment - Integrated termination resistors provide impedance matching on both transmit and receive sides - Automatic receiver termination detection - Low active power: 189 mW/105 mA (typical) for V<sub>DD</sub> = 1.8 V - Power-saving states: - ◆ 1.8 mW/1 mA (typical) when in U2/U3 states - ◆ 0.9 mW/0.5 mA (typical) when no connection detected - 3.6 μW/2 μA (typical) when in Deep power-saving state - Excellent differential and common return loss performance - ◆ 14 dB differential and 15 dB common-mode return loss for 10 MHz to 1250 MHz - Flow-through pinout to ease PCB layout and minimize crosstalk effects - Hot Plug capable - Power supply: V<sub>DD</sub> = 1.8 V (typical) - Compliant with JESD 78 Class II - Very thin X2QFN12 package: 1.25 mm × 2.1 mm × 0.35 mm, 0.4 mm pitch - ESD protection exceeds 7000 V HBM per JDS-001-2012 and 1000 V CDM per JESD22-C101 - Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA - Operating temperature range: –40 °C to 85 °C ## 3. Applications - Smart phones, tablets - Active cables - Notebook/netbook/nettop platforms - Docking stations and AIO platforms - USB 3.0 peripherals such as flat panel display, consumer/storage devices, printers or USB 3.0 capable hubs/repeaters # 4. System context diagrams Figure 1 illustrates PTN36241G usage. # 5. Ordering information Table 1. Ordering information | Type number | Topside | Package | | | |-------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------|-----------| | | marking | Name | Description | Version | | PTN36241G | 41G | | plastic, super thin quad flat package; no leads; 12 terminals; body $1.25 \times 2.10 \times 0.35$ mm; 0.4 mm lead pitch | SOT1408-1 | ## 5.1 Ordering options Table 2. Ordering options | Type number | Orderable part number | Package | Packing method | Minimum order quantity | Temperature | |-------------|-----------------------|---------|------------------------------------|------------------------|---------------------------------------------------------------------| | PTN36241GHX | PTN36241GHXZ | X2QFN12 | REEL 7" Q1/T1<br>*STANDARD MARK DP | 6000 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | # 6. Block diagram # 7. Pinning information ## 7.1 Pinning ## 7.2 Pin description Table 3. Pin description | Symbol | Pin | Туре | Description | |-----------|------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | High-spee | d differer | ntial signals | | | AIN+ | 11 | self-biasing<br>differential input | Differential signal from SuperSpeed USB 3.0 transmitter. AIN+ makes a differential pair with AIN The input to this pin must be AC-coupled externally. | | AIN- | 10 | self-biasing<br>differential input | Differential signal from SuperSpeed USB 3.0 transmitter. AIN– makes a differential pair with AIN+. The input to this pin must be AC-coupled externally. | | BOUT+ | 8 | self-biasing<br>differential output | Differential signal to SuperSpeed USB 3.0 receiver. BOUT+ makes a differential pair with BOUT The output of this pin must be AC-coupled externally. | | BOUT- | 7 | self-biasing<br>differential output | Differential signal to SuperSpeed USB 3.0 receiver. BOUT– makes a differential pair with BOUT+. The output of this pin must be AC-coupled externally. | | AOUT+ | 1 | self-biasing<br>differential output | Differential signal to SuperSpeed USB 3.0 receiver. AOUT+ makes a differential pair with AOUT The output of this pin must be AC-coupled externally. | | AOUT- | 2 | self-biasing<br>differential output | Differential signal to SuperSpeed USB 3.0 receiver. AOUT- makes a differential pair with AOUT+. The output of this pin must be AC-coupled externally. | Table 3. Pin description ...continued | Symbol | Pin | Туре | Description | |----------------------|----------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | BIN+ | 4 | self-biasing<br>differential input | Differential signal from SuperSpeed USB 3.0 transmitter. BIN+ makes a differential pair with BIN The input to this pin must be AC-coupled externally. | | BIN- | 5 | self-biasing<br>differential input | Differential signal from SuperSpeed USB 3.0 transmitter. BIN– makes a differential pair with BIN+. The input to this pin must be AC-coupled externally. | | Configura | tion and | control signals | | | C1 | 12 | Ternary input | C1 controls traces on the left side (as shown in Figure 2) of the redriver — AOUT-/AOUT+ and BIN-/BIN+. | | | | | C1 controls setting of AOUT+/AOUT- output swing and de-emphasis and BIN-/BIN+ equalization. | | C2 | 6 | Ternary input | C2 controls traces on the right side (as shown in Figure 2) of the redriver — BOUT-/BOUT+ and AIN-/AIN+. | | | | | C2 controls setting of BOUT+/BOUT- output swing and de-emphasis and AIN-/AIN+ equalization. | | Power sup | ply | | | | V <sub>DD(1V8)</sub> | 3 | power | 1.8 V supply. A 0201 or 0402 size 0.1 $\mu F$ de-coupling capacitor is highly recommended to be placed as close as possible on this pin to GND. | | Ground co | nnection | 1 | | | GND | 9 | power | Ground. | ## 8. Functional description Refer to Figure 2 "Block diagram of PTN36241G". PTN36241G is a SuperSpeed USB 3.0 redriver meant to be used for signal integrity enhancement on mobile platforms – smart phone, tablet, notebook, hub, A/V display and peripheral devices, for example. With its high fidelity differential signal conditioning capability and wide configurability, this chip is flexible and versatile enough for use under a variety of system environments. PTN36241G implements ternary control IO logic on C1 and C2 control pins to detect HIGH (connected to VDD), LOW (connected to GND) or left unconnected condition (OPEN). The following sections describe the individual block functions and capabilities of the device in more detail. #### 8.1 C1 control pin C1 controls signal traces on the left side (as shown in <u>Figure 2</u>) of the redriver. It controls the transmit de-emphasis and output swing of AOUT-/AOUT+ channel. It also controls the receive equalization of BIN-/BIN+ channel. When C1 = HIGH, the left side of the redriver is optimized to drive long trace length of the left Link. When C1 = OPEN, the left side of the redriver is optimized to drive medium trace length of the left Link. When C1 = LOW, the left side of the redriver is optimized to drive short trace length of the left Link. Table 4. C1 pin controls long/medium/short traces | State | Channel type | Pin C1 state | Channel B | Channel A | | | |-------|--------------|--------------|-----------|-----------|-------|--| | | | | EQ[1] | DE[2] | OS[3] | | | HIGH | Long | HIGH | 9 dB | −5.3 dB | 1.1 V | | | OPEN | Medium | OPEN | 6 dB | −3.1 dB | 1.0 V | | | LOW | Short | LOW | 3 dB | 0 dB | 0.9 V | | - [1] EQ is the internal input receiver equalization gain at 2.5 GHz. - [2] DE is the internal output signal de-emphasis gain. - [3] OS is the internal transmit output differential voltage swing. PTN36241G #### 8.2 C2 control pin C2 controls signal traces on the right side with functionality similar to C1. Table 5. C2 pin controls long/medium/short traces | State | Channel type | Pin C2 state | Channel A | Channel B | | | |-------|--------------|--------------|-----------|-----------|-------|--| | | | | EQ[1] | DE[2] | OS[3] | | | HIGH | Long | HIGH | 9 dB | −5.3 dB | 1.1 V | | | OPEN | Medium | OPEN | 6 dB | −3.1 dB | 1.0 V | | | LOW | Short | LOW | 3 dB | 0 dB | 0.9 V | | - [1] EQ is the internal input receiver equalization gain at 2.5 GHz. - [2] DE is the internal output signal de-emphasis gain. - [3] OS is the internal transmit output differential voltage swing. #### 8.3 Deep power-saving mode entry and exit using C1 and C2 pins C1 and C2 pins can be controlled by GPIOs from the on-board processor. When C1 and C2 pins are both pulled LOW, it will take up to 115 ms ( $t_{sHL}$ )for internal logic to sample C1 and C2 pin states, and place the PTN36241G in Deep Power-saving mode. To exit from Deep Power-saving mode, the processor GPIOs should pull up C1 and/or C2 pins to HIGH, and PTN36241G will return back to normal active mode in 1 $\mu$ s. In order for C1/C2 settings to take effect 6 ms ( $t_{sLH}$ ) after PTN36241G returns back to Active mode, C1/C2 settings should be applied within the first 4 ms window. If settings are applied outside this 4 ms window, new C1 and C2 values will be latched and take effect every 115 ms ( $t_{rcfg}$ ). Refer to Figure 5 for Deep Power-saving entry and exit control timing. #### 8.4 C1 and C2 overall control table Table 6. C1 and C2 control table | C1 | C2 | Е | Q | D | DE | | os | | |------|------|-----------|-----------|------------|--------------|-----------|-----------|---| | | | Channel A | Channel B | Channel A | Channel B | Channel A | Channel B | | | HIGH | HIGH | 9 dB | 9 dB | −5.3 dB | −5.3 dB | 1.1 V | 1.1 V | 1 | | HIGH | OPEN | 6 dB | 9 dB | −5.3 dB | −3.1 dB | 1.1 V | 1.0 V | 1 | | HIGH | LOW | 3 dB | 9 dB | –5.3 dB | 0 dB | 1.1 V | 0.9 V | 1 | | OPEN | HIGH | 9 dB | 6 dB | −3.1 dB | −5.3 dB | 1.0 V | 1.1 V | 1 | | OPEN | OPEN | 6 dB | 6 dB | −3.1 dB | −3.1 dB | 1.0 V | 1.0 V | 1 | | OPEN | LOW | 3 dB | 6 dB | −3.1 dB | 0 dB | 1.0 V | 0.9 V | 1 | | LOW | HIGH | 9 dB | 3 dB | 0 dB | −5.3 dB | 0.9 V | 1.1 V | 1 | | LOW | OPEN | 6 dB | 3 dB | 0 dB | −3.1 dB | 0.9 V | 1.0 V | 1 | | LOW | LOW | | | Deep power | -saving mode | | | 0 | <sup>[1]</sup> CE is the internal chip enable signal. ## 8.5 Transmit de-emphasis #### 8.6 Device states and power management PTN36241G has implemented an advanced power management scheme that operates in tune with USB 3.0 bus electrical condition. Although the device does not decode USB power management commands (related to USB 3.0 U1/U2/U3 transitions) exchanged between USB 3.0 host and peripheral/device, it relies on bus electrical conditions and control pins/register settings to decide to be in one of the following states: - Active state wherein device is fully operational, USB data is transported on channels A and B. In this state, USB connection exists and the Receive Termination indication remains active. But there is no need for Receive Termination detection. - Power-saving state wherein the channels A and B are kept enabled. In this state, squelching, detection and/or Receive termination detection circuitry are active. Based on USB connection, there are two possibilities: - No USB connection. - When USB connection exists and when the link is in USB 3.0 U2/U3 mode. - Deep power-saving state wherein both channels' TX and RX terminations are placed in OPEN condition, and the device achieves the most power saving. To enter deep power saving mode, an external GPIO controller can pull down C1 and C2 pins to ground at any time. Please refer to <a href="Section 8.3">Section 8.3</a> for Deep power-saving entry and exit control timing information. As an example of utilizing deep power saving mode to achieve maximum power saving when USB3.0 interface is not active in a device such as a smart phone, the system can use the following scheme as a design guideline to implement the deep power saving mode. NXP Semiconductors PTN36241G #### SuperSpeed USB 3.0 redriver - Off state: When PTN36241G is not being powered (i.e., V<sub>DD1V8</sub> = 0 V), special steps should be done to prevent back-current issues on C1/C2 pins when these pins' states are not low. C1/C2 pins can be controlled through two different ways. - a. pull-up/pull-down resistors make sure these pull-up resistors' $V_{DD}$ is the same power source as to power PTN36241G. When power to PTN36241G is off, power to these pull-up resistors will be off as well. - b. external processor's GPIO if PTN36241G is turned off when the external processor's power stays on, processor should configure these GPIOs connected to C1/C2 pins as output low (< 0.4 V) or tri-state mode (configure GPIOs as input mode). This will make sure no current will be flowing into PTN36241G through C1/C2 pins.</p> The Receive termination detection circuitry is implemented as part of a transmitter and detects whether a load device with equivalent DC impedance $Z_{RX\ DC}$ is present. # 9. Limiting values #### Table 7. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|---------------------------------|------------|------|---------------------|------| | V <sub>DD(1V8)</sub> | supply voltage (1.8 V) | [1] | -0.3 | +2.5 | V | | VI | input voltage | [1] | -0.3 | $V_{DD(1V8)} + 0.5$ | V | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | V <sub>ESD</sub> | electrostatic discharge voltage | HBM 2 | - | 7000 | V | | | | CDM 3 | - | 1000 | ٧ | - [1] All voltage values (except differential voltages) are with respect to network ground terminal. - [2] Human Body Model: ANSI/ESDA/JEDEC JDS-001-2012 (Revision of ANSI/ESDA/JEDEC JS-001-2011), ESDA/JEDEC Joint standard for ESD sensitivity testing, Human Body Model Component level; Electrostatic Discharge Association, Rome, NY, USA; JEDEC Solid State Technology Association, Arlington, VA, USA. - [3] Charged Device Model; JESD22-C101E December 2009 (Revision of JESD22-C101D, October 2008), standard for ESD sensitivity testing, Charged Device Model Component level; JEDEC Solid State Technology Association, Arlington, VA, USA. # 10. Recommended operating conditions #### Table 8. Operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|------------------------|-----------------------------------------|------|----------------------|---------------------|------| | V <sub>DD(1V8)</sub> | supply voltage (1.8 V) | 1.8 V supply option | 1.7 | 1.8 | 1.9 | V | | VI | input voltage | control and configuration pins (C1, C2) | -0.3 | V <sub>DD(1V8)</sub> | $V_{DD(1V8)} + 0.3$ | V | | T <sub>amb</sub> | ambient temperature | operating in free air | -40 | - | +85 | °C | # 11. Characteristics ### 11.1 Device characteristics Table 9. Device characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>startup</sub> | start-up time | between supply voltage within operating range (90 % of $V_{\text{DD}}$ ) until automatic receiver termination detection | - | - | 6 | ms | | t <sub>s(LH)</sub> | LOW to HIGH settling time | disable to enable; enable time from 'Deep power-saving mode' (C1 = C2 = LOW) to active modes change; device is supplied with valid supply voltage | - | - | 6 | ms | | t <sub>s(HL)</sub> | HIGH to LOW settling time | enable to disable; disable time from active modes to 'Deep power-saving mode' (C1 = C2 = LOW) change until Deep power-saving mode; device is supplied with valid supply voltage | - | - | 115 | ms | | t <sub>rcfg</sub> | reconfiguration time | any configuration pin change (from one setting<br>to another setting) to specified operating<br>characteristics;<br>device is supplied with valid supply voltage | - | - | 115 | ms | | t <sub>PD(dif)</sub> | differential propagation delay | between 50 % level at input and output; see Figure 8 | - | - | 0.5 | ns | | t <sub>idle</sub> | idle time | default wait time to wait before getting into<br>Power-saving state | - | 300 | 400 | ms | | t <sub>d(pwrsave-act)</sub> | delay time from power-save to active | time for exiting from Power-saving state and get into Active state; see Figure 10 | - | - | 115 | μS | | t <sub>d(act-idle)</sub> | delay time from active to idle | reaction time for squelch detection circuit; see Figure 9 | - | 9 | 14 | ns | | t <sub>d(idle-act)</sub> | delay time from idle to active | reaction time for squelch detection circuit; see Figure 9 | - | 5 | 11 | ns | | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | JEDEC still air test environment;<br>value is based on simulation under JEDEC still<br>air test environment with 2S2P(4L) JEDEC PCB | - | 92 | - | °C/W | | $\Psi_{jt}$ | junction to top of case<br>thermal characterization<br>parameter | to case top;<br>at ambient temperature of 85 °C; value is based<br>on simulation under JEDEC still air test<br>environment with 2S2P(4L) JEDEC PCB | - | 0.5 | - | °C/W | | I <sub>DD</sub> | supply current | Active state; C1 = C2 = OPEN;<br>Rx equalization gain = 6 dB;<br>Tx output signal swing = 1000 mV (differential peak-to-peak value); Tx de-emphasis = -3.1 dB | - | 105 | - | mA | | | | U2/U3 Power-saving state | - | 1 | - | mA | | | | no USB connection state | - | 0.5 | - | mA | | | | Deep power-saving state; C1 = C2 = LOW | - | 2 | | μΑ | ### 11.2 Receiver AC/DC characteristics Table 10. Receiver AC/DC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|--------------------------------------------|--------------------------------------------------------------------------|-----|-----|------|------| | Z <sub>RX_DC</sub> | receiver DC common-mode impedance | | 18 | - | 30 | Ω | | Z <sub>RX_DIFF_DC</sub> | DC differential impedance | RX pair | 72 | - | 120 | Ω | | Z <sub>RX_HIGH_IMP</sub> | common-mode input impedance | DC common-mode input impedance when output of redriver is not terminated | 25 | - | - | kΩ | | V <sub>RX(diff)(p-p)</sub> | peak-to-peak differential receiver voltage | | 100 | - | 1200 | mV | | V <sub>RX_DC_CM</sub> | RX DC common mode voltage | | - | 1.8 | - | V | | V <sub>RX_CM_AC_P</sub> | RX AC common-mode voltage | peak | - | - | 150 | mV | | $V_{th(i)}$ | input threshold voltage | differential peak-to-peak value | 75 | - | 150 | mV | | RL <sub>DD11,RX</sub> | RX differential mode return loss | 10 MHz to 1250 MHz | 12 | 14 | - | dB | | | | 1250 MHz to 2500 MHz | 7 | 8.5 | - | dB | | | | 2500 MHz to 3000 MHz | 6 | 7.5 | - | dB | | RL <sub>CC11,RX</sub> | RX common mode return loss | 10 MHz to 1250 MHz | 12 | 15 | - | dB | | | | 1250 MHz to 2500 MHz | 8 | 10 | - | dB | | | | 2500 MHz to 3000 MHz | 7 | 9 | - | dB | ### 11.3 Transmitter AC/DC characteristics Table 11. Transmitter AC/DC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|--------------------------------------------------------------|--------------------------------------------------------------------|------|------|----------------------|------| | Z <sub>TX_DC</sub> | transmitter DC common-mode impedance | | 18 | - | 30 | Ω | | Z <sub>TX_DIFF_DC</sub> | DC differential impedance | | 72 | - | 120 | Ω | | V <sub>TX_DIFFp-p</sub> | differential peak-to-peak | $R_L = 100 \Omega$ | | | | | | | output voltage | OS = short channel | 800 | 900 | 1000 | mV | | | | OS = medium channel | 900 | 1000 | 1100 | mV | | | | OS = long channel | 1000 | 1100 | 1200 | mV | | V <sub>TX_DC_CM</sub> | transmitter DC common-mode voltage | | - | 1.3 | V <sub>DD(1V8)</sub> | V | | VTX_CM_ACpp_ACTIV | TX AC common-mode peak-to-peak output voltage (active state) | device input fed with differential signal | - | - | 100 | mV | | VTX_IDL_DIFF_ACpp | electrical idle differential peak-to-peak output voltage | when link is in electrical idle | - | - | 10 | mV | | t <sub>W(deemp)TX</sub> | transmitter de-emphasis pulse width | | 160 | 175 | 200 | ps | | V <sub>TX_RCV_DETECT</sub> | voltage change allowed during receiver detection | positive voltage swing to sense the receiver termination detection | - | - | 600 | mV | | R <sub>TX_RCV_DETECT</sub> | TX receiver termination detect charging resistance | output resistor of the transmitter when it does RX detection | - | 3.1 | - | kΩ | | t <sub>r(tx)</sub> | transmit rise time | measured using 20 % and 80 % levels; see Figure 11 | 40 | 55 | 75 | ps | | t <sub>f(tx)</sub> | transmit fall time | measured using 80 % and 20 % levels; see Figure 11 | 40 | 55 | 75 | ps | | t <sub>(r-f)tx</sub> | difference between transmit rise and fall time | measured using 20 % and 80 % levels | - | - | 20 | ps | | RL <sub>DD11,TX</sub> | TX differential mode return loss | 10 MHz to 1250 MHz | 12 | 13.5 | - | dB | | | | 1250 MHz to 2500 MHz | 6.5 | 8 | - | dB | | | | 2500 MHz to 3000 MHz | 5 | 6.5 | - | dB | | RL <sub>CC11,TX</sub> | TX common mode return loss | 10 MHz to 1250 MHz | 12 | 14 | - | dB | | | | 1250 MHz to 2500 MHz | 8 | 10 | - | dB | | | | 2500 MHz to 3000 MHz | 9 | 9 | - | dB | ### 11.4 Jitter performance <u>Table 12</u> provides jitter performance of PTN36241G under a specific set of conditions that is illustrated by Figure 8. Table 12. Jitter performance characteristics Unit Interval (UI) = 200 ps. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------|------------------------------|-----|------|-----|------| | t <sub>jit(o)(p-p)</sub> | peak-to-peak output jitter time | total jitter at test point C | - | 0.19 | - | UI | | t <sub>jit(dtrm)(p-p)</sub> | peak-to-peak deterministic jitter time | <u>[1]</u> | - | 0.11 | - | UI | | t <sub>jit(rndm)(p-p)</sub> | peak-to-peak random jitter time | [1][2] | - | 0.08 | - | UI | - [1] Measured at test point C with K28.5 pattern, V<sub>ID</sub> = 1000 mV (peak-to-peak), 5 Gbit/s; -3.1 dB de-emphasis from source. - [2] Random jitter calculated as 14.069 times the RMS random jitter for $10^{-12}$ bit error rate. ### 11.5 Ternary control inputs C1 and C2 Table 13. Ternary control inputs for C1 and C2 pins | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-----------------------------|----------------------------------------------------------------------------------|------------------------|-----------------|-----------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | Trigger level of the Schmitt Trigger buffer when input is going from LOW to HIGH | 0.70 × V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | LOW-level input voltage | Trigger level of the Schmitt Trigger buffer when input is going from HIGH to LOW | -0.3 | 0 | $0.30 \times V_{DD}$ | V | | R <sub>pu(ext)</sub> | external pull-up resistor | connected between VDD1V8 and setting pin; for detection of HIGH condition | 0 | - | 30 | kΩ | | R <sub>pd(ext)</sub> | external pull-down resistor | connected between setting pin and GND; for detection of LOW condition | 0 | - | 30 | kΩ | | Z <sub>ext(OPEN)</sub> | external impedance | for detection of OPEN condition | 250 | - | - | kΩ | | I <sub>IL</sub> | LOW-level input current | setting pin is driven LOW by external GPIO | -45 | - | - | μΑ | Table 13. Ternary control inputs for C1 and C2 pins ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|--------------------------------|------------------------------------------------------------|-----|-----|-----|------| | I <sub>IH</sub> | HIGH-level input current | setting pin is driven HIGH (to 1.8 V) by external GPIO | - | - | +45 | μΑ | | I <sub>Lext(OPEN)</sub> | external leakage current | of external GPIO; for reliable detection of OPEN condition | -6 | - | +6 | μΑ | | C <sub>L(ext)</sub> | external load capacitance | on setting pin; for reliable detection of OPEN condition | - | - | 150 | pF | | R <sub>pu(int)</sub> | internal pull-up<br>resistance | for detection of Ternary setting | - | 50 | - | kΩ | | R <sub>pd(int)</sub> | internal pull-down resistance | for detection of Ternary setting | - | 50 | - | kΩ | # 12. Package outline Fig 13. Package outline SOT1408-1 (X2QFN12) PTN36241G All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved. # 13. Packing information # 13.1 SOT1408-1 (X2QFN12); Reel dry pack, SMD, 7"; Q1/T1 standard product orientation; Orderable part number ending ,515 or Z; Ordering code (12NC) ending 515 #### 13.1.1 Packing method Table 14. Dimensions and quantities | Reel dimensions d × w (mm) [1] | SPQ/PQ<br>(pcs) [2] | | Outer box dimensions<br>I × w × h (mm) | |--------------------------------|---------------------|---|----------------------------------------| | 180 × 8 | 6000 | 1 | 209 × 206 × 34 | - [1] d = reel diameter; w = tape width. - [2] Packing quantity dependent on specific product type. View ordering and availability details at NXP order portal, or contact your local NXP representative. #### 13.1.2 Product orientation #### 13.1.3 Carrier tape dimensions Table 15. Carrier tape dimensions In accordance with IEC 60286-3. | A <sub>0</sub> (mm) | B <sub>0</sub> (mm) | K <sub>0</sub> (mm) | T (mm) | P <sub>1</sub> (mm) | W (mm) | |---------------------|---------------------|---------------------|---------------|---------------------|---------------| | $1.55 \pm 0.1$ | $2.40\pm0.1$ | $0.5\pm0.05$ | $0.25\pm0.05$ | $4.0\pm0.1$ | $8.0 \pm 0.3$ | #### 13.1.4 Reel dimensions \_\_\_\_\_ **Table 16.** Reel dimensions In accordance with IEC 60286-3. | A [nom] | W2 [max] | B [min] | • • | D [min] | |---------|----------|---------|------|---------| | (mm) | (mm) | (mm) | | (mm) | | 180 | 14.4 | 1.5 | 12.8 | 20.2 | #### 13.1.5 Barcode label Table 17. Barcode label dimensions | | Reel barcode label I × w (mm) | |----------|-------------------------------| | 100 × 75 | 100 × 75 | NXP Semiconductors PTN36241G SuperSpeed USB 3.0 redriver ## 14. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description". #### 14.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. #### 14.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - Lead-free soldering versus SnPb soldering #### 14.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities PTN36241G ## 14.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 19</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 18 and 19 Table 18. SnPb eutectic process (from J-STD-020D) | Package thickness (mm) | Package reflow temperature (°C) | | | |------------------------|---------------------------------|-------|--| | | Volume (mm³) | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 19. Lead-free process (from J-STD-020D) | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------------|--------|--| | | Volume (mm³) | | | | | | < 350 | 350 to 2000 | > 2000 | | | < 1.6 | 260 | 260 | 260 | | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 19. For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". ## 15. Abbreviations Table 20. Abbreviations | Acronym | Description | | |----------------------|-----------------------------------------|--| | A/V | Audio/Video device | | | AIO | All In One computer platform | | | CDM | Charged-Device Model | | | CMOS | Complementary Metal-Oxide Semiconductor | | | ESD | ElectroStatic Discharge | | | НВМ | Human Body Model | | | I <sup>2</sup> C-bus | Inter-Integrated Circuit bus | | | I/O | Input/Output | | | IC | Integrated Circuit | | | ISI | InterSymbol Interference | | | LFPS | Low Frequency Periodic Signaling | | | PCB | Printed-Circuit Board | | | RX | Receive (or Receiver) | | | SI | Signal Integrity | | | TX | Transmit (or Transmitter) | | | USB | Universal Serial Bus | | # 16. Revision history #### Table 21. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |-----------------|--------------------------------------------------------|--------------------|---------------|---------------| | PTN36241G v.1.1 | 20160809 | Product data sheet | - | PTN36241G v.1 | | Modifications: | ons: Table 2 "Ordering options": Deleted 500 piece MOQ | | | | | PTN36241G v.1 | 20160418 | Product data sheet | - | - | ## 17. Legal information #### 17.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 17.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 17.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. PTN36241G All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved. NXP Semiconductors PTN36241G #### SuperSpeed USB 3.0 redriver **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 17.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 18. Contact information For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: salesaddresses@nxp.com ### 19. Contents | 1 | General description | |------------------|---------------------------------------------| | 2 | Features and benefits 1 | | 3 | Applications | | 4 | System context diagrams 2 | | 5 | Ordering information 4 | | 5.1 | Ordering options | | 6 | Block diagram 4 | | 7 | Pinning information | | 7.1 | Pinning 5 | | 7.1 | Pin description | | 8 | Functional description | | 8.1 | C1 control pin | | 8.2 | C2 control pin | | 8.3 | Deep power-saving mode entry and exit using | | | C1 and C2 pins | | 8.4 | C1 and C2 overall control table 9 | | 8.5 | Transmit de-emphasis 9 | | 8.6 | Device states and power management 10 | | 9 | Limiting values | | 10 | Recommended operating conditions 13 | | 11 | Characteristics | | 11.1 | Device characteristics | | 11.2 | Receiver AC/DC characteristics 16 | | 11.3 | Transmitter AC/DC characteristics 17 | | 11.4 | Jitter performance | | 11.5 | Ternary control inputs C1 and C2 18 | | 12 | Package outline 20 | | 13 | Packing information | | 13.1 | SOT1408-1 (X2QFN12); Reel dry pack, SMD, | | | 7"; Q1/T1 standard product orientation; | | | Orderable part number ending ,515 or Z; | | 10.1.1 | Ordering code (12NC) ending 515 21 | | 13.1.1<br>13.1.2 | Packing method | | 13.1.2 | Product orientation | | 13.1.4 | Reel dimensions | | 13.1.5 | Barcode label | | 14 | Soldering of SMD packages | | 14.1 | Introduction to soldering | | 14.1 | Wave and reflow soldering | | 14.3 | Wave soldering | | 14.4 | Reflow soldering | | 15 | Abbreviations | | 16 | Revision history | | 17 | Legal information | | - | | | 19 | Contents | 31 | |------|---------------------|----| | 18 | Contact information | 30 | | 17.4 | Trademarks | 30 | | | Disclaimers | | | 17.2 | Definitions | 29 | | 17.1 | Data sheet status | 29 | 17.1 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.