# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **General Description**

The MAX77501 is a high-efficiency controller driver for piezo haptic actuators and is optimized for driving up to  $2\mu$ F piezo elements. It can generate a single-ended haptic waveform of up to  $110V_{PK-PK}$  amplitude from a 2.8V to 5.5V input power supply or a single cell Li+ battery. Memory playback and haptic waveforms real-time streaming modes are supported.

A 25MHz SPI interface provides full system access and control, including fault reporting and monitoring. This allows for a rapid 600µs playback start-up time from shutdown. The on-board memory can be dynamically allocated as multiple waveforms storage or as a FIFO buffer. The IC also implements an ultra-low power boost architecture providing the lowest power consumption solution for a haptic actuator driver.

Built-in undervoltage lockout (UVLO), cycle-by-cycle overcurrent limit, overvoltage and thermal shutdown protections ensure safe operation under abnormal operating conditions.

The MAX77501 is available in a 30-bump, 0.4mm pitch, wafer-level package (WLP).

#### **Benefits and Features**

- 110V<sub>PK-PK</sub> Haptic Waveforms Generation
- Optimized for up to 2µF Haptic Piezo Actuator
- 2.8V to 5.5V Input Supply Range
- 600µs Start-Up Time to Haptic Playback
- High-Efficiency, Low I<sub>Q</sub> Extends Battery Life
  - 75µA Standby Current/1µA Shutdown Current
  - Maxim Patented Ultra-Low Power Boost Architecture
- 12-Bit Haptic Waveform Playback DAC
- Real-Time Streaming and RAM Playback Modes
  - · 9k FIFO Buffer with FIFO Ready Status Signal
  - 8k RAM Buffer for Waveforms Storage
- 25MHz SPI Interface
   SPI Ready, Warning and Fault Conditions Interrupt
- Protection Features
  - Programmable Cycle-by-Cycle Overcurrent Limit, 130V Overvoltage, UVLO, and Thermal Protections
- Small Size and Low Profile
  - 2.42mm x 2.02mm, 30 Bump WLP

Ordering Information appears at end of data sheet.

### **Applications**

- Smartphones, Tablets/E-readers, Game Consoles
- Keyboard, Mice, Remote Controls, and Peripherals
- Haptic/Tactile Feedback Enabled Equipment





# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### TABLE OF CONTENTS

| General Description                                       | 1 |
|-----------------------------------------------------------|---|
| Applications                                              | 1 |
| Benefits and Features                                     | 1 |
| Simplified Application Circuit                            | 1 |
| Absolute Maximum Ratings                                  | 7 |
| Package Information                                       | 7 |
| WLP                                                       | 7 |
| Electrical Characteristics—Top Level                      | 7 |
| Electrical Characteristics—Boost Controller 1             | 0 |
| Electrical Characteristics—SPI Communication Controller 1 | 2 |
| Typical Operating Characteristics                         | 4 |
| Bump Configurations                                       | 6 |
| 30 WLP                                                    | 6 |
| Bump Descriptions                                         | 6 |
| Functional Diagrams                                       | 9 |
| Simplified Block Diagram                                  | 9 |
| Detailed Description—Top Level                            | 0 |
| State Diagram                                             | 0 |
| Turn-On Sequence                                          | 3 |
| Digital Configuration                                     | 3 |
| Digital Engine Overview                                   | 4 |
| Modes of Playback                                         | 4 |
| Waveform Input—FIFO                                       | 4 |
| FIFO Size                                                 | 5 |
| FIFO Full, Empty, and Almost Empty 2                      | 6 |
| Using the FIFO Mode                                       | 6 |
| Waveform Input—RAM                                        | 7 |
| Address Space for RAM and Registers                       | 8 |
| RAM Content Organization                                  | 8 |
| Waveform Ending Address Registers                         | 9 |
| Number of Waveforms Stored in the RAM 2                   | 9 |
| Playlist Registers                                        | 9 |
| Repeat Count Register                                     | 9 |
| Example Configuration                                     | 0 |
| Using the RAM Playback Mode                               | 1 |
| Reading the RAM                                           | 1 |
| Overlapping Playback Requests                             | 1 |
| DAC Code to Output Voltage Conversion                     | 1 |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

# TABLE OF CONTENTS (CONTINUED)

| Interrupts and Fault Protection       32         nEN Interrupt and Fault Condition       32         Undervoltage Lockout (UVLO) Fault Protection       33         Charge Pump Time Out Fault Protection       33         Charge Pump Not Okay Fault Protection       33         ILIM Warning Interrupt and Fault Protection       33         Invaid RAM Address Interrupt and Fault Protection       33         Invaid RAM Address Interrupt and Fault Protection       33         RAM Address Overflow Interrupt and Fault Condition       34         FIFO Overflow Interrupt and Fault Condition       34         Thermal Interrupt and Fault Condition       34         Thermal Interrupt and Fault Protection       34         Bias NOT OK Fault Protection       34         SPI Ready Interrupt.       34         Description — Boost Controller       34         Description of Modulator Operation       35         Small Signal Frequency Compensation.       35         Subtiching Frequency Compensation.       35         Current Limit Protection       36         Peatures       36         Frame Structure       36         Read/Write Bits       36         Address Bits (ADDR[14:0])       37         Data Bits (RDATA[15:0]/WDATA[15:0])<      | DAC Output Sampling Rate                           | 32 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----|
| Undervoltage Lockout (UVLO) Fault Protection         33           Charge Pump Time Out Fault Protection         33           Charge Pump Not Okay Fault Protection         33           ILIM Warning Interrupt and Fault Protection         33           Invalid RAM Address Interrupt and Fault Protection         33           Empty RAM Interrupt and Fault Condition         33           RAM Address Interrupt and Fault Condition         34           FIFO Overflow Interrupt and Fault Condition         34           Thermal Interrupt and Fault Protection         34           Thermal Interrupt and Fault Protection         34           Thermal Interrupt and Fault Protection         34           SPI Ready Interrupt.         34           Description—Boost Controller         34           Description of Modulator Operation         34           Sippe Compensation         35           Small Signal Frequency Compensation         35           Overvoltage Protection         35           Features         36           Frame Structure         36           Address Bits (ADDR[14:0])         37           SPI Read Frame Diagram         37           SPI Read Frame Diagram         37           SPI Burst Write Diagram         37 | Interrupts and Fault Protection                    | 32 |
| Charge Pump Time Out Fault Protection33Charge Pump Not Okay Fault Protection33ILIM Warning Interrupt and Fault Protection33Invalid RAM Address Interrupt and Fault Protection33Empty RAM Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Condition34Mather Description34Thermal Interrupt and Fault Condition34Bias NOT OK Fault Protection34Bias NOT OK Fault Protection34SPI Ready Interrupt34Detailed Description-Boost Controller34Sippe Compensation35Small Signal Frequency and COT Timer Operation35Small Signal Frequency Compensation35Overoltage Protection35Detailed Description-SPI Communication Controller36Features36Frame Structure36Address Bits (ADDR[14:0])37SPI Nithe Frame Diagram37SPI Read Frame Diagram37SPI Nithe Frame Diagram37SPI Nithe Read Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram36Register Map38Register Map38Register Map38Register Details42Applications Information43SPI Burst Write Diagram37SPI Burst Write Diagram36Register Details42Applications                                                                                                                                                               | nEN Interrupt and Fault Condition                  | 32 |
| Charge Pump Not Okay Fault Protection33ILIM Warning Interrupt and Fault Protection33Invalid RAM Address Interrupt and Fault Protection33Empty RAM Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Condition34Thermal Interrupt and Fault Protection34Bias NOT OK Fault Protection34SPI Ready Interrupt34Description—Boost Controller34Description—Boost Controller34Switching Frequency and COT Timer Operation34Signal Frequency Compensation35Current Limit Protection35Detailed Description—SPI Communication Controller35Detailed Description—SPI Communication Controller36Features36Features36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram36Address Bits (ADDR[14:0])37SPI Burst Read Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram36 <trt>SPI Applications Inf</trt>                                                                                                                        | Undervoltage Lockout (UVLO) Fault Protection       | 33 |
| ILIM Warning Interrupt and Fault Protection       33         Invalid RAM Address Interrupt and Fault Protection       33         Empty RAM Interrupt and Fault Condition       33         RAM Address Overflow Interrupt and Fault Condition       34         FIFO Overflow Interrupt and Fault Condition       34         Thermal Interrupt and Fault Protection       34         Bias NOT OK Fault Protection       34         Detailed Description—Boost Controller       34         Detailed Description—Boost Controller       34         Sippe Compensation       34         Slope Compensation       35         Small Signal Frequency Compensation       35         Current Limit Protection       35         Detailed Description—SPI Communication Controller       36         Peatures       36         Frame Structure       36         Read/Write Bits       36         Address Bits (ADDR[14:0])       37         Data Bits (RDATA[15:0]/WDATA[15:0])       37         SPI Burst Read Diagram       37         SPI Burst Read Diagram       37         SPI Burst Read Diagram       38         Register Map       38         MAX77501       39         Redistre Input.       63                                                                   | Charge Pump Time Out Fault Protection              | 33 |
| Invalid RAM Address Interrupt and Fault Protection33Empty RAM Interrupt and Fault Condition33RAM Address Overflow Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Condition34Thermal Interrupt and Fault Protection34Thermal Interrupt and Fault Protection34Bias NOT OK Fault Protection34SPI Ready Interrupt34Detailed Description—Boost Controller34Sope Compensation34Switching Frequency and COT Timer Operation35Somall Signal Frequency Compensation35Overvoltage Protection35Detailed Description—SPI Communication Controller35Detailed Description—SPI Communication Controller36Features36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]WDATA[15:0])37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram36Adpress Bits (ADDR[14:0])37SPI Burst Read Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram36Applications Information63Charge Pumps63Charge Pumps<                                                                                                                                        | Charge Pump Not Okay Fault Protection              | 33 |
| Empty RAM Interrupt and Fault Condition33RAM Address Overflow Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Protection34Thermal Interrupt and Fault Protection34Bias NOT OK Fault Protection34SPI Ready Interrupt34Description—Boost Controller34Description of Modulator Operation34Sigper Compensation34Sigper Compensation34Sigper Compensation34Sigper Compensation35Small Signal Frequency Compensation35Current Limit Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0])WDATA[15:0])37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram36Register Details42Applications Information63Charge Pumps63Charge Pumps63                                                                                                                                                                                                                                                                                    | ILIM Warning Interrupt and Fault Protection        | 33 |
| RAM Address Overflow Interrupt and Fault Condition34FIFO Overflow Interrupt and Fault Condition34Thermal Interrupt and Fault Protection34Bias NOT OK Fault Protection34SPI Ready Interrupt34Detailed Description Boost Controller.34Description of Modulator Operation34Silope Compensation35Small Signal Frequency and COT Timer Operation35Small Signal Frequency Compensation35Overvoltage Protection35Detailed Description—SPI Communication Controller35Detailed Description35Detailed Description35Overvoltage Protection35Detailed Description35Detailed Description36Peatures36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input.63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                        | Invalid RAM Address Interrupt and Fault Protection | 33 |
| FIFO Overflow Interrupt and Fault Condition34Thermal Interrupt and Fault Protection34Bias NOT OK Fault Protection34Bias NOT OK Fault Protection34Detailed Description—Boost Controller34Description of Modulator Operation34Switching Frequency and COT Timer Operation34Slope Compensation35Small Signal Frequency Compensation35Overvoltage Protection35Overvoltage Protection35Detailed Description—SPI Communication Controller35Peatures36Features36Read/Write Bits36Address Bits (RDATA[15:0]/WDATA[15:0])37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Empty RAM Interrupt and Fault Condition            | 33 |
| Thermal Interrupt and Fault Protection34Bias NOT OK Fault Protection34SPI Ready Interrupt.34Detailed Description—Boost Controller.34Description of Modulator Operation34Switching Frequency and COT Timer Operation34Slope Compensation35Small Signal Frequency Compensation35Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0])WDATA[15:0])37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RAM Address Overflow Interrupt and Fault Condition | 34 |
| Bias NOT OK Fault Protection34SPI Ready Interrupt34Detailed Description—Boost Controller34Description of Modulator Operation34Switching Frequency and COT Timer Operation34Slope Compensation35Small Signal Frequency Compensation35Current Limit Protection35Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram39MAX7750139Register Map39Replications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | FIFO Overflow Interrupt and Fault Condition        | 34 |
| SPI Ready Interrupt.34Detailed Description—Boost Controller34Description of Modulator Operation34Switching Frequency and COT Timer Operation34Slope Compensation35Small Signal Frequency Compensation35Current Limit Protection35Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Max7750139Replications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Thermal Interrupt and Fault Protection             | 34 |
| Detailed Description—Boost Controller       34         Description of Modulator Operation       34         Switching Frequency and COT Timer Operation       34         Slope Compensation       35         Small Signal Frequency Compensation       35         Current Limit Protection       35         Overvoltage Protection       35         Detailed Description—SPI Communication Controller       35         Features       36         Frame Structure       36         Read/Write Bits       36         Address Bits (ADDR[14:0])       37         Data Bits (RDATA[15:0]/WDATA[15:0])       37         SPI Neite Frame Diagram       37         SPI Burst Write Diagram       37         SPI Burst Read Diagram       37         SPI Burst Read Diagram       39         MAX77501       39         Register Map       39         MAX77501       39         Register Details       42         Applications Information       63         nEN Enable Input       63         Charge Pumps       63                                                                                                                                                                                                                                                       | Bias NOT OK Fault Protection                       | 34 |
| Description of Modulator Operation         34           Switching Frequency and COT Timer Operation         34           Slope Compensation         35           Small Signal Frequency Compensation         35           Current Limit Protection         35           Overvoltage Protection         35           Detailed Description—SPI Communication Controller         35           Features         36           Frame Structure         36           Read/Write Bits         36           Address Bits (ADDR[14:0])         37           Data Bits (RDATA[15:0]/WDATA[15:0])         37           SPI Northe Frame Diagram         37           SPI Read Frame Diagram         37           SPI Read Frame Diagram         37           SPI Burst Write Diagram         37           SPI Burst Read Diagram         37           SPI Burst Read Diagram         38           Register Details         42           Applications Information         63           nEN Enable Input         63           Charge Pumps         63                                                                                                                                                                                                                         | SPI Ready Interrupt                                | 34 |
| Switching Frequency and COT Timer Operation34Slope Compensation35Small Signal Frequency Compensation35Current Limit Protection35Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Read Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Detailed Description—Boost Controller              | 34 |
| Slope Compensation       35         Small Signal Frequency Compensation       35         Current Limit Protection       35         Overvoltage Protection       35         Detailed Description—SPI Communication Controller       35         Features       36         Frame Structure       36         Read/Write Bits       36         Address Bits (ADDR[14:0])       37         Data Bits (RDATA[15:0]/WDATA[15:0])       37         SPI Write Frame Diagram       37         SPI Read Frame Diagram       37         SPI Burst Write Diagram       37         SPI Burst Read Diagram       38         Register Map       39         MAX77501       39         Register Details       42         Applications Information       63         nEN Enable Input       63         Charge Pumps       63                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description of Modulator Operation                 | 34 |
| Small Signal Frequency Compensation35Current Limit Protection35Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEn able Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Switching Frequency and COT Timer Operation        | 34 |
| Current Limit Protection35Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Slope Compensation                                 | 35 |
| Overvoltage Protection35Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Small Signal Frequency Compensation                | 35 |
| Detailed Description—SPI Communication Controller35Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Current Limit Protection                           | 35 |
| Features36Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Overvoltage Protection                             | 35 |
| Frame Structure36Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Detailed Description—SPI Communication Controller  | 35 |
| Read/Write Bits36Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Features                                           | 36 |
| Address Bits (ADDR[14:0])37Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Frame Structure                                    | 36 |
| Data Bits (RDATA[15:0]/WDATA[15:0])37SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Read/Write Bits                                    | 36 |
| SPI Write Frame Diagram37SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Address Bits (ADDR[14:0])                          | 37 |
| SPI Read Frame Diagram37SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Data Bits (RDATA[15:0]/WDATA[15:0])                | 37 |
| SPI Burst Write Diagram37SPI Burst Read Diagram38Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SPI Write Frame Diagram                            | 37 |
| SPI Burst Read Diagram       38         Register Map       39         MAX77501       39         Register Details       42         Applications Information       63         nEN Enable Input       63         Charge Pumps       63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SPI Read Frame Diagram                             | 37 |
| Register Map39MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SPI Burst Write Diagram                            | 37 |
| MAX7750139Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SPI Burst Read Diagram                             | 38 |
| Register Details42Applications Information63nEN Enable Input63Charge Pumps63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Register Map                                       | 39 |
| Applications Information       63         nEN Enable Input       63         Charge Pumps       63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MAX77501                                           | 39 |
| nEN Enable Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Register Details                                   | 42 |
| Charge Pumps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Applications Information                           | 63 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | nEN Enable Input                                   | 63 |
| Piezo Suppliers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Charge Pumps                                       | 63 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Piezo Suppliers                                    | 63 |

110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

# TABLE OF CONTENTS (CONTINUED)

| Applications Information—Boost Controller                           | 64 |
|---------------------------------------------------------------------|----|
| External Component Selection Guide                                  | 64 |
| FET Selection Guide                                                 | 65 |
| High-Side PFET Drive                                                | 66 |
| Slew Rate Control                                                   | 67 |
| Input Battery Voltage Blocking FET                                  | 67 |
| Feedback Switch Functionality                                       | 68 |
| Full-Scale Settings                                                 | 69 |
| PCB Layout Guidelines                                               | 69 |
| Typical Application Circuits                                        | 72 |
| Current Mode Configuration with Feedback Switch Functionality       | 72 |
| Current Mode Configuration with Input Battery Voltage Blocking FET. | 73 |
| Ordering Information                                                | 74 |
| Revision History                                                    | 75 |
|                                                                     |    |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### LIST OF FIGURES

| Figure 1. State Diagram                                | 21 |
|--------------------------------------------------------|----|
| Figure 2. Digital Engine Block Diagram.                | 24 |
| Figure 3. FIFO Write Flow Chart                        | 27 |
| Figure 4. Error Amplifier Block Diagram                | 35 |
| Figure 5. SPI Interface Timing Diagram                 | 36 |
| Figure 6. SPI Single Read/Write Frame Structure        | 36 |
| Figure 7. SPI Write Frame                              | 37 |
| Figure 8. SPI Read Frame                               | 37 |
| Figure 9. SPI Burst Write Diagram                      | 38 |
| Figure 10. SPI Burst Read Diagram                      | 38 |
| Figure 11. High-Side PFET Gate Drive                   | 67 |
| Figure 12. Input Battery Voltage Blocking FET Diagram. | 68 |
| Figure 13. Feedback Switch Diagram                     | 69 |
| Figure 14. Inductor Power Path Layout Example          | 70 |
| Figure 15. IC Controller Layout                        | 71 |
|                                                        |    |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### LIST OF TABLES

| Table 1. State Diagram Description                                             | 22   |
|--------------------------------------------------------------------------------|------|
| Table 2. Waveform Modes of Playback                                            | 24   |
| Table 3. FIFO Total Size Example                                               | 25   |
| Table 4. Number of FIFO Samples Left for a Given FIFO_AE_LEVEL and Sample Rate | 26   |
| Table 5. RAM/Register Address Space.                                           | 28   |
| Table 6. RAM Content Organization Example                                      | 28   |
| Table 7. Example Playlist                                                      | . 29 |
| Table 8. Repeat Count Example                                                  | 29   |
| Table 9. RAM Storage Example                                                   | 30   |
| Table 10. RAM Waveform Storage Example                                         | 30   |
| Table 11. RAM Playlist Example                                                 |      |
| Table 12. Piezo Suppliers                                                      | 63   |
| Table 13. Recommended Inductors and FETs                                       | 64   |
| Table 14. Recommended External Components                                      | 64   |
| Table 15. Recommended Active Components                                        | 65   |
| Table 16. Feedback Resistor Selection Table.                                   | 65   |
|                                                                                |      |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Absolute Maximum Ratings**

| V <sub>IN</sub> to AGND           | -0.3V to +6V                                                 | nE |
|-----------------------------------|--------------------------------------------------------------|----|
| V <sub>5</sub> to PGND            | 0.3V to +6V                                                  | FI |
| CF1P to PGND                      | 0.3V to +6V                                                  | Vs |
| CF1N to V <sub>IN</sub>           | 0.3V to +6V                                                  | HS |
| CF2P to PGND                      | V <sub>5</sub> - 0.1V to V <sub>DD</sub> <sub>H</sub> + 0.1V | SC |
| CF2N to PGND                      | 0.3V to V <sub>5</sub> + 0.1V                                | Vs |
| V <sub>DD H</sub> to PGND         | -0.3V to +16V                                                | Co |
| V <sub>IO</sub> to AGND           | -0.3V to +2.2V                                               | de |
| V <sub>DD</sub> to AGND           | -0.3V to +2.2V                                               | St |
| V <sub>CC</sub> to AGND           | 0.3V to +6V                                                  | Ju |
| PGND to AGND                      | 0.3V to +0.3V                                                | Sc |
| FB, COMP, COT, SLP to AGND        | 0.3V to V <sub>CC</sub> + 0.3V                               | Op |
| CS_IN, V <sub>O_DAC</sub> to AGND | -0.3V to V <sub>DD</sub> + 0.3V                              |    |
|                                   |                                                              |    |

| nEN, FB_SW to AGND                     | 0.3V to V <sub>IN</sub> + 0.3V              |
|----------------------------------------|---------------------------------------------|
| FIFO, nIRQ to AGND                     | 0.3V to +6V                                 |
| V <sub>SS H</sub> to V <sub>DD H</sub> | 2.2V to +0.3V                               |
| HS_G, LS_G to PGND                     | 0.3V to V <sub>DD</sub> <sub>H</sub> + 0.3V |
| SCLK, SSB, MISO, MOSI to AGND          |                                             |
| V <sub>SS H</sub> to PGND              | 0.3V to V <sub>DD</sub> <sub>H</sub> + 0.3V |
| Continuous Power Dissipation (Multil   | ayer Board) (T <sub>A</sub> = +70°C,        |
| derate 40°C/W above +70°C)             | 240mW                                       |
| Storage Temperature Range              | 40°C to +150°C                              |
| Junction Temperature                   | +150°C                                      |
| Soldering Temperature (reflow)         | +260°C                                      |
| Operation Junction Temperature         | 40°C to +125°C                              |
|                                        |                                             |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### WLP

| Package Code W302M2+1                 |                                |  |  |
|---------------------------------------|--------------------------------|--|--|
| Outline Number                        | <u>21-100276</u>               |  |  |
| Land Pattern Number                   | Refer to Application Note 1891 |  |  |
| Thermal Resistance, Four-Layer Board: |                                |  |  |
| Junction to Ambient $(\theta_{JA})$   | 49.38°C/W                      |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

### **Electrical Characteristics—Top Level**

| PARAMETER                               | SYMBOL                        | COND                    | ITIONS                  | MIN | TYP | MAX | UNITS |
|-----------------------------------------|-------------------------------|-------------------------|-------------------------|-----|-----|-----|-------|
| GENERAL OPERATING                       | CONDITIONS                    |                         |                         |     |     |     |       |
| Input Supply Range                      | V <sub>IN</sub>               |                         |                         | 2.8 | 3.6 | 5.5 | V     |
|                                         |                               |                         | T <sub>A</sub> = +25°C  | -1  | 0.1 | +1  | μA    |
| Shutdown Supply<br>Current              | I <sub>SHDN</sub>             | VIN                     | T <sub>A</sub> = +85°C  |     | 150 |     | -     |
| Guirent                                 |                               |                         | T <sub>A</sub> = +125°C |     | 750 |     | - nA  |
| Standby Current                         | lQ                            | nEN = 0V, STANDBY STATE |                         |     | 75  | 150 | μA    |
| Shutdown to Standby<br>State Time Delay | SHDN_STDB<br>Y <sub>DLY</sub> |                         |                         |     | 250 |     | μs    |
| Standby to Play Ready<br>Time Delay     | STDBY_PLAY<br>DLY             |                         |                         |     | 350 |     | μs    |
|                                         | M                             | High Range: FULL_       | SCALE = 1               |     | 120 |     | v     |
| Maximum V <sub>OUT</sub>                | V <sub>OUT_MAX</sub>          | Low Range: FULL_S       | SCALE = 0               |     | 70  |     |       |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Electrical Characteristics—Top Level (continued)**

| PARAMETER                                  | SYMBOL                | COND                                                                       | DITIONS                                          | MIN   | TYP | MAX  | UNITS |  |
|--------------------------------------------|-----------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------|-----|------|-------|--|
| Minimum V <sub>OUT</sub>                   | V <sub>OUT_MIN</sub>  |                                                                            |                                                  |       | 10  |      | V     |  |
|                                            |                       | $C_{PIEZO}$ = 330nF, frequency = 130Hz,<br>V <sub>OUT</sub> = 60Vpp        |                                                  |       | 60  |      |       |  |
| Operating Current                          | I <sub>IN</sub>       | C <sub>PIEZO</sub> = 680nF, fre<br>V <sub>OUT</sub> = 60Vpp                | PIEZO = 680nF, frequency = 130Hz,<br>OUT = 60Vpp |       | 80  |      | mA    |  |
|                                            |                       | C <sub>PIEZO</sub> =1µF, freque<br>= 60Vpp                                 | ency = 130Hz, V <sub>OUT</sub>                   |       | 90  |      |       |  |
|                                            |                       |                                                                            | I <sub>LIM_SEL</sub> <1:0> =<br>(0, 0)           |       | 1   |      | _     |  |
| Inductor Peak Current                      | ILIM                  | nEN = 0V                                                                   | I <sub>LIM_SEL</sub> <1:0> =<br>(0, 1)           |       | 2   |      | - A   |  |
| Limit                                      | 'LIM                  | R <sub>SENSE</sub> = 100mΩ                                                 | I <sub>LIM_SEL</sub> <1:0> =<br>(1, 0)           |       | 3   |      |       |  |
|                                            |                       |                                                                            | I <sub>LIM_SEL</sub> <1:0> =<br>(1, 1)           | = 4   |     |      |       |  |
|                                            |                       | SMP_RATE <1:0> =                                                           | : (0,0)                                          | 7.6   | 8   | 8.4  | kHz   |  |
| Haptic Sample Rate                         | FSR <sub>SEL</sub>    | SMP_RATE <1:0> =                                                           | : (0,1)                                          | 30.4  | 32  | 33.6 |       |  |
|                                            |                       | SMP_RATE <1:0> =                                                           | : (1,0)                                          | 45.6  | 48  | 50.4 | 7     |  |
| Undervoltage Lockout                       | UVLO                  |                                                                            |                                                  | 2.754 | v   |      |       |  |
| Undervoltage Lockout                       | 0000                  |                                                                            |                                                  | 2.652 | v   |      |       |  |
| Undervoltage-Lockout<br>Hysteresis         | UVLO <sub>HYST</sub>  | UVLO hysteresis                                                            |                                                  |       | 100 |      | mV    |  |
| Thermal Shutdown                           | THERMSHDN             | nEN = 0V                                                                   |                                                  |       | 165 |      | °C    |  |
| Thermal-Shutdown<br>Hysteresis             | THERMHYST             | nEN = 0V                                                                   |                                                  |       | 21  |      | °C    |  |
| Total Harmonic<br>Distortion + Noise       | THD+N                 | C <sub>PIEZO</sub> = 680nF, frequency = 130Hz,<br>V <sub>OUT</sub> = 80Vpp |                                                  |       | 1   |      | %     |  |
| V <sub>DD</sub> Output Voltage             | V <sub>DD</sub>       | V <sub>IN</sub> = 3.8V, nEN = 0V, no load                                  |                                                  |       | 1.8 |      | V     |  |
| V <sub>DD</sub> Output Voltage<br>Accuracy | V <sub>DDACC</sub>    |                                                                            |                                                  | -5    |     | +5   | %     |  |
| V <sub>CC</sub> Supply Range               | V <sub>CC</sub>       | Haptic playback mod                                                        | de                                               | 4.75  | 5   | 5.25 | V     |  |
| V <sub>CC</sub> Load Current<br>(Internal) | ILDVCC                | V <sub>CC</sub> = 5V, haptic pla                                           | V <sub>CC</sub> = 5V, haptic playback mode       |       | 105 |      | μA    |  |
| V <sub>OUT</sub> Overvoltage               | Maria                 | FULL_SCALE = 1                                                             |                                                  |       | 130 |      |       |  |
| Regulation                                 | VOUTOVP               | FULL_SCALE = 0                                                             |                                                  |       | 80  |      | V     |  |
| DAC                                        |                       |                                                                            |                                                  |       |     |      |       |  |
| DAC Resolution                             | DAC <sub>RES</sub>    |                                                                            |                                                  |       | 12  |      | bit   |  |
| DAC Linearity                              | DAC <sub>DNL</sub>    | No compression                                                             |                                                  | -2    |     | +2   | LSB   |  |
| DAC FS Gain Accuracy                       | DAC <sub>FS_ACC</sub> | No compression                                                             |                                                  | -2    |     | +2   | %     |  |
| DAC Output Resistance                      | DAC <sub>RO</sub>     |                                                                            |                                                  |       | 1.2 |      | MΩ    |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Electrical Characteristics—Top Level (continued)**

| PARAMETER                                                       | SYMBOL                           | COND                                                                     | ITIONS                                        | MIN                         | TYP                         | MAX                         | UNITS |
|-----------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------|-----------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-------|
| Full-Scale DAC Output<br>Voltage                                | DAC <sub>FS</sub>                |                                                                          |                                               |                             | 1.25                        | 1.2725                      | V     |
| CHARGE-PUMPS                                                    |                                  |                                                                          |                                               |                             |                             |                             |       |
| 5V Charge-Pump<br>Overall Accuracy                              | CP <sub>V5_ACC</sub>             | 2.8V < V <sub>IN</sub> < 5.5V ar                                         | nd I <sub>LOAD</sub> < 7mA                    |                             | ±10                         |                             | %     |
| 9V Charge-Pump<br>Overall Accuracy                              | CP1 <sub>VDDH_AC</sub><br>C      | 2.8V < V <sub>IN</sub> < 5.5V ar                                         | nd I <sub>LOAD</sub> < 7mA                    |                             | ±10                         |                             | %     |
| V <sub>DD_H</sub> Charge-Pump<br>Switching Frequency            | CP <sub>VDDH_FSW</sub>           |                                                                          |                                               | 0.95                        | 1                           | 1.05                        | MHz   |
| 5V Charge-Pump Start-<br>Up Time                                | CP <sub>V5_TSU</sub>             | C <sub>F1</sub> = 150nF, C <sub>V5</sub><br>= 1µF                        | 0 to 95% of final V <sub>5</sub> output       |                             | 200                         |                             | μs    |
| V <sub>DD_H</sub> Charge-Pump<br>Start-Up Time                  | CP <sub>VDDH_</sub> TSU          | C <sub>F2</sub> = 150nF,<br>C <sub>VDD_H</sub> = 1µF                     | 0 to 95% of final<br>V <sub>DD_H</sub> output |                             | 300                         |                             | μs    |
| V <sub>SS_H</sub> Accuracy                                      | V <sub>SSHACC</sub>              | V <sub>IN</sub> = 3.6V, C <sub>VSS_</sub> H                              | l = 2.2nF                                     | V <sub>DD_H</sub> -<br>1.9V | V <sub>DD_H</sub> -<br>1.8V | V <sub>DD_H</sub> -<br>1.7V | V     |
| 5V Charge-Pump Active<br>Discharge Resistance                   | CP <sub>V5_RPD</sub>             | STANDBY state                                                            |                                               |                             | 200                         |                             | Ω     |
| V <sub>DD_H</sub> Charge-Pump<br>Active Discharge<br>Resistance | CP <sub>VDDH_RPD</sub>           |                                                                          |                                               |                             |                             |                             | Ω     |
| 5V Charge-Pump VOK                                              | CP <sub>V5_VOK_TH</sub><br>_R    | 5V VOK comparator                                                        | V VOK comparator rising threshold             |                             |                             | 4.65                        | V     |
| Threshold                                                       | CP <sub>V5_VOK_TH</sub>          | 5V VOK comparator                                                        | falling threshold                             | 3.85                        | 4                           | 4.17                        | V     |
| V <sub>DD H</sub> Charge-Pump                                   | CP <sub>VDDH_</sub> VOK<br>_TH_R | 10V VOK comparate                                                        | r rising threshold                            | 6.7                         | 7                           | 7.2                         | V     |
| VOKThreshold                                                    | CP <sub>VDDH_VOK</sub>           | 10V VOK comparate                                                        | r falling threshold                           | 5.63                        | 5.9                         | 6.09                        |       |
| V <sub>DD H</sub> Charge-Pump                                   | CP <sub>VDDH_EN_</sub>           | 10V Enable compara                                                       | ator rising threshold                         | 3.35                        | 3.5                         | 3.65                        | V     |
| Enable Threshold                                                | тн –                             | 10V Enable compara                                                       | ator falling threshold                        | 2.95                        | 3.1                         | 3.25                        | v     |
| V <sub>DD_H</sub> Charge-Pump<br>Enable Hysteresis              | CP <sub>VDDH_EN_</sub><br>HYS    | 10V Enable compara                                                       | ator hysteresis                               |                             | 0.4                         |                             | V     |
| FIFO STATUS PIN                                                 |                                  |                                                                          |                                               |                             |                             |                             |       |
| FIFO Status VOL                                                 | VOL <sub>FIFO</sub>              | I <sub>SINK</sub> = 2mA                                                  |                                               |                             |                             | 0.4                         | V     |
| FIFO Status Falling<br>Edge Time                                | <sup>t</sup> FALL_FIFO           | C <sub>LOAD</sub> = 25pF                                                 |                                               |                             | 2                           |                             | ns    |
|                                                                 |                                  |                                                                          | T <sub>A</sub> = +25°C                        | -1                          |                             | +1                          |       |
| FIFO Leakage Current                                            | FIFO <sub>LKG</sub>              | $_{G}$ V <sub>IN</sub> = V <sub>FIFO</sub> = 5.5V T <sub>A</sub> = +85°C |                                               |                             | μA                          |                             |       |
|                                                                 |                                  |                                                                          | T <sub>A</sub> = +125°C                       |                             | ±0.01                       |                             |       |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Electrical Characteristics—Top Level (continued)**

 $(V_{IN} = 3.6V, T_A = +25^{\circ}C)$ , limits are 100% tested at  $T_A = +25^{\circ}C$ , unless otherwise noted. Min and Max limits are guaranteed by design and characterization from  $T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ .) (Note 1)

| PARAMETER                      | SYMBOL                  | COND                                      | ITIONS                    | MIN                       | ТҮР   | MAX | UNITS |
|--------------------------------|-------------------------|-------------------------------------------|---------------------------|---------------------------|-------|-----|-------|
| ENABLE INPUT (nEN)             |                         |                                           |                           |                           |       |     |       |
|                                |                         |                                           | T <sub>A</sub> = +25°C    | -1                        |       | +1  |       |
| nEN Input Leakage<br>Current   | I <sub>nEN_LKG</sub>    | V <sub>IN</sub> = V <sub>nEN</sub> = 5.5V | T <sub>A</sub> = +85°C    |                           | ±0.01 |     | μΑ    |
| Guirent                        |                         |                                           | T <sub>A</sub> = +125°C   |                           | ±0.01 |     | 1     |
| nEN Input Falling<br>Threshold | V <sub>TH_nEN_F</sub>   | nEN falling                               |                           |                           |       | 1   | V     |
| nEN Input Rising<br>Threshold  | V <sub>TH_nEN_R</sub>   | nEN rising                                |                           | V <sub>IN</sub> - 1       |       |     | V     |
| OPEN-DRAIN INTERRUP            | PT OUTPUT (nIR          | (Q)                                       |                           |                           |       |     |       |
| nIRQ VOL                       | VOL <sub>nIRQ</sub>     | I <sub>SINK</sub> = 2mA                   |                           |                           |       | 0.4 | V     |
| nIRQ Falling Edge Time         | <sup>t</sup> FALL_nIRQ  | C <sub>nIRQ</sub> = 25pF                  |                           |                           | 2     |     | ns    |
|                                |                         |                                           | T <sub>A</sub> = +25°C    | -1                        |       | +1  |       |
| nIRQ Leakage Current           |                         | $V_{IN} = V_{nIRQ} = 5.5V$                | T <sub>A</sub> = +85°C    |                           | ±0.01 |     | μA    |
|                                |                         |                                           | T <sub>A</sub> = +125°C   |                           | ±0.01 |     |       |
|                                |                         |                                           | ILIM_FLAG<1,0> =<br>(0,0) |                           | 128   |     |       |
|                                |                         |                                           |                           | ILIM_FLAG<1,0> =<br>(0,1) |       | 256 |       |
| ILIM Flag Count                | ILIM <sub>FLG_CNT</sub> | ILIM Interrupt Flags                      | ILIM_FLAG<1,0> =<br>(1,0) |                           | 1024  |     |       |
|                                |                         |                                           | ILIM_FLAG<1,0><br>= (1,1) |                           | 2048  |     |       |

#### **Electrical Characteristics—Boost Controller**

| PARAMETER                       | SYMBOL               | CONDITIONS | MIN  | TYP   | MAX                      | UNITS |
|---------------------------------|----------------------|------------|------|-------|--------------------------|-------|
| GMAMP                           |                      |            |      |       |                          |       |
| GMAMP<br>Transconductance       | GMAMP <sub>GM</sub>  |            | 25   | 30    | 33                       | μS    |
| Input Common Mode<br>Range      | GMAMP <sub>CMR</sub> |            | 0.23 |       | 3.4                      | V     |
| GMAMP Output Swing              | GM <sub>VO</sub>     | No load    | 0.1  |       | V <sub>CC</sub> -<br>0.1 | V     |
| GMAMP Maximum<br>Output Current | GMAMP <sub>IO</sub>  |            | 7    |       |                          | μA    |
| PREAMPLIFIER                    |                      |            |      |       |                          | •     |
| Preamplifier Gain               | AV <sub>PA</sub>     |            |      | 2.818 |                          | V/V   |
| Preamplifier Gain<br>Accuracy   | AV <sub>PA_ACC</sub> |            | -2   |       | +2                       | %     |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Electrical Characteristics—Boost Controller (continued)**

| PARAMETER                                 | SYMBOL                   | CC                               | NDITIONS                       | MIN   | TYP                        | MAX   | UNITS      |
|-------------------------------------------|--------------------------|----------------------------------|--------------------------------|-------|----------------------------|-------|------------|
| SLP COMPARATOR                            |                          | l                                |                                | 1     |                            |       |            |
| SLP Comparator Level<br>Shift             | SLP <sub>CMP_LS</sub>    | SLP rising thresh low to high    | old when LX switches           |       | V <sub>COMP</sub> -<br>0.4 |       | v          |
| SLP Rising Threshold<br>Propagation Delay | CMP <sub>TPD</sub>       | Rising input slew                | Rising input slew rate = 1V/µs |       | 10                         |       | ns         |
| SLP Discharge<br>Resistance               | SLP <sub>DSCHG</sub>     |                                  |                                |       | 8                          |       | Ω          |
|                                           |                          |                                  | T <sub>A</sub> = +25°C         | -1    |                            | +1    | μA         |
| SLP Leakage                               | SLP <sub>LKG</sub>       | V <sub>SLP</sub> = 5V            | T <sub>A</sub> = +85°C         |       | ±50                        |       | nA         |
|                                           |                          |                                  | T <sub>A</sub> = +125°C        |       | ±250                       |       |            |
| COT COMPARATOR                            | _                        |                                  |                                |       |                            |       |            |
| COT Comparator<br>Threshold               | COT <sub>CMP_TH</sub>    | COT rising thres<br>high to low  | nold when LX switches          |       | V <sub>IN</sub> /10        |       | v          |
| COT Rising Threshold<br>Propagation Delay | COT <sub>TPD_R</sub>     | Rising input slew                | rate = 1V/µs                   |       | 10                         |       | ns         |
| COT Discharge<br>Resistance               | COT <sub>DSCHG</sub>     |                                  |                                |       | 8                          |       | Ω          |
| COT Leakage                               | COT <sub>LKG</sub>       | V <sub>COT</sub> = 5V            | T <sub>A</sub> = +25°C         | -1    |                            | +1    | µA<br>- nA |
|                                           |                          |                                  | T <sub>A</sub> = +85°C         |       | ±50                        |       |            |
|                                           |                          |                                  | T <sub>A</sub> = +125°C        |       | ±250                       |       |            |
| ILIM COMPARATOR                           |                          |                                  |                                |       |                            |       |            |
|                                           |                          | ILIM_SEL<1,0> =                  | = (0,0)                        | 90    | 100                        | 110   |            |
| ILIM Comparator                           | ILIM <sub>CMP_TH</sub>   | ILIM_SEL <1:0>                   | = (0,1)                        | 190   | 200                        | 210   | mV         |
| Threshold                                 |                          | ILIM_SEL<1,0> = (1,0)            |                                | 285   | 300                        | 315   |            |
|                                           |                          | ILIM_SEL<1,0> =                  | = (1,1)                        | 380   | 400                        | 420   |            |
| ILIM Rising Theshold<br>Propagation Delay | <sup>t</sup> PD_ILIM_CMP | Rising input slew                | rate = 1V/µs                   |       | 10                         |       | ns         |
| OVP COMPARATOR                            |                          |                                  |                                |       |                            |       |            |
| OVP Comparator<br>Threshold               | OVP <sub>CMP_TH</sub>    | OVP rising thresl<br>low to high | nold when LX switches          | 3.336 | 3.512                      | 3.688 | V          |
| OVP Rising Threshold<br>Propagation Delay | OVP <sub>CMP_TPD</sub>   | Rising input slew                | rate = 1V/µs                   |       | 10                         |       | ns         |
| GATE DRIVER                               |                          | •                                |                                |       |                            |       |            |
| HS_G Gate Driver<br>Pullup Strength       | HSG <sub>P_RON</sub>     |                                  |                                | 0.5   | 1                          | 2     | Ω          |
| HS_G Gate Driver<br>Pulldown Strength     | HSG <sub>N_RON</sub>     |                                  |                                | 21    | 33                         | 52    | Ω          |
| LS_G Gate Driver<br>Pulldown Strength     | LSG <sub>N_RON</sub>     |                                  |                                | 0.25  | 0.5                        | 1     | Ω          |
| LS_G Gate Driver<br>Pullup Strength       | LSG <sub>P_RON</sub>     |                                  |                                | 21    | 30                         | 49    | Ω          |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Electrical Characteristics—Boost Controller (continued)**

(V<sub>IN</sub> = 3.6V, T<sub>A</sub> = +25°C, limits are 100% tested at T<sub>A</sub> = +25°C, unless otherwise noted. Min and Max limits are guaranteed by design and characterization from T<sub>A</sub> = T<sub>J</sub> = -40°C to +125°C.) (Note 1)

| PARAMETER                                   | SYMBOL               | CON                                | CONDITIONS                    |      | TYP   | MAX | UNITS |
|---------------------------------------------|----------------------|------------------------------------|-------------------------------|------|-------|-----|-------|
| T <sub>ON</sub> AND T <sub>OFF</sub> CONTRO | LLER                 |                                    |                               |      |       |     |       |
| Maximum T <sub>ON</sub>                     | TON <sub>MAX</sub>   | Maximum on time le                 | laximum on time low-side NFET |      | 3.6   | 7   | μs    |
| Maximum T <sub>OFF</sub>                    | TOFF <sub>MAX</sub>  | Maximum on time h                  | nigh-side PFET                | 1    | 2     | 4   | μs    |
| Minimum T <sub>ON</sub>                     | TON <sub>MIN</sub>   | Minimum on time Ic                 | w-side NFET                   |      | 50    |     | ns    |
| Minimum T <sub>OFF</sub>                    | TOFF <sub>MIN</sub>  | Minimum on time h                  | igh-side PFET                 |      | 10    |     | ns    |
| FB_SW PIN                                   |                      |                                    |                               | ·    |       |     |       |
| FB_SW Input<br>Resistance                   | FB_SW <sub>IR</sub>  |                                    |                               |      | 54    |     | Ω     |
|                                             |                      |                                    | T <sub>A</sub> = +25°C        | -1   |       | +1  | μA    |
| FB_SW Leakage                               | FB_SW <sub>LKG</sub> | V <sub>FB_SW</sub> = 5V            | T <sub>A</sub> = +85°C        |      | ±50   |     |       |
|                                             |                      |                                    | T <sub>A</sub> = +125°C       | ±250 |       |     | – nA  |
| CS_IN LEAKAGE                               |                      |                                    | ·                             | ŀ    |       |     |       |
|                                             |                      |                                    | T <sub>A</sub> = +25°C        | -1   |       | +1  |       |
| CS_IN Leakage Current                       |                      | nEN = 0V, SSB =<br>V <sub>IO</sub> | T <sub>A</sub> = +85°C        |      | ±0.01 |     | μΑ    |
|                                             |                      |                                    | T <sub>A</sub> = +125°C       |      | ±0.01 |     | 1     |

### **Electrical Characteristics—SPI Communication Controller**

| PARAMETER                                            | SYMBOL              | CONDITIONS                                      | MIN                  | ТҮР          | MAX  | UNITS |
|------------------------------------------------------|---------------------|-------------------------------------------------|----------------------|--------------|------|-------|
| SPI                                                  |                     | -                                               |                      |              |      | 1     |
| V <sub>IO</sub> Supply Voltage                       | V <sub>IO</sub>     |                                                 | 1.62                 | 1.8          | 1.98 | V     |
|                                                      |                     | $T_A = +25^{\circ}C$                            | -1                   | 0.1          | +1   | μA    |
| Input Leakage Current<br>(SSB, SCLK, MOSI)           | LEAK <sub>SPI</sub> | T <sub>A</sub> = +85°C                          |                      | ±10          |      | 20    |
|                                                      |                     | T <sub>A</sub> = +125°C                         |                      | ±250         |      | - nA  |
| Input Capacitance (SSB, SCLK, MOSI)                  | C_IN <sub>SPI</sub> |                                                 |                      | 10           |      | pF    |
| SPI Input Logic Low<br>Voltage (SSB, SCLK,<br>MOSI)  | VIL <sub>SPI</sub>  |                                                 |                      |              | 0.4  | v     |
| SPI Input Logic High<br>Voltage (SSB, SCLK,<br>MOSI) | VIH <sub>SPI</sub>  |                                                 | 1.4                  |              |      | v     |
| SPI Input Logic<br>Hysteresis                        | VI <sub>HYST</sub>  |                                                 |                      | 275          |      | mV    |
| SPI Logic VOH                                        | VOH <sub>MISO</sub> | IOH <sub>MISO</sub> = 2mA                       | V <sub>IO</sub> -0.4 |              |      | V     |
| SPI Logic VOL                                        | VOL <sub>MISO</sub> | IOL <sub>MISO</sub> = 2mA                       |                      |              | 0.4  | V     |
| MISO Lookago Current                                 | MISO                | SSB = $V_{IO}$ , $T_A$ = +25°C                  | -1                   | -1 +1<br>0.1 |      | - μΑ  |
| MISO Leakage Current                                 | MISO <sub>LKG</sub> | SSB = V <sub>IO</sub> , T <sub>A</sub> = +125°C |                      |              |      |       |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Electrical Characteristics—SPI Communication Controller (continued)**

 $(V_{IN} = 3.6V, T_A = +25^{\circ}C)$ , limits are 100% tested at  $T_A = +25^{\circ}C$ , unless otherwise noted. Min and Max limits are guaranteed by design and characterization from  $T_A = T_J = -40^{\circ}C$  to +125°C.) (Note 1)

| PARAMETER                                   | SYMBOL                          | CONDITIONS                                    | MIN | TYP | MAX | UNITS |  |  |
|---------------------------------------------|---------------------------------|-----------------------------------------------|-----|-----|-----|-------|--|--|
| SPI INTERFACE TIMING                        |                                 |                                               |     |     |     |       |  |  |
| SPI Operating<br>Frequency                  | f <sub>SPI</sub>                | V <sub>IO</sub> = 1.8V                        |     | 25  |     | MHz   |  |  |
| MOSI Input Valid to<br>SCLK Rising Edge     | <sup>t</sup> su_mosi            | V <sub>IO</sub> = 1.8V                        | 10  |     |     | ns    |  |  |
| MOSI Input Valid from<br>SCLK Rising Edge   | <sup>t</sup> HD_MOSI            | V <sub>IO</sub> = 1.8V                        | 10  |     |     | ns    |  |  |
| MISO Output Valid from<br>SCLK Falling Edge | <sup>t</sup> D_MISO             | V <sub>IO</sub> = 1.8V, C <sub>L</sub> = 50pF |     |     | 19  | ns    |  |  |
| MISO Rising/Falling<br>Time                 | t <sub>R</sub> , t <sub>F</sub> | V <sub>IO</sub> = 1.8V, C <sub>L</sub> = 20pF |     |     | 10  | ns    |  |  |
| SSB Setup Time Before SCLK                  | t <sub>SU_SSB</sub>             | V <sub>IO</sub> = 1.8V                        | 20  |     |     | ns    |  |  |
| SSB Hold Time After<br>SCLK                 | t <sub>HD_SSB</sub>             | V <sub>IO</sub> = 1.8V                        | 20  |     |     | ns    |  |  |
| Minimum SSB HIGH<br>Pulse Width             | t <sub>SSB_</sub> H(MIN)        | V <sub>IO</sub> = 1.8V                        | 50  |     |     | ns    |  |  |

Note 1: See the Typical Applications Circuit.

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Typical Operating Characteristics**

(Typical Applications Circuit,  $V_{IN}$  = 3.7V,  $V_{IO}$  = 1.8V, L = 10µH, T<sub>A</sub> = +25°C, unless otherwise noted. See <u>Table 13</u> for the components chosen for specific piezo capacitance values (C<sub>PIEZO</sub>) listed.)



# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Typical Operating Characteristics (continued)**

(Typical Applications Circuit,  $V_{IN}$  = 3.7V,  $V_{IO}$  = 1.8V, L = 10µH, T<sub>A</sub> = +25°C, unless otherwise noted. See <u>Table 13</u> for the components chosen for specific piezo capacitance values (C<sub>PIEZO</sub>) listed.)















# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Bump Configurations**

#### **30 WLP**



### **Bump Descriptions**

| PIN | NAME                                                                                                                                                                                                                                                                                                                     | FUNCTION                                                                                                                                                                                    |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A5  | PGND                                                                                                                                                                                                                                                                                                                     | Power Ground. Connect the PGND pin to the PCB ground plane. Refer to the <u>PCB Layout</u><br><u>Guidelines</u> section for more information.                                               |  |  |
| C4  | C4 AGND Analog Ground. The AGND pin must be connected to PGND, preferably clos<br>See the <u>PCB Layout Guidelines</u> section for more information.                                                                                                                                                                     |                                                                                                                                                                                             |  |  |
| E2  | $V_{IN}$ Voltage Input Supply Pin. Bypass to AGND with a 1µF ceramic capacitor close to the IC. The should be two separate supply paths from the input power supply, a high-current path to the inductor and a separate, low-current path to $V_{IN}$ . See the <u>Typical Application Circuit</u> for more information. |                                                                                                                                                                                             |  |  |
| B2  | V <sub>SS_H</sub>                                                                                                                                                                                                                                                                                                        | High-Side Voltage Reference. Connect a 2.2nF decoupling capacitor for the high-side gate driver from $V_{SS_H}$ to the $V_{DD_H}$ pin.                                                      |  |  |
| A2  | V <sub>DD_H</sub>                                                                                                                                                                                                                                                                                                        | Gate Driver Supply Voltage Output. Bypass this pin with a 1µF capacitor to PGND. This pin is the output of the second charge pump and is approximately 9V.                                  |  |  |
| E3  | V <sub>DD</sub>                                                                                                                                                                                                                                                                                                          | Internal Logic Supply Voltage Output. 1.8V output from internal bias block, powered from $V_{IN}$ .<br>Bypass with 1µF to AGND. Do not use for external loads.                              |  |  |
| C1  | V <sub>5</sub>                                                                                                                                                                                                                                                                                                           | 5 Volt Internal Charge Pump Output. V <sub>5</sub> is a regulated charge pump output voltage powered by $V_{IN}$ . Bypass with 1µF to PGND. Do not use for external loads.                  |  |  |
| D3  | V <sub>CC</sub>                                                                                                                                                                                                                                                                                                          | Low Noise Analog Supply Input. Connect a 2.2 $\mu$ F capacitor from this pin to AGND close to the IC. Connect a low value resistor (typically 1 $\Omega$ ) from V <sub>5</sub> to this pin. |  |  |
| B6  | V <sub>IO</sub>                                                                                                                                                                                                                                                                                                          | SPI Logic I/O Supply Input. Bypass with a 1µF capacitor to AGND.                                                                                                                            |  |  |
| B5  | SSB                                                                                                                                                                                                                                                                                                                      | SPI Chip Select Logic Input. Active-low.                                                                                                                                                    |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Bump Descriptions (continued)**

| PIN | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| B3  | MOSI               | SPI Serial Data Input (Master Output Slave Input).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| B4  | MISO               | SPI Serial Data Output (Master Input Slave Output). MISO is high-Z with SSB = V <sub>IO</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| A6  | SCLK               | SPI Serial Clock Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| E1  | CF1P               | V Charge Pump Fly Cap, Positive Pin. Connect a 150nF capacitor from this pin to CF1N.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| D1  | CF1N               | 5V Charge Pump Fly Cap, Negative Pin. Connect a 150nF capacitor from this pin to CF1P.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| A1  | CF2P               | 9V Charge Pump Fly Cap, Positive Pin. Connect a 150nF capacitor from this pin to CF2N.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| B1  | CF2N               | 9V Charge Pump Fly Cap, Negative Pin. Connect a 150nF capacitor from this pin to CF2P.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| A3  | HS_G               | High-Side Gate Driver Output. Connect a 10nF capacitor (150V minimum rating) from this pin to the gate of the external P-Channel power FET (see the <u>High Side PFET Drive applications</u> <u>information</u> section).                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| A4  | LS_G               | Low-Side Gate Driver Output. Connect this pin to the gate of the external power NFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| D6  | FB                 | Voltage Feedback Input. Connect a resistor from V <sub>OUT</sub> to this pin and another resistor from this pin to either AGND or to the FB_SW pin. The two resistors form a resistor divider to set the closed-loop gain of the system. Route the resistor divider close to the IC and away from clock, logic or other digital signals. The FB_SW pin is off (high-Z) when the part is in shutdown or standby modes reducing leakage current from V <sub>OUT</sub> if desired. See the <i>Full-Scale Options</i> section for more information on selecting resistor values. |  |  |  |
| C5  | V <sub>O_DAC</sub> | DAC Output. Connect a 39pF filter capacitor from this pin to AGND to provide a LPF function to the DAC output signal. The LPF reduces clock and sampling frequency energy at the DAC output (i.e., anti-aliasing) before driving the boost converter.                                                                                                                                                                                                                                                                                                                        |  |  |  |
| E4  | COMP               | Compensation Network Input. Connect the external compensation components from this pin to AGND as shown in the <i>External Component Selection Guide</i> section. Place these components as close to the COMP pin as possible.                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| C6  | CS_IN              | Current Sense Input. Connect this pin to a 390pF capacitor to AGND and to the slope-<br>compensation capacitor (see the Slope Compensation section). Additionally, connect a 100 $\Omega$ from<br>this pin to the current sense resistor thereby forming a low-pass filter between the current sense<br>resistor and the CS_IN pin.                                                                                                                                                                                                                                          |  |  |  |
| D2  | nEN                | Active-Low Enable Input. Driving nEN low causes the IC to enter STANDBY mode. Connect a pullup resistor from this pin to $V_{IN}$ for shutdown. If nEN is driven from a source (e.g., a $\mu$ P) that is not 6V tolerant, then an external FET can be used as a level shift. See the <u>Turn-On Sequence</u> section for details on the nEN functionality.                                                                                                                                                                                                                   |  |  |  |
| C2  | FIFO               | Open-Drain FIFO Status Flag Output. The FIFO pin is active-low and indicates the fill status (see the <u>FIFO Full, Empty</u> , and <u>Almost Empty</u> section for more information). An external pullup resistor to $V_{IO}$ is required to use this pin function. Leave this pin unconnected if not used.                                                                                                                                                                                                                                                                 |  |  |  |
| D4  | NC                 | Leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| E6  | СОТ                | Computed Off-Time Input. Connect a resistor from $V_{OUT}$ to this pin and a capacitor from this pin to AGND to form a Low-Pass Filter from $V_{OUT}$ . The time constant of this filter partly determines the switching frequency of the boost converter (typically ~ 20µs for 500kHz switching frequency). See the <u>Switching Frequency and COT Timer Operation</u> section for more information.                                                                                                                                                                        |  |  |  |
| E5  | SLP                | Slope-Compensation Input Pin. Connect a resistor from $V_{OUT}$ to this pin, a resistor from $V_5$ to this pin, and a capacitor from this pin to the CS_IN pin. See the <u>Slope Compensation</u> section for more details.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| D5  | FB_SW              | Feedback Resistor Termination Input. Connect the low-side feedback resistor (from FB) to this pin to reduce resistive load on V <sub>OUT</sub> during SHUTDOWN. Leave this pin unconnected if not used. See the <u>Feedback Switch Functionality</u> section for more details.                                                                                                                                                                                                                                                                                               |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Bump Descriptions (continued)**

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                       |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C3  | nIRQ | Active-Low Interrupt Request Output. An external pullup resistor to $V_{IO}$ (e.g., 100k $\Omega$ ) is required to use this pin function. The nIRQ is an active-LOW signal and is used to indicate a number of internal interrupt and fault conditions. See the nIRQ description in the <u>Interrupts and Fault</u> <u>Conditions</u> section. |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Functional Diagrams**

### Simplified Block Diagram



### **Detailed Description—Top Level**

The MAX77501 is a highly-efficient piezo driver specifically developed for haptic, audio, or other transducer applications. The IC converts a stored or streamed digital input signal into a high voltage drive waveform up to 110Vpp (i.e., 10V minimum to 120V maximum  $V_{OUT}$ ). A proprietary, highly-efficient DC-to-AC, single-ended wave-shaping conversion process drives a piezo element, while consuming minimum input power.

An internal charge pump generates a regulated 5V (V<sub>5</sub>), which then drives a second, voltage-doubling charge pump to generate a 9V ( $V_{DD\_H}$ ) voltage rail used by the gate drivers to drive the external power FETs. The high-side gate drive (HS\_G) is AC coupled to level-shift the gate drive to  $V_{OUT}$  and drives the high-side PFET. An external, 10V Zener diode and a parallel 20k $\Omega$  resistor resets the PFET gate charge to turn it off when HS\_G goes high. In this way, the PFET gate logic signal follows  $V_{OUT}$  at about one diode voltage above  $V_{OUT}$  to about 9V below  $V_{OUT}$  during each off time.

#### State Diagram

The MAX77501 has three primary modes of operation:

- A low current SHUTDOWN mode where all of the internal blocks are off.
- A STANDBY mode where a minimal set of circuits are active to receive SPI commands.
- A fully enabled HAPTIC PLAYBACK mode.

Figure 1 describes this state diagram and how to move between each of the three states as well as other, intermediary states.

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver



Figure 1. State Diagram

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

# Table 1. State Diagram Description

| STATE/<br>TRANSITION                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHUTDOWN                                                    | The IC is in SHUTDOWN mode with low shutdown current. All functionality is off and the SPI communication bus does not function.                                                                                                                                                                                                                                                                                                                                                                    |
| (1) V <sub>IN</sub> > UVLO and<br>nEN = 0                   | When the power supply is present and nEN is pulled low, the part enables the internal oscillator and bias circuitry. Once this is complete, the part transitions into the STANDBY: INTERRUPTS NOT CLEARED state. The SPI Ready interrupt occurs and the ISR_SPI_RDY register needs to be read and cleared before moving to the STANDBY state.                                                                                                                                                      |
| STANDBY:<br>INTERRUPTS NOT<br>CLEARED                       | After the output is disabled due to a fault condition, the IC transitions back into the STANDBY:<br>INTERRUPTS NOT CLEARED state. HAPTIC PLAYBACK mode cannot occur until the interrupts are<br>cleared. Read the ISR register in order to clear the interrupts and transition into the STANDBY state. The IC<br>also transitions into this state when nEN is pulled low due to the SPI Ready Interrupt. This state is the same<br>as the STANDBY state, except haptic playback cannot be enabled. |
| STANDBY                                                     | STANDBY mode is a low-power state where the output is disabled and the system awaits a haptic playback request from the user. The SPI bus is working and the registers and RAM can be written to and read from in order to prepare for a haptic request.                                                                                                                                                                                                                                           |
| (2) Haptic Request<br>Occurred through<br>RAM or FIFO       | A haptic request can occur either by programming the RAM and enabling the RAM_PLAY register or by writing to the FIFO_WRITE_PORT register. This enables haptic playback.                                                                                                                                                                                                                                                                                                                           |
| ENABLE OUTPUT                                               | Prior to performing the haptic request, the part enables the charge pumps and all of the analog blocks and ramps the DAC up to its minimum voltage so that the output of the converter is 10V at the beginning of HAPTIC PLAYBACK.                                                                                                                                                                                                                                                                 |
| (3) Output Ready                                            | When the output reaches 10V, the part transitions into HAPTIC PLAYBACK.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| HAPTIC<br>PLAYBACK                                          | The converter is enabled and playing the haptic signal sent through the RAM or FIFO.                                                                                                                                                                                                                                                                                                                                                                                                               |
| (4) Haptic Done                                             | Once the haptic event is done, the part proceeds to the RAMP DOWN OUTPUT state.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RAMP DOWN<br>OUTPUT                                         | The IC ramps the DAC down to all 0's, disables the output, and disables the charge pumps.                                                                                                                                                                                                                                                                                                                                                                                                          |
| (5) Fault Condition                                         | If a fault condition occurs, the system ramps the output down to 10V and then disables the converter. The system transitions to either the STANDBY state, the STANDBY: INTERRUPTS NOT CLEARED state, or the SHUTDOWN state depending on the status of nEN. See the <i>Interrupts and Fault Protection</i> section for more information.                                                                                                                                                            |
| FAULT CONDITION<br>RAMP DOWN<br>OUTPUT                      | After a fault condition occurs, the output is ramped down to 10V. There is a delay after the fault condition happens that allows time for the output to ramp down to 10V. The default value is 2ms and can be set by the FAULT_DLY register. After the delay has finished, the IC disables the charge pumps.                                                                                                                                                                                       |
| (6) RAMP DOWN<br>DONE & nEN = 0                             | If nEN is still low after the output has been disabled, the system proceeds to the STANDBY state.                                                                                                                                                                                                                                                                                                                                                                                                  |
| (7) RAMP DOWN<br>DONE & nEN = 1                             | If nEN is high after the output has been disabled, the system transitions to the SHUTDOWN state.                                                                                                                                                                                                                                                                                                                                                                                                   |
| (8) Interrupts<br>Cleared                                   | Read the ISR register to transition from the STANDBY STATE: INTERRUPTS NOT CLEARED to the STANDBY STATE so that HAPTIC PLAYBACK can be enabled.                                                                                                                                                                                                                                                                                                                                                    |
| (9) FAULT DELAY<br>DONE & nEN = 0 &<br>ALLOW_NEW_REQ<br>= 0 | After a fault condition, the DAC ramps down to its minimum value, there is a FAULT DELAY (default 2ms) that allows the output to ramp down safely. After the fault delay is finished, the IC transitions into the STANDBY: INTERRUPTS NOT CLEARED state. The interrupts need to be cleared to move into the STANDBY state where a haptic request can occur.                                                                                                                                        |
| (10) nEN = 0 &<br>ALLOW_NEW_REQ<br>= 1                      | After a fault condition, the DAC ramps down to its minimum value, there is a FAULT DELAY (default 2ms) that allows the output to ramp down safely. If the ALLOW_NEW_REQ register is set to 1, then the interrupts do not need to be cleared after a fault condition occurs. After the FAULT DELAY has finished, the part transitions immediately to the STANDBY state and haptic requests are allowed.                                                                                             |

### Table 1. State Diagram Description (continued)

| STATE/<br>TRANSITION               | DESCRIPTION                                                                                                                                                                                                                                     |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (11) FAULT DELAY<br>DONE & nEN = 1 | After a fault condition, the DAC ramps down to its minimum value, there is a FAULT DELAY (default 2ms) that allows the output to ramp down safely. If nEN is high, the IC transitions to the SHUTDOWN state after the FAULT DELAY has finished. |
| (12) nEN = 1                       | If nEN is pulled high in either the STANDBY state or the STANDBY: INTERRUPTS NOT CLEARED state, then the IC transitions to the SHUTDOWN state.                                                                                                  |

#### Turn-On Sequence

The MAX77501 is typically turned on by pulling the nEN (active-low enable) pin low. Optionally, the nEN pin can be connected directly to ground to enable the IC any time power is applied at  $V_{IN}$  and  $V_{IO}$ .

Before the nEN is pulled low, the IC remains in SHUTDOWN, a low-power mode that consumes less than 1µA of supply current. Be aware that all internal memory (registers, RAM, and FIFO) is cleared in SHUTDOWN.

After nEN transitions low, the IC enters the STANDBY: INTERRUPTS NOT CLEARED state within 1ms and the supply current rises to 75µA. After entering STANDBY: INTERRUPTS NOT CLEARED from SHUTDOWN, an SPI Ready Interrupt is issued by the IC to alert the system that SPI communication is now enabled. This interrupt is cleared by reading the ISR register, which transitions the part to STANDBY mode. All settings must be restored through the SPI interface every time the part transitions from SHUTDOWN to STANDBY because all of the registers are cleared during SHUTDOWN.

#### **Digital Configuration**

The SPI interface communicates with the MAX77501 through a set of 16-bit registers. Typically, the SPI master configures the IC immediately after transitioning from the SHUTDOWN to the STANDBY state in preparation for subsequent waveform output events.

In most applications, only the <u>CONFIGURATION</u> register is set before sending waveform data. The other registers can be left unmodified at their default values. The two analog levels it configures are the peak current limit threshold and the output voltage FULL SCALE range. For a given application, it is rare to alter the values stored in the CONFIGURATION register after a design is complete, but because the internal memory is cleared whenever the power is cycled or SHUTDOWN is entered, it is important to reload the CONFIGURATION register after these events.

The <u>CONFIGURATION</u> register also configures the DAC sample rate. The 32kHz DAC sample rate is preferred when SPI traffic is not a concern. Otherwise, the 8kHz option can be used to reduce the amount of SPI traffic required to transmit a waveform. In addition, the 8kHz sample rate also allows longer duration waveforms to be stored in the RAM.

Besides the current limit threshold, output voltage range, and DAC sample rate, the <u>CONFIGURATION</u> register also sets the FIFO Almost Empty Level (FIFO\_AE\_LEVEL). Depending on the FIFO\_AE\_LEVEL, the FIFO pin transitions low 125µs, 250µs, 500µs, or 2ms before the FIFO runs empty to assist the SPI master in FIFO data flow control.

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

#### **Digital Engine Overview**

The digital engine is responsible for providing waveform data to the DAC. An SPI bus is available as an interface. Waveform data can be streamed into the FIFO for immediate playback (FIFO mode) or stored in the memory for future playback (RAM playback mode). Besides the SPI interface and some analog control signals, the digital block has only one functional output, which is a 12-bit bus representing the waveform data and is connected to the input of the DAC.

The digital block consists of the following major blocks, as shown in Figure 2.

- 1. SPI Slave
- 2. Registers
- 3. FIFO/RAM
- 4. Control Logic



Figure 2. Digital Engine Block Diagram

#### Modes of Playback

There are two ways to create the waveform: Real-time FIFO and RAM Playback.

### **Table 2. Waveform Modes of Playback**

| MODE                  | DESCRIPTION                                                                                                                                                                                                                                             |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Real-<br>time<br>FIFO | Raw waveform data is supplied directly through the SPI bus.<br>Data is taken out at a constant rate of either 8kHz, 32kHz, or 48kHz.                                                                                                                    |
| RAM<br>Playback       | Raw waveform data is stored in a 8192 x 12-bit RAM.<br>Data is taken out at a constant rate of either 8kHz, 32kHz, or 48kHz. 8192 RAM can provide a total of 1.024s of<br>playback at 8kHz, 256ms of playback at 32kHz, and 170ms of playback at 48kHz. |

#### Waveform Input—FIFO

The simplest way to drive the output waveform is through the ICs FIFO. When data is written to the FIFO\_WRITE\_PORT register, the lower 12 bits is automatically loaded into the First-In First-Out FIFO's queue. Subsequent writes continue to

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

be loaded into the FIFO as described in the SPI Burst Write Diagram section.

As soon as a value is loaded into the FIFO, the IC prepares to drive the output waveform. First, it powers up the internal charge pumps (2ms max allowable start-up time). Then, it ramps up the output to 10V. When that is complete, the FIFO begins to send data to the DAC, and the corresponding waveform is produced at the output. The DAC is clocked at 8kHz, 32kHz, or 48kHz, as determined by the SMP\_RATE register. After the last value has been transferred from the FIFO, the IC transitions back to the low power STANDBY state after a delay.

If the FIFO is full, the IC ignores further attempts to write to the FIFO. (Be aware that when waveforms are stored in RAM, the available FIFO memory is reduced by an equivalent amount.) To assist in FIFO handling, the FIFO pin signals when the queue reaches an almost empty level, as determined by the FIFO\_AE\_LEVEL register. Upon reaching this level, the FIFO pin is driven low to notify the system that the FIFO will soon run empty unless more data is loaded.

#### **FIFO Size**

The system includes RAM with 9216 12-bit words that are shared between the FIFO mode and the RAM Playback mode. 1024 of the 9216 RAM entries are reserved exclusively for the FIFO. Therefore, at most 8192 entries are available for RAM Playback mode. Table 3 demonstrates how the RAM is shared between the FIFO and the stored RAM playback waveforms.

| EXAMPLE<br>1 |                                   | EXAMPLE<br>2 |                                      | EXAMPLE<br>3 |                                      |
|--------------|-----------------------------------|--------------|--------------------------------------|--------------|--------------------------------------|
| Address      | No RAM Playback<br>Content        | Address      | Some RAM Playback<br>Content         | Address      | Full RAM Playback<br>Content         |
| 0x43FF       | Reserved for FIFO                 | 0x43FF       | Reserved for FIFO<br>(1024 words)    | 0x43FF       |                                      |
|              | Reserved for FIFO<br>(1024 words) |              |                                      |              | Reserved for FIFO<br>(1024 words)    |
| 0x4000       |                                   | 0x4000       |                                      | 0x4000       |                                      |
| 0x3FFF       |                                   | 0x3FFF       |                                      | 0x3FFF       |                                      |
|              | Extra for FIFO<br>(8192 words)    |              | Extra for FIFO<br>(5192 words)       |              | Used by RAM Playback<br>(8192 words) |
|              | _                                 | 0x2BB8       | Used by RAM Playback<br>(3000 words) | 0x2BB8       |                                      |
| 0x2000       |                                   | 0x2000       |                                      | 0x2000       |                                      |

### Table 3. FIFO Total Size Example

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

If no data is stored for RAM Playback mode, then all 9216 entries in the RAM are available for FIFO use. On the other hand, if the host has already stored some data for RAM Playback mode, the amount of space for FIFO reduces by the number of entries stored in the RAM. For example, if the host has stored two waveform effects for RAM Playback mode, with first effect occupying 1000 entries and the second 2000, then the total available size for FIFO is 9216 - 3000 = 6216 entries. The number of entries available in the FIFO can be read in the FIFO\_TOTAL\_DEPTH register. This is the maximum number of entries that the host processor can write to the FIFO at one time.

If the available space for the FIFO is large enough to fit all data the host processor would like to play, it can write everything in just one burst write transaction and no more attention is required from the host. However, if the host wants to play more data than the FIFO can take, it needs to break the data into multiple SPI transactions and wait between the transactions. In order to free the host from periodically polling the FIFO status register to check whether it should start a new SPI transaction, the FIFO is designed such that when it reaches a certain level of emptiness, the IC pulls the FIFO pin low to indicate to the host that it can start sending in more data. The level of emptiness is programmable through the FIFO\_AE\_LEVEL register.

#### FIFO Full, Empty, and Almost Empty

The FIFO\_EMPTY\_DEPTH register contains the amount of data that can be written to the FIFO. The FIFO\_EMPTY\_DEPTH register reads as zero if the FIFO is full. If the FIFO is empty, the FIFO\_EMPTY\_DEPTH register reads the same as the FIFO\_TOTAL\_DEPTH register.

The FIFO\_AE\_LEVEL register determines how many entries are left in the FIFO when the FIFO pin pulls low. The register determines the length of time before all of the data in the FIFO is processed. This length of time can be set to 125µs, 250µs, 500µs, or 2ms. The number of samples left in the FIFO is the FIFO\_AE\_LEVEL multiplied by the sample rate.

The amount of samples left in the FIFO for a given sample rate and FIFO Almost Empty Level can be determined using <u>Table 4</u>.

|                        | FIFO_AE_LEVEL =<br>125µs | FIFO_AE_LEVEL =<br>250µs | FIFO_AE_LEVEL =<br>500µs | FIFO_AE_LEVEL =<br>2ms |
|------------------------|--------------------------|--------------------------|--------------------------|------------------------|
| Sample Rate = 8kHz     | 1                        | 2                        | 4                        | 16                     |
| Sample Rate =<br>32kHz | 4                        | 8                        | 16                       | 64                     |
| Sample Rate =<br>48kHz | 6                        | 12                       | 24                       | 98                     |

### Table 4. Number of FIFO Samples Left for a Given FIFO\_AE\_LEVEL and Sample Rate

#### Using the FIFO Mode

To use the FIFO, the host should follow these steps:

- Program the FIFO Almost Empty register, which is discussed in more details in the <u>FIFO Full, Empty</u>, and <u>Almost</u> <u>Empty</u> section. The number of entries left in the FIFO is the amount of time programmable by the FIFO\_AE\_LEVEL register multiplied by the sample rate.
- 2. Determine the number of entries currently available for FIFO mode. This can be done by simply reading the FIFO\_EMPTY\_DEPTH register.
- 3. Start a burst write of data up to the amount in the FIFO\_EMPTY\_DEPTH register.
- 4. If the FIFO is large enough to hold all of the data, the operation is done.
- 5. If not, wait for the FIFO pin to go low before sending in more data.

Figure 3 shows an example of this procedure.

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver



Figure 3. FIFO Write Flow Chart

#### Waveform Input—RAM

In addition to FIFO real-time control of the output, waveforms can be stored in RAM for playback on demand. Up to 16 waveforms can be stored and repeated in any order in multiples of up to 255. The repeat count registers are 8-bit with a default value of 1, which means that a given waveform is played once. If that register is set to 0, then the waveform is played indefinitely. As with the FIFO mode described above, the IC remains in a low-power-standby mode unless a waveform is being played. It automatically enables and disables the charge pumps, MOSFET gate drive, and output voltage as necessary to enter and exit the STANDBY state. The RAM\_PLAY bit is used to start haptic playback. Setting the RAM\_PLAY bit to 1 starts haptic playback. The RAM\_PLAY bit self-clears after haptic playback has finished. As soon as the RAM\_PLAY bit is set to 1, the IC prepares to drive the output waveform. First, it powers up the internal charge pumps (2ms max). Then, it ramps up the output from the initial V<sub>IN</sub> voltage (where the output voltage sits in STANDBY) to 10V. When that is complete, the RAM begins to send data to the DAC and the corresponding waveform is produced at the output.

The RAM contains a total of 8192 entries. Every entry stored in the RAM reduces the number of entries that can be stored in the FIFO at the same time.

#### Address Space for RAM and Registers

The address spaces for the RAM and the registers are shown in Table 5.

#### Table 5. RAM/Register Address Space

| ADDRESS          | CONTENT  |
|------------------|----------|
| 0x0000 to 0x00FF | Register |
| 0x2000 to 0x3FFF | RAM      |

Note that the RAM actually has a depth of 9216 not 8192, but the higher 1024 entries are reserved for FIFO and are not directly accessible by the host processor.

#### **RAM Content Organization**

Waveforms are stored as one continuous block of data in the RAM. The host should store each waveform in the RAM continuously, starting at address 0x2000 and without any gap between each waveform in the memory addresses. That means the first word of the first waveform (Waveform 0) is always stored at 0x2000, followed by the second word at address 0x2001, etc. The second waveform (Waveform 1), if needed, should immediately follow the last word of Waveform 0. See <u>Table 6</u> for an example of how data is organized in the RAM. Data can be stored in the RAM by writing to the RAM address with an SPI write command.

### Table 6. RAM Content Organization Example

| ADDRESS | RAM CONTENT         |
|---------|---------------------|
| 0x3FFF  |                     |
|         |                     |
|         | Empty               |
|         |                     |
| 0x2901  |                     |
| 0x2900  |                     |
|         | Data for Waveform 3 |
|         |                     |
| 0x2601  |                     |
| 0x2600  |                     |
|         | Data for Waveform 2 |
| 0x2501  |                     |
| 0x2500  |                     |
|         |                     |
|         |                     |
|         |                     |
|         | Data for Waveform 1 |
|         |                     |
|         |                     |
|         |                     |
|         |                     |
| 0x2101  |                     |
| 0x2100  |                     |
|         | Data for Waveform 0 |
| 0x2000  |                     |

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

#### Waveform Ending Address Registers

Up to sixteen waveforms can be stored in the RAM for playback. All waveforms are stored continuously in the RAM, so the system needs additional information from the host in order to locate each waveform. This is done through the "ending address" registers. There are sixteen ending address registers, with one register corresponding to each waveform stored in the RAM. WAVEFORM\_0\_EA corresponds to Waveform 0, which is the first waveform stored in the RAM. WAVEFORM\_1\_EA corresponds to the ending address of Waveform 1, which is the next waveform stored in the RAM. No starting addresses are necessary. The starting address of Waveform 0 is always 0x2000, the first RAM register address. The starting address of every subsequent waveform is the address after the ending address programmed for the previous waveform.

#### Number of Waveforms Stored in the RAM

The host needs to program the number of distinct waveforms stored in the RAM into the NUM\_WAVEFORMS\_STORED register. The number of waveforms stored in the RAM and the ending address of the last stored waveform determines the amount of space available for FIFO operation. The FIFO\_TOTAL\_DEPTH contains the number of entries available for the FIFO. If the NUM\_WAVEFORMS\_STORED register is set to 0, the entire RAM is available for the FIFO.

#### **Playlist Registers**

The register map contains registers that allow a playlist to be programmed. The playlist determines the number of times each waveform is played and in what order. The NUM\_WAVEFORMS\_PLAY register determines how many waveforms should be played when the RAM\_PLAY register is set to 1. Each waveform to be played has a corresponding play ID. PLAY\_0\_ID contains the waveform number of the first waveform to be played. Similarly, the PLAY\_1\_ID register contains the ID of the second waveform to be played. If PLAY\_0\_ID is programmed to 0x4, then Waveform 4 stored in the RAM is the first waveform played. <u>Table 7</u> contains an example playlist that can be programmed through these registers.

| REGISTER           | VALUE | MEANING                          |
|--------------------|-------|----------------------------------|
| NUM_WAVEFORMS_PLAY | 0x4   | Number of Waveforms to Play: 4   |
| PLAY_0_ID          | 0x2   | 1st waveform to play: Waveform 2 |
| PLAY_1_ID          | 0x3   | 2nd waveform to play: Waveform 3 |
| PLAY_2_ID          | 0x1   | 3rd waveform to play: Waveform 1 |
| PLAY_3_ID          | 0x2   | 4th waveform to play: Waveform 2 |

#### **Table 7. Example Playlist**

#### Repeat Count Register

A repeat count register is available for each item in the playlist. The host can choose to play any waveform in the playlist multiple times before the playback continues to the next waveform. The repeat count registers are 8-bits wide. A value of 1, which is the default, means the waveform is played once. A value of 2, means the waveform is played twice. When a repeat count register is set to 0, that waveform is played indefinitely until the RAM\_PLAY register bit is set to 0. <u>Table 8</u> shows how to program the registers to play Waveform 2 once, then Waveform 3 three times, then Waveform 1 twice, and Waveform 2 again 16 times.

#### Table 8. Repeat Count Example

| REGISTER           | VALUE | MEANING                          |
|--------------------|-------|----------------------------------|
| NUM_WAVEFORMS_PLAY | 0x4   | Number of waveforms to play: 4   |
| PLAY_0_ID          | 0x2   | 1st waveform to play: Waveform 2 |
| PLAY_0_REPEAT      | 0x01  | Play waveform 2 one time         |
| PLAY_1_ID          | 0x3   | 2nd waveform to play: Waveform 3 |
| PLAY_1_REPEAT      | 0x03  | Play waveform 3 three times      |
| PLAY_2_ID          | 0x1   | 3rd waveform to play: Waveform 1 |
| PLAY_2_REPEAT      | 0x02  | Play waveform 1 two times        |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### Table 8. Repeat Count Example (continued)

| REGISTER      | VALUE | MEANING                          |
|---------------|-------|----------------------------------|
| PLAY_3_ID     | 0x2   | 4th waveform to play: Waveform 2 |
| PLAY_3_REPEAT | 0x10  | Play waveform 2 sixteen times    |

#### Example Configuration

In <u>Table 9</u>, four waveforms are stored in the RAM.

#### **Table 9. RAM Storage Example**

| ADDRESS | RAM CONTENT         |
|---------|---------------------|
| 0x3FFF  |                     |
|         |                     |
|         | Empty               |
|         |                     |
| 0x2901  |                     |
| 0x2900  |                     |
|         | Data for Waveform 3 |
|         |                     |
| 0x2601  |                     |
| 0x2600  |                     |
|         | Data for Waveform 2 |
| 0x2501  |                     |
| 0x2500  |                     |
|         |                     |
|         |                     |
|         |                     |
|         | Data for Waveform 1 |
|         |                     |
|         |                     |
|         |                     |
|         |                     |
| 0x2101  |                     |
| 0x2100  |                     |
|         | Data for Waveform 0 |
| 0x2000  |                     |

Table 10 shows how the NUM\_WAVEFORMS\_STORED and the ending address registers should be programmed for such a RAM setup.

### Table 10. RAM Waveform Storage Example

| REGISTER             | VALUE  |
|----------------------|--------|
| NUM_WAVEFORMS_STORED | 0x0004 |
| WAVEFORM_0_EA        | 0x2100 |
| WAVEFORM_1_EA        | 0x2500 |
| WAVEFORM_2_EA        | 0x2600 |

### Table 10. RAM Waveform Storage Example (continued)

| REGISTER      | VALUE  |
|---------------|--------|
| WAVEFORM_3_EA | 0x2900 |

The host can then create a playlist in the register by writing to the registers shown in <u>Table 11</u>. In <u>Table 11</u>, three out of four stored waveforms are programmed to be played in this order, Waveform 2 for 5 times, Waveform 0 for 8 times, Waveform 3 for 10 times.

### Table 11. RAM Playlist Example

| REGISTER           | VALUE  |
|--------------------|--------|
| NUM_WAVEFORMS_PLAY | 0x0003 |
| PLAY_0_ID          | 0x0002 |
| PLAY_0_REPEAT      | 0x0005 |
| PLAY_1_ID          | 0x0000 |
| PLAY_1_REPEAT      | 0x0008 |
| PLAY_2_ID          | 0x0003 |
| PLAY_2_REPEAT      | 0x000A |

#### Using the RAM Playback Mode

In summary, to use RAM playback follow these steps:

- 1. Store the waveform data in the RAM (keep in mind when accessing the RAM through SPI an offset of 0x2000 is needed, so addresses range from 0x2000 to 0x3FFF).
- 2. Program the ending address registers (WAVEFORM\_0\_EA, WAVEFORM\_1\_EA, etc.).
- 3. Program the NUM\_WAVEFORMS\_STORED register.
- 4. Program the waveform ID registers for the playlist (PLAY\_0\_ID, PLAY\_1\_ID, etc.).
- 5. Program the repeat count registers (PLAY\_0\_REPEAT, PLAY\_1\_REPEAT, etc.). They default to 1.
- 6. Program the NUM\_WAVEFORMS\_PLAY register.
- 7. Start the playback by writing 1 to the RAM\_PLAY register.

#### Reading the RAM

In order to read from the RAM, write the RAM register address to the RAM\_READ\_ADDR register. The RAM\_READ\_DATA register contains the contents of the RAM address written to the RAM\_READ\_ADDR register. If a burst read is used on this register, the part supplies the data contents for each subsequent RAM register. So to read addresses 0x2000 through 0x2004, the user must write 0x2000 to the RAM\_READ\_ADDR register and then perform a burst read on the RAM\_READ\_DATA register for five words.

#### **Overlapping Playback Requests**

If the IC receives a new haptic request through the RAM or FIFO while another haptic operation is in progress, it postpones the new request until the current operation is finished.

#### DAC Code to Output Voltage Conversion

In order to produce the correct haptic waveforms at the output of the converter, the correct DAC codes have to be programmed to the RAM or written to the FIFO. The DAC code goes through a compression algorithm so that the correct voltage appears on the ouput of the DAC for a given DAC Code. This output voltage is the input to a preamplifier, the output of which is used as the reference voltage for the error amplifier.

The equation for converting the DAC code to the intended output voltage for FULL\_SCALE set to 60Vpp is as follows:

 $V_{OUT} = (DAC\_CODE(decimal) \times 0.875 + 508) \times (DAC\_FS / DAC\_HIGH) \times AV_{PA} \times ((RFB1 + RFB2) / RFB2)$ 

where AV<sub>PA</sub> = 2.818V/V, DAC\_FS = 1.25V, DAC\_HIGH = 4095, and RFB1 is the feedback resistor attached to V<sub>OUT</sub>

and RFB2 is the feedback resistor tied to GND.

The equation for converting the DAC code to the intended output voltage for FULL\_SCALE set to 120Vpp is as follows:

 $V_{OUT} = (DAC\_CODE(decimal) \times 0.923 + 315) \times (DAC\_FS / DAC\_HIGH) \times AV_{PA} \times ((RFB1 + RFB2) / RFB2)$ 

where AV<sub>PA</sub> = 2.818V/V, DAC\_FS = 1.25V, DAC\_HIGH = 4095, and RFB1 is the feedback resistor attached to  $V_{OUT}$  and RFB2 is the feedback resistor tied to GND.

Note that a certain amount of error is expected due to the error from the DAC, the preamplifier, and the amplifier offsets. See the *Full-Scale Settings* section for selecting RFB1 and RFB2.

#### **DAC Output Sampling Rate**

The part provides three sample rates at which the DAC samples data out of the FIFO and RAM. These sample rates can be set to either 8kHz, 32kHz, or 48kHz depending on the setting of the SMP\_RATE register. The sample rate chosen affects the length of the waveforms stored in the RAM. For example, with the default 32kHz sample rate, 256ms of data can be stored in 8192 RAM addresses. With the 8kHz option, 1.024s of data can be stored in 8192 RAM addresses and with a 48kHz sampling rate, 170ms of data can be stored in 8192 RAM addresses. In addition, the sample rate must be taken into account when building waveforms of the correct length and frequency.

#### **Interrupts and Fault Protection**

Several status, interrupt, and interrupt mask registers monitor key information which asserts the nIRQ pin (nIRQ = 0) when an interrupt event has occurred. The nIRQ pin is an active-low, open-drain output which requires a pullup resistor to  $V_{IO}$ . All interrupts are unmasked by default. The interrupt function allows the host processor to poll the nIRQ pin to determine if a system interrupt has occurred. If the nIRQ pin is low, the host processor can access the interrupt registers through the SPI bus to determine what interrupt has occurred. After an interrupt has occurred, the host processor must read the ISR register to clear the interrupt register before haptic playback can be re-enabled. Interrupts that are reported include FIFO and RAM playback errors, current limit warnings and fault conditions, charge pump time-out, charge pump not okay, UVLO, temperature fault condition, bias not okay, and nEN fault. See the <u>Register Map</u> section of the data sheet for more information on the various interrupts and fault conditions.

#### **nEN Interrupt and Fault Condition**

An nEN interrupt is generated if the nEN pin is pulled high during a haptic playback event. This generates an interrupt on the nIRQ pin. In addition, the device ramps down the output to a safe level of 10V prior to entering the SHUTDOWN state, as shown in the <u>State Diagram</u>.

#### Undervoltage Lockout (UVLO) Fault Protection

A UVLO interrupt and fault condition is generated if  $V_{IN}$  dips below the falling UVLO threshold (2.6V). If the UVLO condition occurs during the HAPTIC PLAYBACK state, the output voltage safely ramps down to 10V prior to transitioning to the STANDBY: INTERRUPTS NOT CLEARED state.  $V_{IN}$  needs to rise above the UVLO rising threshold (2.7V), and the UVLO interrupt register needs to be read and cleared to release nIRQ and this fault.

#### Charge Pump Time Out Fault Protection

A Charge Pump Time Out fault condition is generated if either the V<sub>5</sub> or V<sub>DD H</sub> charge pump voltages are unable to reach their respective VOK thresholds within 2ms of entering the ENABLE OUTPUT state. Once the Charge Pump Time Out Fault Flag is generated, both charge pumps are disabled and the IC transitions back to the STANDBY: INTERRUPTS NOT CLEARED state. The ISR\_CPOK\_TO register needs to be read and cleared to release nIRQ and this fault.

#### **Charge Pump Not Okay Fault Protection**

A Charge Pump Not OK fault condition is generated if either the  $V_5$  or  $V_{DD_H}$  charge pump voltages dip below their respective VOK thresholds in the ENABLE OUTPUT or HAPTIC PLAYBACK states.

In the ENABLE OUTPUT state, once the Charge Pump Not OK fault is generated, both charge pumps are disabled and the IC returns to the STANDBY: INTERRUPTS NOT CLEARED state. The ISR\_CPOK register needs to be read and cleared to release nIRQ and this fault.

In the HAPTIC PLAYBACK state, once the Charge Pump Not OK fault is generated, the IC output voltage safely ramps down to 10V, both charge pumps are disabled, and the IC transitions to the STANDBY: INTERRUPTS NOT CLEARED state. The ISR\_CPOK register needs to be read and cleared to release nIRQ and this fault.

#### **ILIM Warning Interrupt and Fault Protection**

An ILIM Warning interrupt is generated if the inductor current exceeds the ILIM threshold for the programmed number of consecutive inductor switching cycles. The programmed number of consective inductor switching cycles is set by the ILIM\_WARN register. If there is a switching cycle without the ILIM threshold being reached, the ILIM Warning counter is reset. The ISR\_ILIM\_WARN register needs to be read and cleared to release the nIRQ and this interrupt.

An ILIM Fault interrupt is generated if the programmed number of consecutive ILIM\_WARN flags is reached. The programmed number of ILIM\_WARN flags is set by the ILIM\_FAULT register. If there is an inductor switching cycle without the ILIM threshold being reached, the ILIM\_FLAG counter is reset. Once the ILIM fault has been detected, the output voltage safely ramps down to 10V, the charge pump is disabled, and the IC transitions to the STANDBY: INTERRUPTS NOT CLEARED state. The ISR\_ILIM\_FAULT register needs to be read and cleared to release nIRQ and this fault.

As mentioned, consecutive inductor switching cycles are required to trigger the ILIM warning or fault condition. However, the NUM\_NO\_ILIM register allows the ILIM condition to skip a programmed number of inductor switching cycles and still allow the triggering of the ILIM Warning interrupt or Fault condition.

#### Invalid RAM Address Interrupt and Fault Protection

An Invalid Address and fault condition is generated if RAM playback is attempted while the NUM\_WAVEFORM\_PLAY register is set to 0 or there is a conflict in the ending address registers. For example, if the WAVEFORM\_0\_EA register is set to 0x2030 and the WAVEFORM\_1\_EA register is set to 0x2020, meaning the Waveform 1 ending address is before the Waveform 0 ending address, the fault condition is generated. All waveforms must be stored in order in the RAM (0, 1, 2, etc.), so the ending addresses must also be programmed in this order. The ISR\_INVALID\_ADDR register needs to be read and cleared to release nIRQ and this fault.

#### **Empty RAM Interrupt and Fault Condition**

An Empty RAM interrupt and fault condition is generated if RAM playback is attempted while the NUM\_WAVEFORMS\_STORED register is set to 0, which means that the RAM is empty. The ISR\_EMPTY\_RAM register needs to be read and cleared to release nIRQ and this fault.

#### **RAM Address Overflow Interrupt and Fault Condition**

A RAM Address Overflow interrupt and fault condition is generated if the RAM address overflows during a burst read or write operation, which means that the processor attempted to read from or write to an address that is greater than 0x3FFF. The ISR\_ADDR\_OVERFLOW register needs to be read and cleared to release nIRQ and this fault.

#### FIFO Overflow Interrupt and Fault Condition

A FIFO Overflow interrupt and fault condition is generated when a FIFO write is attempted while the FIFO is full. The IC ignores any FIFO writes while the FIFO is full. The ISR\_FIFO\_OVERFLOW register needs to be read and cleared to release nIRQ and this fault.

#### **Thermal Interrupt and Fault Protection**

A Thermal interrupt is generated if the ICs internal die temperature exceeds 165°C.

In the ENABLE OUTPUT state, once the Thermal interrupt is generated, both charge pumps are disabled and the IC returns to the STANDBY: INTERRUPT NOT CLEARED state. The ISR\_TOK register needs to be read and cleared to release nIRQ and this fault. The ICs die temperature must drop below 144°C before re-entering the ENABLE OUTPUT and HAPTIC PLAYBACK states.

In the HAPTIC PLAYBACK state, once the Thermal interrupt is generated, the output voltage safely ramps down to 10V, both charge pumps are disabled and the IC returns to the STANDBY: INTERRUPT NOT CLEARED state. The ISR\_TOK register needs to be read and cleared to release nIRQ and this fault. The ICs die temperature must drop below 144°C before re-entering the ENABLE OUTPUT and HAPTIC PLAYBACK states.

#### **Bias NOT OK Fault Protection**

A Bias Not OK interrupt is generated if the ICs internal biasing monitors are below their Bias OK (BOK) thresholds. These include internal biasing current generators and the V<sub>DD</sub> output voltage.

In the ENABLE OUTPUT state, once the BIAS NOT OK interrupt is generated, both charge pumps are disabled and the IC returns to the STANDBY: INTERRUPTS NOT CLEARED state. The ISR\_BOK needs to be read and cleared to release nIRQ and this fault. The internal biasing must be restored before re-entering the ENABLE OUTPUT and HAPTIC PLAYBACK states.

In the HAPTIC PLAYBACK state, once the BIAS NOT OKAY interrupt is generated, the IC output voltage safely ramps down to 10V, both charge pumps are disabled, and the IC transitions to the STANDBY: INTERRUPTS NOT CLEARED state. The ISR\_BOK needs to be read and cleared to release nIRQ and this fault. The internal biasing must be restored before re-entering the ENABLE OUTPUT and HAPTIC PLAYBACK states.

#### SPI Ready Interrupt

An SPI Ready Interrupt is generated when the ICs digital engine is ready to receive SPI commands when the IC is enabled (nEN = 0V). The ISR\_SPI\_RDY register needs to be read and cleared to release the nIRQ and this interrupt before issuing any haptic playback SPI requests from the STANDBY state. The SPI Ready interrupt occurs about 320 $\mu$ s after entering the STANDBY: INTERRUPTS NOT CLEARED state from the SHUTDOWN state by bringing nEN to 0V from V<sub>IN</sub>.

### **Detailed Description—Boost Controller**

#### **Description of Modulator Operation**

The ICs modulator operation is a peak current-mode controlled, forced PWM modulator using a COT (i.e., Computed-OFF-Time) frequency controller and adaptive-controlled slope compensation. This configuration provides for stable operation over a wide range of output voltage swing to input voltage operation.

#### Switching Frequency and COT Timer Operation

The switching frequency of the boost controller is set by a COT (Computed-Off-Time) controller. An external RC (R<sub>COT</sub>,

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

 $C_{COT})$  time constant sets the frequency based on  $V_{\text{IN}}$  and  $V_{\text{OUT}}.$ 

#### Slope Compensation

Slope compensation is added to the current control loop by creating an external time constant with  $R_{SLP}$  and  $C_{SLP}$ . Connecting  $C_{SLP}$  to the CS\_IN pin adds the feed-forward slope-compensation signal to the current sense feedback.

#### **Small Signal Frequency Compensation**

The IC is typically compensated with a simple type-II compensation network as shown in <u>Figure 4</u>. An additional pole is intrinsically created by parasitic capacitance at the COMP node. Therefore, it is important to keep the compensation components very close to the COMP pin in order to minimize excess lag in the loop caused by this pole.

See the following chart in the <u>External Component Selection Guide</u> to choose compensation components appropriate for your application requirements.



Figure 4. Error Amplifier Block Diagram

#### **Current Limit Protection**

The IC has a programmable cycle-by-cycle peak current limit set by the ILIM\_SEL register. The ILIM\_SEL register provides four programmable threshold voltages (0.1V, 0.2V, 0.3V, and 0.4V). The peak inductor current limit is the programmed threshold level divided by the external sense resistor that is connected between the CS\_IN and PGND pins. Since the sense resistor has a typical recommended value of  $100m\Omega$ , the programmable current limits would result in 1A, 2A, 3A, and 4A, respectively.

#### **Overvoltage Protection**

The IC has a cycle-by-cycle peak overvoltage protection achieved by monitoring the FB pin voltage. If the FB voltage exceeds 3.5V, the external low-side NFET turns off, limiting the inductor energy available for driving the output voltage. The output voltage therefore clamps to  $3.5V \times ((R_{FB1} + R_{FB2})/R_{FB2})$  during an overvoltage condition.

#### **Detailed Description—SPI Communication Controller**

The IC includes an SPI slave controller that allows for communication between the host micro-processor and the ICs control registers. The IC features a 4-pin SPI interface that can run up to 25MHz and supports full duplex communication. The SPI interface operates in mode 0, which means that data is launched at the falling edge of the SCLK and captured

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

at the rising edge of the SCLK. The SPI interface features an active-low chip-select pin called SSB. When the SSB pin is pulled high, the MISO pin is placed in a high-impedance mode to allow for communication from other ICs on the SPI bus. However, the data rate of the SPI can be affected by the extra capacitance provided by multiple slave connections. Figure 5 shows the interface timing specifications for the SPI Bus.



Figure 5. SPI Interface Timing Diagram

#### Features

The SPI slave controller has the following features:

- Slave Only
- Single Read/Write Support
- Burst Read/Write Support
- Up to 25MHz Operating Frequency

#### **Frame Structure**

Figure 6 shows the frame structure for writing to and reading from a register of the IC.



Figure 6. SPI Single Read/Write Frame Structure

#### **Read/Write Bits**

The first bit indicates either read (1) or write (0) frame.
#### Address Bits (ADDR[14:0])

After the Read/Write bit, the SPI master controller loads 15 address bits on MOSI that correspond to the address of the register in the IC register map.

#### Data Bits (RDATA[15:0]/WDATA[15:0])

The SPI slave controller has a 16-bit data bus. For a write command, the SPI master controller loads 16 data bits on MOSI to be written to the register. For a read command, the slave controller loads data onto the MISO which represent the data contained in the register being read.

#### SPI Write Frame Diagram

As shown in <u>Figure 7</u>, the SPI Write Frame is 32-bits long. It involves a write bit (0), followed by a 15-bit register address, followed by 16-bits of register data.

| SSB                     |            |   |             |        |
|-------------------------|------------|---|-------------|--------|
| SCLK                    |            |   |             |        |
| MOSI                    | ADDR[14:0] | X | WDATA[15:0] |        |
| MISO_HI-Z               |            |   |             | / HI-Z |
|                         |            |   |             |        |
| Eiguro 7 SPI Write Eram | 20         |   |             |        |

Figure 7. SPI Write Frame

#### SPI Read Frame Diagram

As shown in Figure 8, the SPI Write Frame is 32-bits long. It involves a write bit (1), followed by a 15-bit register address. The IC responds with 16-bits of data on the MISO line.

| SSB \           |             |
|-----------------|-------------|
|                 |             |
| MOSI ADDR[14:0] |             |
| MISOHIZ         | RDATA(15:0) |
|                 |             |

Figure 8. SPI Read Frame

#### **SPI Burst Write Diagram**

The IC supports a Burst Write capability. As shown in <u>Figure 9</u>, the host processor sends a write bit (0), followed by a 15-bit address. Afterwards, the host processor can continue to send 16-bits of data to the IC, which auto-increments the register address and writes the data to subsequent register addresses. The exception to this is the FIFO\_WRITE\_PORT register. For this register, the purpose is to continuously write data to the FIFO, so the auto-increment feature is disabled when burst writing to this register.

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| SSB                                                    |      |
|--------------------------------------------------------|------|
|                                                        |      |
| MOSI ADDR[14:0] WDATA1[15:0] WDATA2[15:0] WDATA3[15:0] | ]    |
| MISO HIZ                                               | HI-Z |
|                                                        |      |

Figure 9. SPI Burst Write Diagram

#### SPI Burst Read Diagram

The IC supports a Burst Read capability. As shown in <u>Figure 10</u>, the host processor sends a write bit (1), followed by a 15-bit address. Afterwards, the host processor can continue to send a read bit (1) and a 15-bit address. The IC responds with 16-bits of data on the MISO for each register address that is sent during the burst read.

| SSB                                                    |      |
|--------------------------------------------------------|------|
|                                                        |      |
| MOSI ADDR1[14:0] / ADDR2[14:0] / ADDR3[14:0]           |      |
| MISO HI-Z / RDATA1[15:0] / RDATA2[15:0] / RDATA3[15:0] | HI-Z |
|                                                        |      |

Figure 10. SPI Burst Read Diagram

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Register Map**

### MAX77501

| ADDRESS | NAME                       | MSB                    |                           |                          |                                           |                           |                           |                | LSB                        |
|---------|----------------------------|------------------------|---------------------------|--------------------------|-------------------------------------------|---------------------------|---------------------------|----------------|----------------------------|
| DIGITAL | 1                          | 1                      | 1                         | 1                        | 1                                         | 1                         | 1                         | 1              | I                          |
|         | SOFT_RESET[15:8]           | _                      | _                         | _                        | _                                         | -                         | -                         | -              | _                          |
| 0x00    | SOFT_RESET[7:0]            | _                      | _                         | _                        | _                                         | _                         | _                         | _              | DIGITAL<br>_SOFT_<br>RESET |
|         | STATUS[15:8]               | _                      | _                         | _                        | _                                         | _                         | _                         | -              | _                          |
| 0x01    | <u>STATUS[7:0]</u>         | -                      | FIFO_AL<br>MOST_E<br>MPTY | FIFO_FU<br>LL            | FIFO_E<br>MPTY                            | СРОК                      | UVLO_S<br>TATUS           | ток            | BOK                        |
|         | RAM_PLAY[15:8]             | _                      | _                         | _                        | _                                         | _                         | _                         | _              | _                          |
| 0x02    | RAM_PLAY[7:0]              | -                      | -                         | _                        | -                                         | -                         | _                         | ABORT_<br>FIFO | RAM_PL<br>AY               |
| 002     | CONFIGURATION[15:8]        | _                      | _                         | _                        | _                                         | _                         | _                         | -              | _                          |
| 0x03    | CONFIGURATION[7:0]         | -                      | FIFO_AE_                  | _LEVEL[1:<br>)]          | SMP_R                                     | ATE[1:0]                  | ILIM_S                    | EL[1:0]        | FULL_S<br>CALE             |
| 0x04    | FAULT_CTRL[15:8]           | -                      | ALLOW_<br>NEW_R<br>EQ     | -                        | -                                         | -                         | -                         |                |                            |
|         | FAULT_CTRL[7:0]            | _                      | NUM_NO                    | _ILIM[1:0]               | ILI                                       | M_FAULT[2                 | 2:0]                      | ILIM_WARN[1:0  |                            |
|         | FAULT_PROTECT[15:8]        | -                      | -                         | -                        | -                                         | -                         | -                         | -              | -                          |
| 0x05    | FAULT_PROTECT[7:0]         | -                      | -                         | -                        | FP_CPO<br>K                               | FP_UVL<br>O               | FP_TOK FP_                | FP_BOK         | FP_nEN                     |
| 0x06    | ISR[15:8]                  | -                      | ISR_SPI<br>_RDY           | ISR_INV<br>ALID_AD<br>DR | ISR_EM ISR_AD<br>PTY_RA DR_OVE<br>M RFLOW |                           | ISR_FIF<br>O_OVER<br>FLOW | _              | -                          |
|         | <u>ISR[7:0]</u>            | ISR_ILIM<br>_FAULT     | ISR_ILIM<br>_WARN         | ISR_CP<br>OK_TO          | ISR_CP<br>OK                              | ISR_UVL<br>O              | ISR_TO<br>K               | ISR_BO<br>K    | ISR_nEN                    |
| 007     | <u>IMR[15:8]</u>           | -                      | IMR_SPI<br>_RDY           | IMR_INV<br>ALID_AD<br>DR | IMR_EM<br>PTY_RA<br>M                     | IMR_AD<br>DR_OVE<br>RFLOW | IMR_FIF<br>O_OVER<br>FLOW | _              | -                          |
| 0x07    | <u>IMR[7:0]</u>            | IMR_ILI<br>M_FAUL<br>T | IMR_ILI<br>M_WAR<br>N     | IMR_CP<br>OK_TO          | IMR_CP<br>OK                              | IMR_UV<br>LO              | IMR_TO<br>K               | IMR_BO<br>K    | IMR_nE<br>N                |
| 0.00    | FIFO_TOTAL_DEPTH[1<br>5:8] | _                      | _                         |                          | FI                                        | FO_TOTAL                  | _DEPTH[13                 | :8]            |                            |
| 0x08    | FIFO_TOTAL_DEPTH[7<br>:0]  |                        | FIFO_TOTAL_DEPTH[7:0]     |                          |                                           |                           |                           |                |                            |
| 000     | FIFO_EMPTY_DEPTH[<br>15:8] | _                      | _                         |                          | FII                                       | FO_EMPTY                  | _DEPTH[13                 | 3:8]           |                            |
| 0x09    | FIFO_EMPTY_DEPTH[<br>7:0]  |                        | 1                         | FI                       | FO_EMPTY                                  | (_DEPTH[7:                | :0]                       |                |                            |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| <u> </u> |                           | MSB                |                         |                           |           | LSB                       |  |  |  |  |
|----------|---------------------------|--------------------|-------------------------|---------------------------|-----------|---------------------------|--|--|--|--|
|          | FIFO_WRITE_PORT[15<br>:8] | _                  | _                       | _                         | _         | FIFO_WRITE_PORT[11:8]     |  |  |  |  |
| 0x0A     | FIFO_WRITE_PORT[7:<br>0]  |                    |                         |                           | IFO_WRITI | E_PORT[7:0]               |  |  |  |  |
|          | RAM_READ_ADDR[15:<br>8]   | _                  | _                       |                           | F         | RAM_READ_ADDR[13:8]       |  |  |  |  |
|          | RAM_READ_ADDR[7:0<br>]    |                    |                         |                           | RAM_READ  | _ADDR[7:0]                |  |  |  |  |
|          | RAM_READ_DATA[15:<br>8]   | -                  | _                       | -                         | _         | RAM_READ_DATA[11:8]       |  |  |  |  |
| 1        | RAM_READ_DATA[7:0]        |                    |                         |                           | RAM_READ  | D_DATA[7:0]               |  |  |  |  |
|          | NUM_WAVEFORMS[15<br>:8]   | -                  | -                       | – NUM_WAVEFORMS_PLAY[4:0] |           |                           |  |  |  |  |
|          | NUM_WAVEFORMS[7:<br>0]    | -                  | -                       | -                         |           | NUM_WAVEFORMS_STORED[4:0] |  |  |  |  |
|          | WAVEFORM_0_EA[15:<br>8]   | _                  | -                       |                           | V         | VAVEFORM_0_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_0_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_0_EA[7:0]               |  |  |  |  |
|          | WAVEFORM_1_EA[15:<br>8]   | _                  | – – WAVEFORM_1_EA[13:8] |                           |           |                           |  |  |  |  |
|          | WAVEFORM_1_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_1_EA[7:0]               |  |  |  |  |
|          | WAVEFORM_2_EA[15:<br>8]   | _                  | _                       |                           | V         | VAVEFORM_2_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_2_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_2_EA[7:0]               |  |  |  |  |
| 1        | WAVEFORM_3_EA[15:<br>8]   | _                  | -                       |                           | V         | VAVEFORM_3_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_3_EA[7:0]        |                    |                         | 1                         | WAVEFORM  | M_3_EA[7:0]               |  |  |  |  |
|          | WAVEFORM_4_EA[15:<br>8]   | _                  | -                       |                           | V         | VAVEFORM_4_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_4_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_4_EA[7:0]               |  |  |  |  |
|          | WAVEFORM_5_EA[15:<br>8]   | _                  | _                       |                           |           | VAVEFORM_5_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_5_EA[7:0]        |                    |                         | 1                         | WAVEFORM  | M_5_EA[7:0]               |  |  |  |  |
| 1        | WAVEFORM_6_EA[15:<br>8]   | _                  | _                       |                           | V         | VAVEFORM_6_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_6_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_6_EA[7:0]               |  |  |  |  |
| 1        | WAVEFORM_7_EA[15:<br>8]   | _                  | _                       |                           | V         | VAVEFORM_7_EA[13:8]       |  |  |  |  |
| 1        | WAVEFORM_7_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_7_EA[7:0]               |  |  |  |  |
| -        | WAVEFORM_8_EA[15:<br>8]   | _                  | _                       |                           | V         | VAVEFORM_8_EA[13:8]       |  |  |  |  |
|          | WAVEFORM_8_EA[7:0]        | WAVEFORM_8_EA[7:0] |                         |                           |           |                           |  |  |  |  |
| 1        | WAVEFORM_9_EA[15:<br>8]   | _                  | _                       | WAVEFORM_9_EA[13:8]       |           |                           |  |  |  |  |
|          | WAVEFORM_9_EA[7:0]        |                    |                         |                           | WAVEFORM  | M_9_EA[7:0]               |  |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| ADDRESS | NAME                            | MSB                |                          |   |          |                 |           |           | LSB |  |
|---------|---------------------------------|--------------------|--------------------------|---|----------|-----------------|-----------|-----------|-----|--|
|         | WAVEFORM_10_EA[15               | _                  | _                        |   | V        | VAVEFORM        | _10_EA[13 | :8]       |     |  |
| 0x18    | <u>:8]</u><br>WAVEFORM 10 EA[7: |                    |                          |   |          |                 |           |           |     |  |
|         |                                 |                    |                          |   | WAVEFORM | //_10_EA[7:0    | 0]        |           |     |  |
|         | WAVEFORM_11_EA[15               | _                  | _                        |   | V        | VAVEFORM        | 11 EA[13  | :81       |     |  |
| 0x19    |                                 |                    |                          |   | -        |                 |           | 1         |     |  |
|         | <u>WAVEFORM_11_EA[7:</u><br>0]  |                    |                          |   | WAVEFORM | /_11_EA[7:0     | 0]        |           |     |  |
|         | WAVEFORM_12_EA[15               |                    |                          |   | V        |                 | 12 EA[12  | .01       |     |  |
| 0x1A    | <u>:8]</u>                      | _                  | _                        |   | v        | VAVEFORM        | _12_LA[13 | .0]       |     |  |
|         | WAVEFORM_12_EA[7:<br>0]         |                    |                          |   | WAVEFORM | /_12_EA[7:0     | 0]        |           |     |  |
|         | WAVEFORM_13_EA[15               |                    |                          |   |          |                 |           |           |     |  |
| 0x1B    | :8]                             | -                  | – – WAVEFORM_13_EA[13:8] |   |          |                 |           |           |     |  |
| UX ID   | <u>WAVEFORM_13_EA[7:</u><br>0]  |                    |                          |   | WAVEFORM | /_13_EA[7:0     | 0]        |           |     |  |
|         | WAVEFORM_14_EA[15]              |                    |                          |   |          |                 |           |           |     |  |
| 0.40    | <u>:8]</u>                      | -                  | -                        |   | V        | VAVEFORM        | _14_EA[13 | :8]       |     |  |
| 0x1C    | WAVEFORM_14_EA[7:               |                    | WAVEFORM 14_EA[7:0]      |   |          |                 |           |           |     |  |
|         |                                 |                    |                          |   |          |                 |           |           |     |  |
|         | WAVEFORM_15_EA[15<br>:8]        | -                  | -                        |   | V        | VAVEFORM        | _15_EA[13 | :8]       |     |  |
| 0x1D    | WAVEFORM_15_EA[7:               |                    |                          |   |          |                 | ור        |           |     |  |
|         | <u>0]</u>                       |                    |                          |   | WAVEFORM | /_15_EA[7.0     | J         |           |     |  |
| 0x1E    | PLAY_0[15:8]                    |                    | 1                        | 1 | PLAY_0_R | EPEAT[7:0]      |           |           |     |  |
|         | PLAY_0[7:0]                     | -                  | -                        | - | -        |                 |           | 0_ID[3:0] |     |  |
| 0x1F    | PLAY_1[15:8]                    |                    |                          |   |          | EPEAT[7:0]      |           |           |     |  |
|         | PLAY_1[7:0]                     | _                  | -                        | - |          |                 |           | 1_ID[3:0] |     |  |
| 0x20    | PLAY_2[15:8]                    |                    |                          |   |          | EPEAT[7:0]      |           | 10:2:01   |     |  |
|         | PLAY_2[7:0]<br>PLAY_3[15:8]     | _                  | _                        | _ |          | L<br>EPEAT[7:0] |           | 2_ID[3:0] |     |  |
| 0x21    | PLAY_3[7:0]                     | _                  | _                        | _ |          |                 |           | 3_ID[3:0] |     |  |
|         | PLAY_4[15:8]                    |                    |                          |   | PLAY 4 R | L<br>EPEAT[7:0] |           |           |     |  |
| 0x22    | PLAY_4[7:0]                     | _                  | _                        | _ |          |                 |           | 4_ID[3:0] |     |  |
|         | PLAY_5[15:8]                    |                    |                          |   | PLAY_5_R | EPEAT[7:0]      |           |           |     |  |
| 0x23    | PLAY_5[7:0]                     | -                  | -                        | - | -        |                 | PLAY_     | 5_ID[3:0] |     |  |
| 0.24    | PLAY_6[15:8]                    |                    |                          | • | PLAY_6_R | EPEAT[7:0]      |           |           |     |  |
| 0x24    | PLAY_6[7:0]                     | -                  | -                        | - | -        |                 | PLAY_6    | 6_ID[3:0] |     |  |
| 0x25    | PLAY_7[15:8]                    |                    |                          |   | PLAY_7_R | EPEAT[7:0]      |           |           |     |  |
| 0,20    | PLAY_7[7:0]                     | -                  | -                        |   | -        |                 | PLAY_     | 7_ID[3:0] |     |  |
| 0x26    | PLAY_8[15:8]                    | PLAY_8_REPEAT[7:0] |                          |   |          |                 |           |           |     |  |
| 0,20    | PLAY_8[7:0]                     | -                  | -                        | - | -        |                 |           | 3_ID[3:0] |     |  |
| 0x27    | PLAY_9[15:8]                    |                    |                          | 1 | PLAY_9_R | EPEAT[7:0]      |           |           |     |  |
|         | PLAY_9[7:0]                     | -                  | -                        | - | -        |                 | PLAY_9    | 9_ID[3:0] |     |  |

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| ADDRESS | NAME          | MSB                 |                         |   |                   |            |                   |           | LSB  |  |  |  |
|---------|---------------|---------------------|-------------------------|---|-------------------|------------|-------------------|-----------|------|--|--|--|
| 0,29    | PLAY_10[15:8] |                     |                         |   | PLAY_10_R         | EPEAT[7:0] | ]                 |           |      |  |  |  |
| 0x28    | PLAY_10[7:0]  | -                   | – – – PLAY_10_ID[3:0]   |   |                   |            |                   |           |      |  |  |  |
| 0x29    | PLAY_11[15:8] |                     |                         |   | PLAY_11_R         | EPEAT[7:0] | ]                 |           |      |  |  |  |
| 0.29    | PLAY_11[7:0]  | -                   | -                       | - | – PLAY_11_ID[3:0] |            |                   |           |      |  |  |  |
| 0x2A    | PLAY_12[15:8] |                     |                         |   | PLAY_12_F         | EPEAT[7:0] | ]                 |           |      |  |  |  |
| UXZA    | PLAY_12[7:0]  | – – – – PLAY_12_I   |                         |   |                   |            | 2_ID[3:0]         |           |      |  |  |  |
| 0x2B    | PLAY_13[15:8] | PLAY_13_REPEAT[7:0] |                         |   |                   |            |                   |           |      |  |  |  |
| UXZD    | PLAY_13[7:0]  | -                   | – – – – PLAY_13_ID[3:0] |   |                   |            |                   |           |      |  |  |  |
| 0x2C    | PLAY_14[15:8] |                     |                         |   | PLAY_14_R         | EPEAT[7:0] | ]                 |           |      |  |  |  |
| 0.20    | PLAY_14[7:0]  | -                   | -                       | - | -                 |            | PLAY_1            | 4_ID[3:0] |      |  |  |  |
| 0x2D    | PLAY_15[15:8] |                     |                         |   | PLAY_15_R         | EPEAT[7:0] | ]                 |           |      |  |  |  |
| UXZD    | PLAY_15[7:0]  | -                   | -                       | - | -                 |            | PLAY_1            | 5_ID[3:0] |      |  |  |  |
| 0x2E    | MISC[15:8]    | -                   | -                       | - | -                 | _          | _                 | -         | _    |  |  |  |
| UXZE    | MISC[7:0]     | -                   | _                       | - | FAULT_            | DLY[1:0]   | 0] SLEW_RATE[2:0] |           | 2:0] |  |  |  |

### **Register Details**

#### SOFT\_RESET (0x0)

| BIT                    | 15   | 14           | 13                              | 12  | 1 | 1 | 10                                           | 9     | 8                          |
|------------------------|------|--------------|---------------------------------|-----|---|---|----------------------------------------------|-------|----------------------------|
| Field                  | _    | _            | _                               | _   | _ |   | _                                            | _     | -                          |
| Reset                  | _    | _            | _                               | _   | - | - | _                                            | _     | -                          |
| Access<br>Type         | -    | -            | -                               | -   | - |   | -                                            | _     | _                          |
| BIT                    | 7    | 6            | 5                               | 4   | 3 | 3 | 2                                            | 1     | 0                          |
| Field                  | -    | -            | _                               | _   | - | _ | -                                            | _     | DIGITAL_S<br>OFT_RESE<br>T |
| Reset                  | _    | _            | _                               | _   | - | - | _                                            | _     | 0x0                        |
| Access<br>Type         | -    | -            | -                               | -   | - | _ | -                                            | -     | Write, Read                |
| BITFIELD               | BITS |              | DESCRIPT                        | ION |   |   | D                                            | ECODE |                            |
| DIGITAL_SO<br>FT_RESET | 0    | Self-Cleared | Self-Cleared Digital Soft Reset |     |   |   | action<br>sets the digital<br>and self-clear |       |                            |

#### STATUS (0x1)

| BIT            | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|----------------|----|----|----|----|----|----|---|---|
| Field          | -  | -  | -  | -  | -  | -  | - | - |
| Reset          | -  | -  | -  | -  | _  | -  | - | - |
| Access<br>Type | -  | -  | -  | _  | _  | -  | - | - |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BIT                   | 7    | 6                         | 5                                                                                              | 4              |    | 3                                                                                                                            | 2                                                                                                                                | 1         | 0         |  |
|-----------------------|------|---------------------------|------------------------------------------------------------------------------------------------|----------------|----|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--|
| Field                 | -    | FIFO_ALM<br>OST_EMPT<br>Y | FIFO_FULL                                                                                      | FIFO_EMP<br>TY | C  | CPOK                                                                                                                         | UVLO_STA<br>TUS                                                                                                                  | ток       | вок       |  |
| Reset                 | -    | 0x0                       | 0x0                                                                                            | 0x0            |    | 0x0                                                                                                                          | 0x0                                                                                                                              | 0x0       | 0x0       |  |
| Access<br>Type        | _    | Read Only                 | Read Only                                                                                      | Read Only      | Re | ad Only                                                                                                                      | Read Only                                                                                                                        | Read Only | Read Only |  |
| BITFIELD              | BITS |                           | DESCRIPT                                                                                       | ION            |    |                                                                                                                              | DI                                                                                                                               | ECODE     |           |  |
| FIFO_ALMO<br>ST_EMPTY | 6    |                           | FIFO Almost Empty. The threshold of this register is controlled by the FIFO_AE_LEVEL register. |                |    |                                                                                                                              | 0x0: FIFO is not almost empty.<br>0x1: FIFO is almost empty.                                                                     |           |           |  |
| FIFO_FULL             | 5    | FIFO Full St              | FIFO Full Status                                                                               |                |    |                                                                                                                              | 0x0: FIFO is not full.<br>0x1: FIFO is full.                                                                                     |           |           |  |
| FIFO_EMPT<br>Y        | 4    | FIFO Empty                | Status                                                                                         |                |    |                                                                                                                              | 0x0: FIFO is not empty.<br>0x1: FIFO is empty.                                                                                   |           |           |  |
| СРОК                  | 3    | CPOK Statu                | S                                                                                              |                |    | 0x0: The charge pump voltages are below the charge pump VOK.<br>0x1: The charge pump voltages are above the charge pump VOK. |                                                                                                                                  |           |           |  |
| UVLO_STAT<br>US       | 2    | UVLO Statu                | S                                                                                              |                |    | 0x0: The $V_{IN}$ voltage is below UVLO.<br>0x1: The $V_{IN}$ voltage is above UVLO.                                         |                                                                                                                                  |           |           |  |
| ток                   | 1    | Temperature               | Temperature Okay Status                                                                        |                |    |                                                                                                                              | 0x0: The junction temperature of the part has<br>exceeded 165°C.<br>0x1: The junction temperature of the part is below<br>165°C. |           |           |  |
| вок                   | 0    | BIAS Okay                 | Status                                                                                         |                |    | 0x0: The bias circuitry has failed.<br>0x1: The bias circuitry is operating as expected.                                     |                                                                                                                                  |           |           |  |

### RAM\_PLAY (0x2)

| BIT            | 15   | 14                    | 13                                        | 12  |   | 11 | 10                                                                                          | 9              | 8           |  |
|----------------|------|-----------------------|-------------------------------------------|-----|---|----|---------------------------------------------------------------------------------------------|----------------|-------------|--|
| Field          | _    | _                     | _                                         | _   |   | -  | _                                                                                           | _              | _           |  |
| Reset          | -    | _                     | -                                         | -   |   | -  | -                                                                                           | _              | _           |  |
| Access<br>Type | -    | _                     | -                                         | _   |   | _  | -                                                                                           | -              | _           |  |
| BIT            | 7    | 6                     | 5                                         | 4   |   | 3  | 2                                                                                           | 1              | 0           |  |
| Field          | -    | -                     | _                                         | -   | _ |    | -                                                                                           | ABORT_FIF<br>O | RAM_PLAY    |  |
| Reset          | -    | _                     | -                                         | -   |   | -  | -                                                                                           | 0x0            | 0x0         |  |
| Access<br>Type | -    | -                     | -                                         | -   |   | _  | -                                                                                           | Write, Read    | Write, Read |  |
| BITFIELD       | BITS |                       | DESCRIPT                                  | ION |   |    | D                                                                                           | ECODE          |             |  |
| ABORT_FIF<br>O | 1    | Abort FIFO  <br>FIFO. | Abort FIFO playback and flush all data in |     |   |    | 0x0: Do not abort FIFO playback.<br>0x1: Abort FIFO playback and flush all data in<br>FIFO. |                |             |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                    | DECODE                                                        |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| RAM_PLAY | 0    | Start prestored RAM Playback Mode. Write 1<br>to start RAM Playback Mode. This bit is<br>automatically set to 0 when playback is done.<br>Writing 0 to this bit stops any ongoing<br>playback. | 0x0: Stop RAM Playback mode.<br>0x1: Start RAM Playback mode. |

#### **CONFIGURATION (0x3)**

| BIT            | 15 | 14        | 13         | 12     | 11            | 10     | 9             | 8           |  |
|----------------|----|-----------|------------|--------|---------------|--------|---------------|-------------|--|
| Field          | -  | -         | -          | -      | -             | -      | -             | _           |  |
| Reset          | -  | -         | -          | -      | -             | -      | -             | -           |  |
| Access<br>Type | _  | _         | _          | _      | _             | _      | _             | -           |  |
| BIT            | 7  | 6         | 5          | 4      | 3             | 2      | 1             | 0           |  |
| Field          | _  | FIFO_AE_I | LEVEL[1:0] | SMP_R  | SMP_RATE[1:0] |        | ILIM_SEL[1:0] |             |  |
| Reset          | -  | 0)        | x2         | 0:     | <b>(</b> 1    | 0:     | <b>(</b> 2    | 0x1         |  |
| Access<br>Type | -  | Write,    | Read       | Write, | Read          | Write, | Read          | Write, Read |  |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                                             | DECODE                                                                                                                                     |
|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_AE_LE<br>VEL | 6:5  | FIFO Almost Empty Level. When the FIFO<br>emptiness reaches the level specified in this<br>register, the IC asserts the FIFO pin by<br>pulling it low to indicate that it's time to refill<br>the FIFO. | 0x0: At least 125µs until empty.<br>0x1: At least 250µs until empty.<br>0x2: At least 500µs until emtpy.<br>0x3: At least 2ms until empty. |
| SMP_RATE          | 4:3  | DAC Output Sampling Rate. Sets the sampling rate that the DAC samples the FIFO and RAM.                                                                                                                 | 0x0: 8kHz<br>0x1: 32kHz<br>0x2: 48kHz<br>0x3: Reserved                                                                                     |
| ILIM_SEL          | 2:1  | Current Limit Select. Sets the current limit of the part. The value assumes that a $100m\Omega$ sense resistor is being used.                                                                           | 0x0: ILIM = 1A<br>0x1: ILIM = 2A<br>0x2: ILIM = 3A<br>0x3: ILIM = 4A                                                                       |
| FULL_SCAL<br>E    | 0    | Selects the Full-Scale Haptic Output Level of the Converter                                                                                                                                             | 0x0: Full-Scale Output = 60Vpp<br>0x1: Full-Scale Output = 110Vpp                                                                          |

### FAULT\_CTRL (0x4)

|                |    | 1                 |            | 1  |                 |    | 1      | 1        |
|----------------|----|-------------------|------------|----|-----------------|----|--------|----------|
| BIT            | 15 | 14                | 13         | 12 | 11              | 10 | 9      | 8        |
| Field          | -  | ALLOW_NE<br>W_REQ | -          | -  | -               | _  | _      | _        |
| Reset          | -  | 0x0               | -          | -  | -               | -  | -      | -        |
| Access<br>Type | -  | Write, Read       | _          | _  | -               | _  | _      | _        |
| BIT            | 7  | 6                 | 5          | 4  | 3               | 2  | 1      | 0        |
| Field          | -  | NUM_NO            | _ILIM[1:0] |    | ILIM_FAULT[2:0] |    |        | ARN[1:0] |
| Reset          | -  | 0>                | <b>(</b> 0 |    | 0x0             |    |        | x1       |
| Access<br>Type | -  | Write,            | Read       |    | Write, Read     |    | Write, | Read     |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                           | DECODE                                                                                                                                                                   |  |  |
|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ALLOW_NE<br>W_REQ | 14   | Allow new waveform playback request even if fault interrupts are not cleared.                                                                                         | 0x0: No playback request accepted until fault<br>interrupts cleared.<br>0x1: Continue accepting playback requests even if<br>fault interrupts are not cleared.           |  |  |
| NUM_NO_ILI<br>M   | 6:5  | Number of boost-converter on-time cycles<br>without ILIM pulses required to reset the ILIM<br>pulse counter that determines the ILIM<br>Warning and Fault conditions. | 0x0: 2 cycles<br>0x1: 8 cycles<br>0x2: 16 cycles<br>0x3: 64 cycles                                                                                                       |  |  |
| ILIM_FAULT        | 4:2  | Number of ILIM warnings required to trigger<br>an ILIM fault and auto-fault protection.                                                                               | 0x0: 4 warnings<br>0x1: 8 warnings<br>0x2: 16 warnings<br>0x3: 32 warnings<br>0x4: 64 warnings<br>0x5: 128 warnings<br>0x6: 256 warnings<br>0x7: No ILIM auto protection |  |  |
| ILIM_WARN         | 1:0  | Number of consecutive ILIM pulses required to trigger an ILIM Warning.                                                                                                | 0x0: 128 consecutive pulses<br>0x1: 256 consecutive pulses<br>0x2: 512 consecutive pulses<br>0x3: 1024 consecutive pulses                                                |  |  |

#### FAULT PROTECT (0x5)

| BIT            | 15   | 14           | 13                            | 12          |      | 11      | 10                                                            | 9           | 8           |  |  |
|----------------|------|--------------|-------------------------------|-------------|------|---------|---------------------------------------------------------------|-------------|-------------|--|--|
| Field          | 10   | 14           | 10                            | 12          |      |         | 10                                                            | <b>.</b>    |             |  |  |
|                | _    |              | _                             | _           |      | -       | _                                                             | _           | _           |  |  |
| Reset          | -    | -            | -                             | -           |      | _       | -                                                             | _           | _           |  |  |
| Access<br>Type | -    | _            | _                             | _           |      | _       | _                                                             | _           | _           |  |  |
| BIT            | 7    | 6            | 5                             | 4           |      | 3       | 2                                                             | 1           | 0           |  |  |
| Field          | _    | _            | _                             | FP_CPOK     | FP.  | _UVLO   | FP_TOK                                                        | FP_BOK      | FP_nEN      |  |  |
| Reset          | _    | _            | _                             | 0x1         |      | 0x1     | 0x1                                                           | 0x1         | 0x1         |  |  |
| Access<br>Type | -    | -            | -                             | Write, Read | Writ | e, Read | Write, Read                                                   | Write, Read | Write, Read |  |  |
| BITFIELD       | BITS |              | DESCRIPT                      | ION         |      |         | D                                                             | ECODE       |             |  |  |
| FP_CPOK        | 4    | Auto Fault P | Protection for C              | POK         |      |         | 0: Disable auto protection.<br>1: Enable auto protection.     |             |             |  |  |
| FP_UVLO        | 3    | Auto Fault P | Protection for U              | VLO         |      |         | isable auto protection.<br>nable auto protection.             |             |             |  |  |
| FP_TOK         | 2    | Auto Fault P | Protection for T              | ОК          |      |         | able auto prote<br>able auto prote                            |             |             |  |  |
| FP_BOK         | 1    | Auto Fault P | Auto Fault Protection for BOK |             |      |         | 0x0: Disable auto protection.<br>0x1: Enable auto protection. |             |             |  |  |
| FP_nEN         | 0    | Auto Fault P | Protection for n              | EN          |      |         | able auto prote<br>able auto prote                            |             |             |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### ISR (0x6)

| BIT                   | 15                 | 14                 | 13                                                                                                                    | 12                 |       | 11                    | 10                                                                                                                        | 9                              | 8                  |  |
|-----------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|--|
| Field                 | -                  | ISR_SPI_R<br>DY    | ISR_INVALI<br>D_ADDR                                                                                                  | ISR_EMPT<br>Y_RAM  |       | R_ADDR<br>VERFLO<br>W | ISR_FIFO_<br>OVERFLO<br>W                                                                                                 | -                              | _                  |  |
| Reset                 | -                  | 0x0                | 0x0                                                                                                                   | 0x0                |       | 0x0                   | 0x0                                                                                                                       | _                              | _                  |  |
| Access<br>Type        | _                  | Read<br>Clears All | Read<br>Clears All                                                                                                    | Read<br>Clears All |       | Read<br>ears All      | Read<br>Clears All                                                                                                        | _                              | _                  |  |
| BIT                   | 7                  | 6                  | 5                                                                                                                     | 4                  |       | 3                     | 2                                                                                                                         | 1                              | 0                  |  |
| Field                 | ISR_ILIM_F<br>AULT | ISR_ILIM_<br>WARN  | ISR_CPOK<br>_TO                                                                                                       | ISR_CPOK           | ISF   | R_UVLO                | ISR_TOK                                                                                                                   | ISR_BOK                        | ISR_nEN            |  |
| Reset                 | 0x0                | 0x0                | 0x0                                                                                                                   | 0x0                |       | 0x0                   | 0x0                                                                                                                       | 0x0                            | 0x0                |  |
| Access<br>Type        | Read<br>Clears All | Read<br>Clears All | Read<br>Clears All                                                                                                    | Read<br>Clears All |       | Read<br>ears All      | Read<br>Clears All                                                                                                        | Read<br>Clears All             | Read<br>Clears All |  |
| BITFIELD              | BITS               |                    | DESCRIPT                                                                                                              | ION                |       |                       | DECODE                                                                                                                    |                                |                    |  |
| ISR_SPI_RD<br>Y       | 14                 |                    | gnal indicating<br>by to receive co                                                                                   |                    |       |                       | ndition not dete                                                                                                          |                                |                    |  |
| ISR_INVALI<br>D_ADDR  | 13                 | NUM_WAVI           | ack attempted v<br>EFORMS_PLA<br>ts in the ending                                                                     | Y is 0 or there    | ters. |                       | x0: Condition not detected.<br>x1: Condition detected.                                                                    |                                |                    |  |
| ISR_EMPTY<br>_RAM     | 12                 | empty (i.e.,       | RAM Playback attempted while the RAM was<br>empty (i.e., the<br>NUM_WAVEFORMS_STORED register was<br>0).              |                    |       |                       | Dx0: Condition not detected.<br>Dx1: Condition detected.                                                                  |                                |                    |  |
| ISR_ADDR_<br>OVERFLOW | 11                 | increment fo       | RAM address overflow detected during auto-<br>increment for burst read/write operation, i.e.,<br>it went over 0x3FFF. |                    |       |                       | ndition not detendition detected                                                                                          |                                |                    |  |
| ISR_FIFO_O<br>VERFLOW | 10                 | FIFO write a       | attempted while                                                                                                       | FIFO was full      |       |                       | 0: Condition not detected.<br>1: Condition detected.                                                                      |                                |                    |  |
| ISR_ILIM_FA<br>ULT    | 7                  | ILIM Fault Ir      | nterrupt                                                                                                              |                    |       | 0x1: The<br>ILIM_FA   | Condition not detected<br>The number of ILIM Warnings set by the<br>FAULT register have occurred creating a<br>condition. |                                |                    |  |
| ISR_ILIM_W<br>ARN     | 6                  | ILIM warning       | g interrupt                                                                                                           |                    |       | 0x1: The              | ndition not dete<br>e number of ILI<br>ARN register ha<br>ng.                                                             | M pulses set by                |                    |  |
| ISR_CPOK_<br>TO       | 5                  |                    | CPOK not detected for 2ms after the haptic request has occurred.                                                      |                    |       | 0x1: The above the    | ndition not dete<br>e charge pump<br>ne V <sub>5</sub> charge p<br>pump VOK leve                                          | voltages have<br>ump VOK and ' | V <sub>DD H</sub>  |  |
| ISR_CPOK              | 4                  | CPOK is no         | longer valid                                                                                                          |                    |       | 0x1: The              | OK is still valid<br>e charge pump<br>ie V <sub>5</sub> VOK leve                                                          | output voltage                 |                    |  |
| ISR_UVLO              | 3                  | Undervoltag        | e-Lockout Inter                                                                                                       | rrupt Status       |       | level.                | has not fallen<br>voltage has fa<br>evel.                                                                                 |                                | -                  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD | BITS | DESCRIPTION                                | DECODE                                                                                                                                        |  |  |  |  |
|----------|------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ISR_TOK  | 2    | Temperature Okay Interrupt Status Register | <ul><li>0x0: A temperature okay fault condition has not occurred.</li><li>0x1: The junction temperature of the part is below 165°C.</li></ul> |  |  |  |  |
| ISR_BOK  | 1    | Bias Circuitry Failure Interrupt           | 0x0: Bias circuitry has not failed.<br>0x1: Bias circuitry has failed.                                                                        |  |  |  |  |
| ISR_nEN  | 0    | Rising Edge of nEN Detected                | 0x0: nEN has not gone high.<br>0x1: nEN has gone high during haptic operation.                                                                |  |  |  |  |

### <u>IMR (0x7)</u>

| BIT                   | 15                 | 14                | 13                              | 12                |     | 11                    | 10                                               | 9           | 8           |  |
|-----------------------|--------------------|-------------------|---------------------------------|-------------------|-----|-----------------------|--------------------------------------------------|-------------|-------------|--|
| Field                 | -                  | IMR_SPI_R<br>DY   | IMR_INVAL<br>ID_ADDR            | IMR_EMPT<br>Y_RAM |     | R_ADDR<br>/ERFLO<br>W | IMR_FIFO_<br>OVERFLO<br>W                        | -           | -           |  |
| Reset                 | _                  | 0x0               | 0x0                             | 0x0               |     | 0x0                   | 0x0                                              | -           | -           |  |
| Access<br>Type        | -                  | Write, Read       | Write, Read                     | Write, Read       | Wri | te, Read              | Write, Read                                      | -           | _           |  |
| BIT                   | 7                  | 6                 | 5                               | 4                 |     | 3                     | 2                                                | 1           | 0           |  |
| Field                 | IMR_ILIM_F<br>AULT | IMR_ILIM_<br>WARN | IMR_CPOK<br>_TO                 | IMR_CPOK          | IMF | R_UVLO                | IMR_TOK                                          | IMR_BOK     | IMR_nEN     |  |
| Reset                 | 0x0                | 0x0               | 0x0                             | 0x0               |     | 0x0                   | 0x0                                              | 0x0         | 0x0         |  |
| Access<br>Type        | Write, Read        | Write, Read       | Write, Read                     | Write, Read       | Wri | te, Read              | Write, Read                                      | Write, Read | Write, Read |  |
| BITFIELD              | BITS               |                   | DESCRIPTION                     |                   |     |                       | D                                                | ECODE       |             |  |
| IMR_SPI_RD<br>Y       | 14                 | Interrupt Ma      | sk for SPI Rea                  | dy                |     |                       | Enable the interrupt.<br>Mask the interrupt.     |             |             |  |
| IMR_INVALI<br>D_ADDR  | 13                 | Interrupt Ma      | Interrupt Mask for INVALID_ADDR |                   |     |                       | able the interru<br>sk the interrupt             |             |             |  |
| IMR_EMPTY<br>_RAM     | 12                 | Interrupt Ma      | sk for EMPTY_                   | _RAM              |     |                       | Enable the interrupt.<br>Mask the interrupt.     |             |             |  |
| IMR_ADDR_<br>OVERFLOW | 11                 | Interrupt Ma      | sk for ADDR_0                   | OVERFLOW          |     |                       | : Enable the interrupt.<br>: Mask the interrupt. |             |             |  |
| IMR_FIFO_O<br>VERFLOW | 10                 | Interrupt Ma      | sk for FIFO_O                   | VERFLOW           |     |                       | Enable the interrupt.<br>Mask the interrupt.     |             |             |  |
| IMR_ILIM_F<br>AULT    | 7                  | Interrupt Ma      | sk for ILIM Fau                 | ılt               |     |                       | able the interru<br>sk the interrupt             |             |             |  |
| IMR_ILIM_W<br>ARN     | 6                  | Interrupt Ma      | sk for ILIM Wa                  | rning             |     |                       | able the interru<br>sk the interrupt             |             |             |  |
| IMR_CPOK_<br>TO       | 5                  | Interrupt Ma      | sk for CPOK_1                   | го                |     |                       | able the interru<br>sk the interrupt             |             |             |  |
| IMR_CPOK              | 4                  | Interrupt Ma      | Interrupt Mask for CPOK         |                   |     |                       | able the interru<br>sk the interrupt             |             |             |  |
| IMR_UVLO              | 3                  | Interrupt Ma      | sk for UVLO                     |                   |     |                       | able the interru<br>sk the interrupt             |             |             |  |
| IMR_TOK               | 2                  | Interrupt Ma      | sk for TOK                      |                   |     |                       | able the interru<br>sk the interrupt             |             |             |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD | BITS | TS DESCRIPTION DECODE  |                                                        |  |  |
|----------|------|------------------------|--------------------------------------------------------|--|--|
| IMR_BOK  | 1    | Interrupt Mask for BOK | 0x0: Enable the interrupt.<br>0x1: Mask the interrupt. |  |  |
| IMR_nEN  | 0    | Interrupt Mask for nEN | 0x0: Enable the interrupt.<br>0x1: Mask the interrupt. |  |  |

### FIFO\_TOTAL\_DEPTH (0x8)

| BIT            | 15     | 14   | 13                                                                                                                                                | 12                     | 11     | 10   | 9 | 8 |  |  |  |
|----------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------|------|---|---|--|--|--|
| Field          | -      | -    |                                                                                                                                                   | FIFO_TOTAL_DEPTH[13:8] |        |      |   |   |  |  |  |
| Reset          | -      | -    |                                                                                                                                                   |                        | 0x0    | 0000 |   |   |  |  |  |
| Access<br>Type | -      | _    |                                                                                                                                                   | Read Only              |        |      |   |   |  |  |  |
| BIT            | 7      | 6    | 5                                                                                                                                                 | 4                      | 3      | 2    | 1 | 0 |  |  |  |
| Field          |        |      |                                                                                                                                                   | FIFO_TOTA              |        |      |   |   |  |  |  |
| Reset          |        |      |                                                                                                                                                   | 0x0                    | 0000   |      |   |   |  |  |  |
| Access<br>Type |        |      |                                                                                                                                                   | Read                   | d Only |      |   |   |  |  |  |
| BITFI          | ELD    | BITS | TS DESCRIPTION                                                                                                                                    |                        |        |      |   |   |  |  |  |
| FIFO_TOTAL     | _DEPTH | 13:0 | Indicates the total available size for FIFO. This is the total size of the RAM minus the size of the data currently stored for RAM Playback mode. |                        |        |      |   |   |  |  |  |

#### FIFO\_EMPTY\_DEPTH (0x9)

| BIT            | 15         | 14   | 13    | 12                     | 11                 | 10               | 9                | 8        |  |  |  |
|----------------|------------|------|-------|------------------------|--------------------|------------------|------------------|----------|--|--|--|
| Field          | -          | -    |       | FIFO_EMPTY_DEPTH[13:8] |                    |                  |                  |          |  |  |  |
| Reset          | -          | -    |       | 0x0000                 |                    |                  |                  |          |  |  |  |
| Access<br>Type | _          | -    |       | Read Only              |                    |                  |                  |          |  |  |  |
| BIT            | 7          | 6    | 5     | 4                      | 3                  | 2                | 1                | 0        |  |  |  |
| Field          |            |      |       | FIFO_EMPT              | Y_DEPTH[7:0]       |                  |                  |          |  |  |  |
| Reset          |            |      |       | 0x0                    | 0000               |                  |                  |          |  |  |  |
| Access<br>Type |            |      |       | Read                   | d Only             |                  |                  |          |  |  |  |
| BITFIE         | FIELD BITS |      |       | DESCRIPTION            |                    |                  |                  |          |  |  |  |
| FIFO_EMPT      | / DEPTH    | 13:0 | Indic | ates the numbe         | er of entries that | at can currently | be written to th | ne FIFO. |  |  |  |

#### FIFO\_WRITE\_PORT (0xA)

| BIT            | 15 | 14 | 13 | 12 | 11                    | 10 | 9 | 8 |  |
|----------------|----|----|----|----|-----------------------|----|---|---|--|
| Field          | -  | _  | -  | -  | FIFO_WRITE_PORT[11:8] |    |   |   |  |
| Reset          | -  | _  | -  | -  | 0x000                 |    |   |   |  |
| Access<br>Type | -  | -  | -  | -  | Write Only            |    |   |   |  |

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BIT                  | 7  | 7 6 5 4 3 2 1 0      |                                                                            |             |  |  |  |  |  |  |             |  |  |  |  |  |
|----------------------|----|----------------------|----------------------------------------------------------------------------|-------------|--|--|--|--|--|--|-------------|--|--|--|--|--|
| Field                |    | FIFO_WRITE_PORT[7:0] |                                                                            |             |  |  |  |  |  |  |             |  |  |  |  |  |
| Reset                |    | 0x000                |                                                                            |             |  |  |  |  |  |  |             |  |  |  |  |  |
| Access<br>Type       |    | Write Only           |                                                                            |             |  |  |  |  |  |  |             |  |  |  |  |  |
| BITFIE               | LD | BITS                 |                                                                            | DESCRIPTION |  |  |  |  |  |  | DESCRIPTION |  |  |  |  |  |
| FIFO_WRITE_PORT 11:0 |    | FIFO                 | FIFO write port. Every write to this register is placed in the FIFO queue. |             |  |  |  |  |  |  |             |  |  |  |  |  |

#### RAM READ ADDR (0xB)

| BIT            | 15   | 14                                                                                  | 13                  | 12         | 11          | 10        | 9 | 8 |  |  |
|----------------|------|-------------------------------------------------------------------------------------|---------------------|------------|-------------|-----------|---|---|--|--|
| Field          | -    | -                                                                                   | RAM_READ_ADDR[13:8] |            |             |           |   |   |  |  |
| Reset          | -    | -                                                                                   |                     | 0x0000     |             |           |   |   |  |  |
| Access<br>Type | _    | -                                                                                   |                     | Write Only |             |           |   |   |  |  |
| BIT            | 7    | 6                                                                                   | 5                   | 4          | 3           | 2         | 1 | 0 |  |  |
| Field          |      | ·                                                                                   |                     | RAM_REA    | D_ADDR[7:0] | ·         |   |   |  |  |
| Reset          |      |                                                                                     |                     | 0x         | 0000        |           |   |   |  |  |
| Access<br>Type |      |                                                                                     |                     | Writ       | e Only      |           |   |   |  |  |
| BITFIE         | ELD  | BITS                                                                                |                     |            | DE          | SCRIPTION |   |   |  |  |
| RAM_READ_      | ADDR | DDR 13:0 RAM read address. Write the starting address to be read from the RAM here. |                     |            |             |           |   |   |  |  |

### RAM\_READ\_DATA (0xC)

| BIT                | 15  | 14                 | 13                                                                                                                                                                  | 12          | 11 10 9 8 |            |             |  |  |  |
|--------------------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|------------|-------------|--|--|--|
| Field              | -   | -                  | -                                                                                                                                                                   | -           |           | RAM_READ   | _DATA[11:8] |  |  |  |
| Reset              | -   | -                  | -                                                                                                                                                                   | -           |           | 0x(        | 000         |  |  |  |
| Access<br>Type     | _   | -                  | -                                                                                                                                                                   | -           | Read Only |            |             |  |  |  |
| BIT                | 7   | 6                  | 5                                                                                                                                                                   | 5 4 3 2 1 0 |           |            |             |  |  |  |
| Field              |     | RAM_READ_DATA[7:0] |                                                                                                                                                                     |             |           |            |             |  |  |  |
| Reset              |     |                    |                                                                                                                                                                     | 0x          | 000       |            |             |  |  |  |
| Access<br>Type     |     |                    |                                                                                                                                                                     | Read        | d Only    |            |             |  |  |  |
| BITFI              | ELD | BITS               |                                                                                                                                                                     |             | DI        | ESCRIPTION |             |  |  |  |
| RAM_READ_DATA 11:0 |     | 5                  | RAM Read Data. After writing to RAM_READ_ADDR, the IC stores the data stored at that RAM address in this register so that it can be read using an SPI Read command. |             |           |            |             |  |  |  |

#### NUM\_WAVEFORMS (0xD)

| BIT            | 15 | 14 | 13 | 12                      | 11 | 10 | 9 | 8 |  |
|----------------|----|----|----|-------------------------|----|----|---|---|--|
| Field          | -  | -  | _  | NUM_WAVEFORMS_PLAY[4:0] |    |    |   |   |  |
| Reset          | _  | -  | -  | 0x00                    |    |    |   |   |  |
| Access<br>Type | -  | -  | -  | Write, Read             |    |    |   |   |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BIT                          | 7  | 6    | 5 |       | 4 3 2 1 0                                                                                                                                                 |    |           |  |  |  |             |  |  |  |
|------------------------------|----|------|---|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------|--|--|--|-------------|--|--|--|
| Field                        | -  | -    | - |       | NUM_WAVEFORMS_STORED[4:0]                                                                                                                                 |    |           |  |  |  |             |  |  |  |
| Reset                        | -  | -    | _ |       | 0x00                                                                                                                                                      |    |           |  |  |  |             |  |  |  |
| Access<br>Type               | _  | _    | _ |       | Write, Read                                                                                                                                               |    |           |  |  |  | Write, Read |  |  |  |
| BITFIEI                      | LD | BITS |   |       |                                                                                                                                                           | DE | SCRIPTION |  |  |  |             |  |  |  |
| NUM_WAVEFORMS_P 12:8         |    |      |   | rogra | umber of Waveforms to Play. This has to be set before RAM_PLAY bit is<br>ogrammed. The device plays this many waveforms stored in the waveform<br>aylist. |    |           |  |  |  |             |  |  |  |
| NUM_WAVEFORMS_S<br>TORED 4:0 |    |      |   |       | mber of Waveforms Stored in the RAM. Program this register to the mber of waveforms that have been programmed for playback.                               |    |           |  |  |  |             |  |  |  |

### WAVEFORM\_0\_EA (0xE)

| BIT            | 15   | 14   | 13                  | 12               | 11          | 10        | 9 | 8 |  |  |
|----------------|------|------|---------------------|------------------|-------------|-----------|---|---|--|--|
| Field          | -    | -    | WAVEFORM_0_EA[13:8] |                  |             |           |   |   |  |  |
| Reset          | -    | -    |                     | 0x0000           |             |           |   |   |  |  |
| Access<br>Type | -    | -    |                     | Write, Read      |             |           |   |   |  |  |
| BIT            | 7    | 6    | 5 4 3 2 1 0         |                  |             |           |   |   |  |  |
| Field          |      |      |                     | WAVEFOR          | M_0_EA[7:0] | ·         |   |   |  |  |
| Reset          |      |      |                     | 0x0              | 000         |           |   |   |  |  |
| Access<br>Type |      |      |                     | Write,           | Read        |           |   |   |  |  |
| BITFIE         | LD   | BITS |                     |                  | DE          | SCRIPTION |   |   |  |  |
| WAVEFORM       | 0_EA | 13:0 | Endi                | ng address for V | Waveform 0. |           |   |   |  |  |

### WAVEFORM\_1\_EA (0xF)

| BIT            | 15   | 14   | 13                                  | 12                  | 11          | 10        | 9 | 8 |  |  |
|----------------|------|------|-------------------------------------|---------------------|-------------|-----------|---|---|--|--|
| Field          | -    | -    |                                     | WAVEFORM_1_EA[13:8] |             |           |   |   |  |  |
| Reset          | -    | -    |                                     | 0x0000              |             |           |   |   |  |  |
| Access<br>Type | _    | -    |                                     | Write, Read         |             |           |   |   |  |  |
| BIT            | 7    | 6    | 5                                   | 4                   | 3           | 2         | 1 | 0 |  |  |
| Field          |      |      |                                     | WAVEFOR             | M_1_EA[7:0] |           |   |   |  |  |
| Reset          |      |      |                                     | 0x                  | 0000        |           |   |   |  |  |
| Access<br>Type |      |      |                                     | Write               | , Read      |           |   |   |  |  |
| BITFIE         | LD   | BITS |                                     |                     | DE          | SCRIPTION |   |   |  |  |
| WAVEFORM       | 1 EA | 13:0 | 13:0 Ending address for Waveform 1. |                     |             |           |   |   |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### WAVEFORM\_2\_EA (0x10)

| BIT            | 15    | 14   | 13                             | 12          | 11          | 10        | 9 | 8 |  |  |
|----------------|-------|------|--------------------------------|-------------|-------------|-----------|---|---|--|--|
| Field          | _     | -    | WAVEFORM_2_EA[13:8]            |             |             |           |   |   |  |  |
| Reset          | _     | -    |                                |             | 0x          | 0000      |   |   |  |  |
| Access<br>Type | -     | -    |                                | Write, Read |             |           |   |   |  |  |
| BIT            | 7     | 6    | 5                              | 4           | 3           | 2         | 1 | 0 |  |  |
| Field          |       |      |                                | WAVEFOR     | M_2_EA[7:0] |           |   |   |  |  |
| Reset          |       |      |                                | 0x0         | 0000        |           |   |   |  |  |
| Access<br>Type |       |      |                                | Write       | , Read      |           |   |   |  |  |
| BITFIE         | ELD   | BITS |                                |             | DE          | SCRIPTION |   |   |  |  |
| WAVEFORM       | _2_EA | 13:0 | Ending address for Waveform 2. |             |             |           |   |   |  |  |

#### WAVEFORM\_3\_EA (0x11)

| BIT            | 15   | 14      | 13          | 12                  | 11          | 10        | 9 | 8 |  |  |
|----------------|------|---------|-------------|---------------------|-------------|-----------|---|---|--|--|
| Field          | -    | -       |             | WAVEFORM_3_EA[13:8] |             |           |   |   |  |  |
| Reset          | -    | -       |             | 0x0000              |             |           |   |   |  |  |
| Access<br>Type | _    | _       |             | Write, Read         |             |           |   |   |  |  |
| BIT            | 7    | 6       | 5 4 3 2 1 0 |                     |             |           |   |   |  |  |
| Field          |      | · · · · |             | WAVEFOR             | M_3_EA[7:0] | ·         |   |   |  |  |
| Reset          |      |         |             | 0x0                 | 0000        |           |   |   |  |  |
| Access<br>Type |      |         |             | Write               | , Read      |           |   |   |  |  |
| BITFIE         | LD   | BITS    |             |                     | DE          | SCRIPTION |   |   |  |  |
| WAVEFORM_      | 3_EA | 13:0    | End         | ing address for     | Waveform 3. |           |   |   |  |  |

#### WAVEFORM 4 EA (0x12)

|                |       | <b>X · · · ·</b> |     |                     |             |           |   |   |  |  |  |
|----------------|-------|------------------|-----|---------------------|-------------|-----------|---|---|--|--|--|
| BIT            | 15    | 14               | 13  | 12                  | 11          | 10        | 9 | 8 |  |  |  |
| Field          | -     | -                |     | WAVEFORM_4_EA[13:8] |             |           |   |   |  |  |  |
| Reset          | -     | -                |     |                     | 0x          | 0000      |   |   |  |  |  |
| Access<br>Type | _     | -                |     | Write, Read         |             |           |   |   |  |  |  |
| BIT            | 7     | 6                | 5   | 5 4 3 2 1           |             |           |   |   |  |  |  |
| Field          |       |                  |     | WAVEFOR             | M_4_EA[7:0] | •         |   |   |  |  |  |
| Reset          |       |                  |     | 0x                  | 0000        |           |   |   |  |  |  |
| Access<br>Type |       |                  |     | Write               | e, Read     |           |   |   |  |  |  |
| BITFIE         | LD    | BITS             |     |                     | DE          | SCRIPTION |   |   |  |  |  |
| WAVEFORM       | _4_EA | 13:0             | End | ing address for     | Waveform 4. |           |   |   |  |  |  |
|                |       |                  |     |                     |             |           |   |   |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### WAVEFORM\_5\_EA (0x13)

| BIT            | 15   | 14   | 13                  | 12                | 11          | 10 | 9 | 8 |  |  |
|----------------|------|------|---------------------|-------------------|-------------|----|---|---|--|--|
| Field          | -    | -    | WAVEFORM_5_EA[13:8] |                   |             |    |   |   |  |  |
| Reset          | -    | -    |                     | 0x0000            |             |    |   |   |  |  |
| Access<br>Type | _    | _    |                     | Write, Read       |             |    |   |   |  |  |
| BIT            | 7    | 6    | 5 4 3 2 1 0         |                   |             |    |   |   |  |  |
| Field          |      | ·    |                     | WAVEFOR           | M_5_EA[7:0] |    |   |   |  |  |
| Reset          |      |      |                     | 0x0               | 000         |    |   |   |  |  |
| Access<br>Type |      |      |                     | Write,            | Read        |    |   |   |  |  |
| BITFIEI        | LD   | BITS | S DESCRIPTION       |                   |             |    |   |   |  |  |
| WAVEFORM_      | 5_EA | 13:0 | End                 | ing address for V | Naveform 5. |    |   |   |  |  |

#### WAVEFORM\_6\_EA (0x14)

| BIT            | 15    | 14   | 13                                | 12          | 11          | 10 | 9 | 8 |  |  |
|----------------|-------|------|-----------------------------------|-------------|-------------|----|---|---|--|--|
| Field          | _     | -    | WAVEFORM_6_EA[13:8]               |             |             |    |   |   |  |  |
| Reset          | -     | -    |                                   | 0x0000      |             |    |   |   |  |  |
| Access<br>Type | _     | _    |                                   | Write, Read |             |    |   |   |  |  |
| BIT            | 7     | 6    | 5 4 3 2 1 0                       |             |             |    |   |   |  |  |
| Field          |       |      |                                   | WAVEFOR     | M_6_EA[7:0] | ·  |   |   |  |  |
| Reset          |       |      |                                   | 0x0         | 0000        |    |   |   |  |  |
| Access<br>Type |       |      |                                   | Write, Read |             |    |   |   |  |  |
| BITFIE         | LD    | BITS | DESCRIPTION                       |             |             |    |   |   |  |  |
| WAVEFORM       | _6_EA | 13:0 | :0 Ending address for Waveform 6. |             |             |    |   |   |  |  |

#### WAVEFORM 7 EA (0x15)

|                |       | <u>XIO</u> |               |                     |             |      |   |   |  |  |
|----------------|-------|------------|---------------|---------------------|-------------|------|---|---|--|--|
| BIT            | 15    | 14         | 13            | 12                  | 11          | 10   | 9 | 8 |  |  |
| Field          | -     | -          |               | WAVEFORM_7_EA[13:8] |             |      |   |   |  |  |
| Reset          | -     | -          |               |                     | 0x          | 0000 |   |   |  |  |
| Access<br>Type | _     | -          |               | Write, Read         |             |      |   |   |  |  |
| BIT            | 7     | 6          | 5             | 4                   | 3           | 2    | 1 | 0 |  |  |
| Field          |       |            |               | WAVEFOR             | M_7_EA[7:0] |      |   |   |  |  |
| Reset          |       |            |               | 0x                  | 0000        |      |   |   |  |  |
| Access<br>Type |       |            | Write, Read   |                     |             |      |   |   |  |  |
| BITFIE         | ELD   | BITS       | B DESCRIPTION |                     |             |      |   |   |  |  |
| WAVEFORM       | _7_EA | 13:0       | End           | ing address for     | Waveform 7. |      |   |   |  |  |
|                |       |            |               |                     |             |      |   |   |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### WAVEFORM\_8\_EA (0x16)

| BIT            | 15   | 14   | 13                  | 12              | 11          | 10 | 9 | 8 |  |  |
|----------------|------|------|---------------------|-----------------|-------------|----|---|---|--|--|
| Field          | -    | -    | WAVEFORM_8_EA[13:8] |                 |             |    |   |   |  |  |
| Reset          | -    | -    |                     | 0x0000          |             |    |   |   |  |  |
| Access<br>Type | _    | -    |                     | Write, Read     |             |    |   |   |  |  |
| BIT            | 7    | 6    | 5 4 3 2 1 0         |                 |             |    |   |   |  |  |
| Field          |      | ·    |                     | WAVEFOR         | M_8_EA[7:0] | ·  |   |   |  |  |
| Reset          |      |      |                     | 0x0             | 000         |    |   |   |  |  |
| Access<br>Type |      |      | Write, Read         |                 |             |    |   |   |  |  |
| BITFIE         | LD   | BITS | DESCRIPTION         |                 |             |    |   |   |  |  |
| WAVEFORM_      | 8_EA | 13:0 | End                 | ing address for | Waveform 8. |    |   |   |  |  |

#### WAVEFORM\_9\_EA (0x17)

| DIT            | 4.5   | 44   | 40          | 40                  | 44          | 40 | • | • |  |  |  |
|----------------|-------|------|-------------|---------------------|-------------|----|---|---|--|--|--|
| BIT            | 15    | 14   | 13          | 12                  | 11          | 10 | 9 | 8 |  |  |  |
| Field          | -     | -    |             | WAVEFORM_9_EA[13:8] |             |    |   |   |  |  |  |
| Reset          | -     | -    |             | 0x0000              |             |    |   |   |  |  |  |
| Access<br>Type | -     | -    |             | Write, Read         |             |    |   |   |  |  |  |
| BIT            | 7     | 6    | 5 4 3 2 1 0 |                     |             |    |   |   |  |  |  |
| Field          |       | · ·  |             | WAVEFOR             | M_9_EA[7:0] |    |   |   |  |  |  |
| Reset          |       |      |             | 0x                  | 0000        |    |   |   |  |  |  |
| Access<br>Type |       |      |             | Write, Read         |             |    |   |   |  |  |  |
| BITFIE         | LD    | BITS | DESCRIPTION |                     |             |    |   |   |  |  |  |
| WAVEFORM       | _9_EA | 13:0 | End         | ing address for     | Waveform 9. |    |   |   |  |  |  |

#### WAVEFORM 10 EA (0x18)

|                |        | CALL OF     |             |                      |              |    |   |   |  |  |  |
|----------------|--------|-------------|-------------|----------------------|--------------|----|---|---|--|--|--|
| BIT            | 15     | 14          | 13          | 12                   | 11           | 10 | 9 | 8 |  |  |  |
| Field          | -      | -           |             | WAVEFORM_10_EA[13:8] |              |    |   |   |  |  |  |
| Reset          | _      | -           |             | 0x0000               |              |    |   |   |  |  |  |
| Access<br>Type | _      | _           |             | Write, Read          |              |    |   |   |  |  |  |
| BIT            | 7      | 6           | 5           | 4                    | 3            | 2  | 1 | 0 |  |  |  |
| Field          |        |             |             | WAVEFOR              | M_10_EA[7:0] |    |   |   |  |  |  |
| Reset          |        |             |             | 0x                   | 0000         |    |   |   |  |  |  |
| Access<br>Type |        | Write, Read |             |                      |              |    |   |   |  |  |  |
| BITFIE         | LD     | BITS        | DESCRIPTION |                      |              |    |   |   |  |  |  |
| WAVEFORM_      | _10_EA | 13:0        | Endi        | ing address for      | Waveform 10. |    |   |   |  |  |  |
|                |        |             |             |                      |              |    |   |   |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### WAVEFORM\_11\_EA (0x19)

| BIT            | 15     | 14   | 13                              | 12                   | 11           | 10   | 9 | 8 |  |  |  |
|----------------|--------|------|---------------------------------|----------------------|--------------|------|---|---|--|--|--|
| Field          | _      | -    |                                 | WAVEFORM_11_EA[13:8] |              |      |   |   |  |  |  |
| Reset          | _      | -    |                                 |                      | 0x(          | 0000 |   |   |  |  |  |
| Access<br>Type | -      | -    |                                 | Write, Read          |              |      |   |   |  |  |  |
| BIT            | 7      | 6    | 5                               | 4                    | 3            | 2    | 1 | 0 |  |  |  |
| Field          |        |      |                                 | WAVEFOR              | M_11_EA[7:0] |      |   |   |  |  |  |
| Reset          |        |      |                                 | 0x                   | :0000        |      |   |   |  |  |  |
| Access<br>Type |        |      |                                 | Write, Read          |              |      |   |   |  |  |  |
| BITFIE         | LD     | BITS | DESCRIPTION                     |                      |              |      |   |   |  |  |  |
| WAVEFORM       | _11_EA | 13:0 | Ending address for Waveform 11. |                      |              |      |   |   |  |  |  |

#### WAVEFORM\_12\_EA (0x1A)

| BIT            | 15     | 14   | 13                                  | 12          | 11           | 10 | 9 | 8 |  |  |
|----------------|--------|------|-------------------------------------|-------------|--------------|----|---|---|--|--|
| Field          | -      | -    | WAVEFORM_12_EA[13:8]                |             |              |    |   |   |  |  |
| Reset          | _      | -    |                                     | 0x0000      |              |    |   |   |  |  |
| Access<br>Type | -      | -    |                                     | Write, Read |              |    |   |   |  |  |
| BIT            | 7      | 6    | 5 4 3 2 1 0                         |             |              |    |   |   |  |  |
| Field          |        |      |                                     | WAVEFOR     | M_12_EA[7:0] | ·  |   |   |  |  |
| Reset          |        |      |                                     | 0x          | 0000         |    |   |   |  |  |
| Access<br>Type |        |      | Write, Read                         |             |              |    |   |   |  |  |
| BITFIE         | LD     | BITS | DESCRIPTION                         |             |              |    |   |   |  |  |
| WAVEFORM       | _12_EA | 13:0 | B:0 Ending address for Waveform 12. |             |              |    |   |   |  |  |

#### WAVEFORM 13 EA (0x1B)

| BIT            | 15     | 14   | 13          | 12                   | 11           | 10 | 9 | 8 |  |  |  |
|----------------|--------|------|-------------|----------------------|--------------|----|---|---|--|--|--|
| Field          | -      | -    |             | WAVEFORM_13_EA[13:8] |              |    |   |   |  |  |  |
| Reset          | _      | -    |             | 0x0000               |              |    |   |   |  |  |  |
| Access<br>Type | _      | _    |             | Write, Read          |              |    |   |   |  |  |  |
| BIT            | 7      | 6    | 5           | 4                    | 3            | 2  | 1 | 0 |  |  |  |
| Field          |        |      |             | WAVEFORI             | M_13_EA[7:0] |    |   |   |  |  |  |
| Reset          |        |      |             | 0x                   | 0000         |    |   |   |  |  |  |
| Access<br>Type |        |      |             | Write                | e, Read      |    |   |   |  |  |  |
| BITFIE         | LD     | BITS | DESCRIPTION |                      |              |    |   |   |  |  |  |
| WAVEFORM_      | _13_EA | 13:0 | Endi        | ing address for      | Waveform 13. |    |   |   |  |  |  |
|                |        |      |             |                      |              |    |   |   |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### WAVEFORM\_14\_EA (0x1C)

| BIT            | 15    | 14   | 13                                | 12                   | 11           | 10 | 9 | 8 |  |  |  |
|----------------|-------|------|-----------------------------------|----------------------|--------------|----|---|---|--|--|--|
| Field          | _     | -    |                                   | WAVEFORM_14_EA[13:8] |              |    |   |   |  |  |  |
| Reset          | _     | -    |                                   | 0x0000               |              |    |   |   |  |  |  |
| Access<br>Type | _     | _    |                                   | Write, Read          |              |    |   |   |  |  |  |
| BIT            | 7     | 6    | 5 4 3 2 1 0                       |                      |              |    |   |   |  |  |  |
| Field          |       |      |                                   | WAVEFOR              | M_14_EA[7:0] |    |   |   |  |  |  |
| Reset          |       |      |                                   | 0x                   | 0000         |    |   |   |  |  |  |
| Access<br>Type |       |      | Write, Read                       |                      |              |    |   |   |  |  |  |
| BITFIE         | LD    | BITS | DESCRIPTION                       |                      |              |    |   |   |  |  |  |
| WAVEFORM_      | 14_EA | 13:0 | 0 Ending address for Waveform 14. |                      |              |    |   |   |  |  |  |

#### WAVEFORM\_15\_EA (0x1D)

| BIT            | 15    | 14   | 13                   | 12               | 11           | 10 | 9 | 8 |  |  |
|----------------|-------|------|----------------------|------------------|--------------|----|---|---|--|--|
| Field          | -     | -    | WAVEFORM_15_EA[13:8] |                  |              |    |   |   |  |  |
| Reset          | -     | -    |                      | 0x0000           |              |    |   |   |  |  |
| Access<br>Type | _     | _    |                      | Write, Read      |              |    |   |   |  |  |
| BIT            | 7     | 6    | 5 4 3 2 1 0          |                  |              |    |   |   |  |  |
| Field          |       |      |                      | WAVEFOR          | M_15_EA[7:0] | ·  |   |   |  |  |
| Reset          |       |      |                      | 0x               | 0000         |    |   |   |  |  |
| Access<br>Type |       |      |                      | Write            | e, Read      |    |   |   |  |  |
| BITFIE         | LD    | BITS | DESCRIPTION          |                  |              |    |   |   |  |  |
| WAVEFORM_      | 15_EA | 13:0 | Enc                  | ling address for | Waveform 15  |    |   |   |  |  |

#### PLAY 0 (0x1E)

| BIT            | 15  | 14   | 13 | 12                                                                                                                                          | 11             | 10        | 9      | 8 |  |  |
|----------------|-----|------|----|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|--------|---|--|--|
| Field          |     | · ·  |    | PLAY_0_                                                                                                                                     | REPEAT[7:0]    |           |        |   |  |  |
| Reset          |     |      |    | (                                                                                                                                           | )x01           |           |        |   |  |  |
| Access<br>Type |     |      |    | Writ                                                                                                                                        | e, Read        |           |        |   |  |  |
| BIT            | 7   | 6    | 5  | 4                                                                                                                                           | 3 2 1 0        |           |        |   |  |  |
| Field          | -   | -    | -  | -                                                                                                                                           | PLAY_0_ID[3:0] |           |        |   |  |  |
| Reset          | -   | -    | -  | -                                                                                                                                           |                | C         | )x0    |   |  |  |
| Access<br>Type | _   | _    | _  | _                                                                                                                                           |                | Write     | , Read |   |  |  |
| BITFIE         | LD  | BITS |    |                                                                                                                                             | DE             | SCRIPTION |        |   |  |  |
| PLAY_0_REF     | EAT | 15:8 |    | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |                |           |        |   |  |  |
| PLAY_0_ID      |     | 3:0  | V  | Waveform ID of the first waveform to be played.                                                                                             |                |           |        |   |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### PLAY\_1 (0x1F)

| BIT            | 15  | 14          | 13 | 3                                                                                                                                           | 12        | 11             | 10    | 9      | 8 |  |
|----------------|-----|-------------|----|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|-------|--------|---|--|
| Field          |     |             |    |                                                                                                                                             | PLAY_1_R  | EPEAT[7:0]     |       |        |   |  |
| Reset          |     |             |    |                                                                                                                                             | 0x        | 01             |       |        |   |  |
| Access<br>Type |     | Write, Read |    |                                                                                                                                             |           |                |       |        |   |  |
| BIT            | 7   | 6           | 5  |                                                                                                                                             | 4 3 2 1 0 |                |       |        |   |  |
| Field          | _   | -           | _  |                                                                                                                                             | _         | PLAY_1_ID[3:0] |       |        |   |  |
| Reset          | _   | -           | _  |                                                                                                                                             | _         |                | 0     | x0     |   |  |
| Access<br>Type | _   | -           | _  |                                                                                                                                             | -         |                | Write | , Read |   |  |
| BITFIE         | LD  | BITS        |    | DESCRIPTION                                                                                                                                 |           |                |       |        |   |  |
| PLAY_1_REP     | EAT | 15:8        |    | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |           |                |       |        |   |  |
| PLAY_1_ID      |     | 3:0         |    | Waveform ID of the second waveform to be played.                                                                                            |           |                |       |        |   |  |

#### PLAY\_2 (0x20)

| BIT            | 15  | 14                                                            | 1:                   | 3                                                                                                                                           | 12       | 11         | 10    | 9      | 8 |  |  |  |  |
|----------------|-----|---------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------|--------|---|--|--|--|--|
| Field          |     |                                                               |                      |                                                                                                                                             | PLAY_2_R | EPEAT[7:0] |       |        |   |  |  |  |  |
| Reset          |     |                                                               |                      |                                                                                                                                             | 0x       | 01         |       |        |   |  |  |  |  |
| Access<br>Type |     | Write, Read                                                   |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| BIT            | 7   | 6         5         4         3         2         1         0 |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| Field          | _   | -                                                             | – – – PLAY_2_ID[3:0] |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| Reset          | _   | _                                                             | _                    | -                                                                                                                                           | _        |            | 0     | x0     |   |  |  |  |  |
| Access<br>Type | _   | -                                                             | _                    | -                                                                                                                                           | -        |            | Write | , Read |   |  |  |  |  |
| BITFIE         | LD  | BITS                                                          |                      | DESCRIPTION                                                                                                                                 |          |            |       |        |   |  |  |  |  |
| PLAY_2_REP     | EAT | 15:8                                                          |                      | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |          |            |       |        |   |  |  |  |  |
| PLAY_2_ID      |     | 3:0 Waveform ID of the third waveform to be played.           |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |

#### PLAY\_3 (0x21)

| BIT            | 15          | 14          | 13 | 12       | 11         | 10     | 9         | 8 |  |  |  |  |
|----------------|-------------|-------------|----|----------|------------|--------|-----------|---|--|--|--|--|
| Field          |             |             |    | PLAY_3_R | EPEAT[7:0] |        |           |   |  |  |  |  |
| Reset          |             | 0x01        |    |          |            |        |           |   |  |  |  |  |
| Access<br>Type |             | Write, Read |    |          |            |        |           |   |  |  |  |  |
| BIT            | 7           | 6           | 5  | 4        | 3          | 2      | 1         | 0 |  |  |  |  |
| Field          | -           | -           | _  | -        | <b>_</b>   | PLAY_3 | 3_ID[3:0] |   |  |  |  |  |
| Reset          | _           | _           | _  | _        |            | 0      | x0        |   |  |  |  |  |
| Access<br>Type | Write, Read |             |    |          |            |        |           |   |  |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD      | BITS | DESCRIPTION                                                                                                                                 |
|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| PLAY_3_REPEAT | 15:8 | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |
| PLAY_3_ID     | 3:0  | Waveform ID of the fourth waveform to be played.                                                                                            |

#### PLAY\_4 (0x22)

| BIT            | 15  | 14                                                  | 13                   | 3                                                                                                                                           | 12       | 11         | 10    | 9      | 8 |  |  |  |  |
|----------------|-----|-----------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------|--------|---|--|--|--|--|
| Field          |     |                                                     |                      |                                                                                                                                             | PLAY_4_R | EPEAT[7:0] |       |        |   |  |  |  |  |
| Reset          |     |                                                     |                      |                                                                                                                                             | 0x       | 01         |       |        |   |  |  |  |  |
| Access<br>Type |     | Write, Read                                         |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| BIT            | 7   | 7 6 5 4 3 2 1 0                                     |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| Field          | -   | -                                                   | – – – PLAY_4_ID[3:0] |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| Reset          | _   | -                                                   | -                    |                                                                                                                                             | _        |            | 0     | x0     |   |  |  |  |  |
| Access<br>Type | -   | -                                                   | -                    |                                                                                                                                             | -        |            | Write | , Read |   |  |  |  |  |
| BITFIE         | LD  | BITS                                                |                      | DESCRIPTION                                                                                                                                 |          |            |       |        |   |  |  |  |  |
| PLAY_4_REP     | EAT | 15:8                                                |                      | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |          |            |       |        |   |  |  |  |  |
| PLAY_4_ID      |     | 3:0 Waveform ID of the fifth waveform to be played. |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |

### PLAY\_5 (0x23)

| BIT            | 15  | 14   | 13                                                            | 3                                                                                                                                           | 12       | 11         | 10    | 9      | 8 |  |  |  |
|----------------|-----|------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------|--------|---|--|--|--|
| Field          |     |      |                                                               |                                                                                                                                             | PLAY_5_R | EPEAT[7:0] |       |        |   |  |  |  |
| Reset          |     |      |                                                               |                                                                                                                                             | 0x       | 01         |       |        |   |  |  |  |
| Access<br>Type |     |      |                                                               |                                                                                                                                             | Write,   | Read       |       |        |   |  |  |  |
| BIT            | 7   | 6    | 6         5         4         3         2         1         0 |                                                                                                                                             |          |            |       |        |   |  |  |  |
| Field          | _   | _    | – – – PLAY_5_ID[3:0]                                          |                                                                                                                                             |          |            |       |        |   |  |  |  |
| Reset          | -   | _    | -                                                             |                                                                                                                                             | -        |            | 0     | x0     |   |  |  |  |
| Access<br>Type | _   | -    | _                                                             | 1                                                                                                                                           | -        |            | Write | , Read |   |  |  |  |
| BITFIE         | LD  | BITS |                                                               | DESCRIPTION                                                                                                                                 |          |            |       |        |   |  |  |  |
| PLAY_5_REP     | EAT | 15:8 |                                                               | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |          |            |       |        |   |  |  |  |
| PLAY_5_ID      |     | 3:0  |                                                               | Waveform ID of the sixth waveform to be played.                                                                                             |          |            |       |        |   |  |  |  |

### <u>PLAY\_6 (0x24)</u>

| BIT            | 15 | 15 14 13 12 11 10 9 8 |  |        |      |  |  |  |  |  |
|----------------|----|-----------------------|--|--------|------|--|--|--|--|--|
| Field          |    | PLAY_6_REPEAT[7:0]    |  |        |      |  |  |  |  |  |
| Reset          |    | 0x01                  |  |        |      |  |  |  |  |  |
| Access<br>Type |    |                       |  | Write, | Read |  |  |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BIT            | 7   | 6    | 5 | 5 4 3 2 1 0                                                                                                                           |       |             |           |  |              |  |  |
|----------------|-----|------|---|---------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-----------|--|--------------|--|--|
| Field          | -   | -    | - | – – PLAY_6_ID[3:0]                                                                                                                    |       |             |           |  |              |  |  |
| Reset          | -   | -    | _ |                                                                                                                                       | – 0x0 |             |           |  |              |  |  |
| Access<br>Type | _   | -    | _ |                                                                                                                                       | _     | Write, Read |           |  |              |  |  |
| BITFIE         | LD  | BITS |   |                                                                                                                                       |       | DE          | SCRIPTION |  |              |  |  |
| PLAY_6_REPI    | EAT | 15:8 |   | Number of times the corresponding waveform should be played. If set the waveform plays infinitely until the RAM_PLAY bit is set to 0. |       |             |           |  | If set to 0, |  |  |
| PLAY_6_ID      |     | 3:0  |   | Waveform ID of the seventh waveform to be played.                                                                                     |       |             |           |  |              |  |  |

### PLAY\_7 (0x25)

| BIT            | 15  | 14              | 1:                                               | 3                                                                                                                                           | 12       | 11         | 10    | 9      | 8 |  |  |  |  |  |
|----------------|-----|-----------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------|--------|---|--|--|--|--|--|
| Field          |     | ·               | •                                                |                                                                                                                                             | PLAY_7_R | EPEAT[7:0] |       |        |   |  |  |  |  |  |
| Reset          |     |                 |                                                  |                                                                                                                                             | 0x       | :01        |       |        |   |  |  |  |  |  |
| Access<br>Type |     | Write, Read     |                                                  |                                                                                                                                             |          |            |       |        |   |  |  |  |  |  |
| BIT            | 7   | 7 6 5 4 3 2 1 0 |                                                  |                                                                                                                                             |          |            |       |        |   |  |  |  |  |  |
| Field          | _   | -               | – – – PLAY_7_ID[3:0]                             |                                                                                                                                             |          |            |       |        |   |  |  |  |  |  |
| Reset          | _   | -               | _                                                | -                                                                                                                                           | _        |            | 0     | x0     |   |  |  |  |  |  |
| Access<br>Type | -   | _               | _                                                | -                                                                                                                                           | -        |            | Write | , Read |   |  |  |  |  |  |
| BITFIE         | LD  | BITS            |                                                  | DESCRIPTION                                                                                                                                 |          |            |       |        |   |  |  |  |  |  |
| PLAY_7_REP     | EAT | 15:8            |                                                  | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |          |            |       |        |   |  |  |  |  |  |
| PLAY_7_ID      |     | 3:0             | Waveform ID of the eighth waveform to be played. |                                                                                                                                             |          |            |       |        |   |  |  |  |  |  |

### <u>PLAY\_8 (0x26)</u>

| BIT            | 15  | 14                                                            | 13                   |                                                                                                                                             | 12       | 11         | 10    | 9      | 8 |  |  |  |  |
|----------------|-----|---------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------|--------|---|--|--|--|--|
| Field          |     |                                                               |                      |                                                                                                                                             | PLAY_8_R | EPEAT[7:0] |       |        |   |  |  |  |  |
| Reset          |     |                                                               |                      |                                                                                                                                             | 0x       | 01         |       |        |   |  |  |  |  |
| Access<br>Type |     | Write, Read                                                   |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| BIT            | 7   | 6         5         4         3         2         1         0 |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| Field          | -   | -                                                             | – – – PLAY_8_ID[3:0] |                                                                                                                                             |          |            |       |        |   |  |  |  |  |
| Reset          | -   | -                                                             | -                    |                                                                                                                                             | _        |            | 0     | x0     |   |  |  |  |  |
| Access<br>Type | _   | -                                                             | _                    |                                                                                                                                             | _        |            | Write | , Read |   |  |  |  |  |
| BITFIE         | LD  | BITS                                                          |                      | DESCRIPTION                                                                                                                                 |          |            |       |        |   |  |  |  |  |
| PLAY_8_REP     | EAT | 15:8                                                          |                      | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |          |            |       |        |   |  |  |  |  |
| PLAY_8_ID      |     | 3:0                                                           |                      | Waveform ID of the nineth waveform to be played.                                                                                            |          |            |       |        |   |  |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### PLAY\_9 (0x27)

| BIT            | 15  | 14                                                            | 13                   | ;                                                                                                                                           | 12       | 11         | 10    | 9      | 8 |  |  |  |
|----------------|-----|---------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------|--------|---|--|--|--|
| Field          |     |                                                               | •                    |                                                                                                                                             | PLAY_9_R | EPEAT[7:0] |       |        |   |  |  |  |
| Reset          |     |                                                               |                      |                                                                                                                                             | 0x       | 01         |       |        |   |  |  |  |
| Access<br>Type |     | Write, Read                                                   |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |
| BIT            | 7   | 6         5         4         3         2         1         0 |                      |                                                                                                                                             |          |            |       |        |   |  |  |  |
| Field          | -   | -                                                             | – – – PLAY_9_ID[3:0] |                                                                                                                                             |          |            |       |        |   |  |  |  |
| Reset          | _   | -                                                             | -                    |                                                                                                                                             | _        |            | 0     | x0     |   |  |  |  |
| Access<br>Type | -   | _                                                             | _                    |                                                                                                                                             | _        |            | Write | , Read |   |  |  |  |
| BITFIE         | LD  | BITS                                                          |                      | DESCRIPTION                                                                                                                                 |          |            |       |        |   |  |  |  |
| PLAY_9_REP     | EAT | 15:8                                                          |                      | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |          |            |       |        |   |  |  |  |
| PLAY_9_ID      |     | 3:0                                                           |                      | Waveform ID of the 10th waveform to be played.                                                                                              |          |            |       |        |   |  |  |  |

### PLAY\_10 (0x28)

| BIT            | 15   | 14                                                            | 13                    | 3                                                                                                                                           | 12        | 11          | 10    | 9      | 8 |  |  |  |  |
|----------------|------|---------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|-------|--------|---|--|--|--|--|
| Field          |      | ·                                                             |                       |                                                                                                                                             | PLAY_10_R | REPEAT[7:0] | ·     |        | · |  |  |  |  |
| Reset          |      |                                                               |                       |                                                                                                                                             | 0x        | 01          |       |        |   |  |  |  |  |
| Access<br>Type |      | Write, Read                                                   |                       |                                                                                                                                             |           |             |       |        |   |  |  |  |  |
| BIT            | 7    | 6         5         4         3         2         1         0 |                       |                                                                                                                                             |           |             |       |        |   |  |  |  |  |
| Field          | -    | _                                                             | – – – PLAY_10_ID[3:0] |                                                                                                                                             |           |             |       |        |   |  |  |  |  |
| Reset          | -    | -                                                             | -                     |                                                                                                                                             | _         |             | 0     | x0     |   |  |  |  |  |
| Access<br>Type | _    | -                                                             | _                     |                                                                                                                                             | -         |             | Write | , Read |   |  |  |  |  |
| BITFIE         | LD   | BITS                                                          |                       | DESCRIPTION                                                                                                                                 |           |             |       |        |   |  |  |  |  |
| PLAY_10_RE     | PEAT | 15:8                                                          |                       | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |           |             |       |        |   |  |  |  |  |
| PLAY_10_ID     |      | 3:0                                                           |                       | Waveform ID of the 11th waveform to be played.                                                                                              |           |             |       |        |   |  |  |  |  |

### PLAY\_11 (0x29)

| BIT            | 15 | 14          | 13 | 12        | 11          | 10     | 9         | 8 |  |  |  |  |
|----------------|----|-------------|----|-----------|-------------|--------|-----------|---|--|--|--|--|
| Field          |    | ·           |    | PLAY_11_F | REPEAT[7:0] |        |           |   |  |  |  |  |
| Reset          |    | 0x01        |    |           |             |        |           |   |  |  |  |  |
| Access<br>Type |    | Write, Read |    |           |             |        |           |   |  |  |  |  |
| BIT            | 7  | 6           | 5  | 4         | 3           | 2      | 1         | 0 |  |  |  |  |
| Field          | _  | _           | _  | -         |             | PLAY_1 | 1_ID[3:0] |   |  |  |  |  |
| Reset          | _  | -           | _  | -         |             | 0:     | x0        |   |  |  |  |  |
| Access<br>Type | -  | Write, Read |    |           |             |        |           |   |  |  |  |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                 |
|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| PLAY_11_REPEAT | 15:8 | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |
| PLAY_11_ID     | 3:0  | Waveform ID of the 12th waveform to be played.                                                                                              |

#### PLAY\_12 (0x2A)

| BIT            | 15   | 14                  | 13 | ;                                                                                                                                           | 12              | 11            | 10              | 9         | 8 |
|----------------|------|---------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|-----------------|-----------|---|
| Field          |      | PLAY_12_REPEAT[7:0] |    |                                                                                                                                             |                 |               |                 |           |   |
| Reset          |      |                     |    |                                                                                                                                             | 0x              | 01            |                 |           |   |
| Access<br>Type |      | Write, Read         |    |                                                                                                                                             |                 |               |                 |           |   |
| BIT            | 7    | 6                   | 5  |                                                                                                                                             | 4               | 3             | 3 2 1           |           | 0 |
| Field          | _    | -                   | _  |                                                                                                                                             | -               |               | PLAY_1          | 2_ID[3:0] |   |
| Reset          | _    | _                   | _  |                                                                                                                                             | -               |               | 0               | x0        |   |
| Access<br>Type | -    | -                   | _  |                                                                                                                                             | -               |               | Write           | , Read    |   |
| BITFIE         | LD   | BITS                |    |                                                                                                                                             |                 | DE            | SCRIPTION       |           |   |
| PLAY_12_REF    | PEAT | 15:8                |    | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |                 |               |                 |           |   |
| PLAY_12_ID     |      | 3:0                 |    | Wave                                                                                                                                        | eform ID of the | 13th waveforn | n to be played. |           |   |

### PLAY\_13 (0x2B)

| BIT            | 15   | 14                  | 1: | 3                                                                                                                                           | 12             | 11              | 10              | 9      | 8 |  |
|----------------|------|---------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----------------|--------|---|--|
| Field          |      | PLAY_13_REPEAT[7:0] |    |                                                                                                                                             |                |                 |                 |        |   |  |
| Reset          |      | 0x01                |    |                                                                                                                                             |                |                 |                 |        |   |  |
| Access<br>Type |      | Write, Read         |    |                                                                                                                                             |                |                 |                 |        |   |  |
| BIT            | 7    | 6                   | 5  | ;                                                                                                                                           | 4              | 3 2 1           |                 | 0      |   |  |
| Field          | _    | _                   | -  | -                                                                                                                                           | _              | PLAY_13_ID[3:0] |                 |        |   |  |
| Reset          | -    | -                   | -  | -                                                                                                                                           | _              |                 | 0               | x0     |   |  |
| Access<br>Type | -    | -                   | _  | -                                                                                                                                           | -              |                 | Write           | , Read |   |  |
| BITFIE         | LD   | BITS                |    |                                                                                                                                             |                | DE              | SCRIPTION       |        |   |  |
| PLAY_13_RE     | PEAT | 15:8                |    | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |                |                 |                 |        |   |  |
| PLAY_13_ID     |      | 3:0                 |    | Wave                                                                                                                                        | form ID of the | 14th waveform   | n to be played. |        |   |  |

### PLAY\_14 (0x2C)

| BIT            | 15                  | 14   | 13 | 12     | 11   | 10 | 9 | 8 |  |
|----------------|---------------------|------|----|--------|------|----|---|---|--|
| Field          | PLAY_14_REPEAT[7:0] |      |    |        |      |    |   |   |  |
| Reset          |                     | 0x01 |    |        |      |    |   |   |  |
| Access<br>Type |                     |      |    | Write, | Read |    |   |   |  |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BIT            | 7       | 6    | 5 |                                                                                                                                             | 4 | 3               | 2         | 1 | 0 |  |  |              |
|----------------|---------|------|---|---------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------|-----------|---|---|--|--|--------------|
| Field          | -       | -    | _ |                                                                                                                                             | - | PLAY_14_ID[3:0] |           |   |   |  |  |              |
| Reset          | -       | _    | _ |                                                                                                                                             | - | 0x0             |           |   |   |  |  |              |
| Access<br>Type | _       | _    | - |                                                                                                                                             | - | Write, Read     |           |   |   |  |  |              |
| BITFIEI        | LD      | BITS |   |                                                                                                                                             |   | DE              | SCRIPTION |   |   |  |  |              |
| PLAY_14_REF    | PEAT    | 15:8 |   | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |   |                 |           |   |   |  |  | If set to 0, |
| PLAY_14_ID     | Y_14_ID |      |   | Waveform ID of the 15th waveform to be played.                                                                                              |   |                 |           |   |   |  |  |              |

### PLAY\_15 (0x2D)

| BIT            | 15   | 14                  | 13 | 3                                                                                                                                           | 12             | 11            | 10              | 9         | 8 |  |
|----------------|------|---------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-----------------|-----------|---|--|
| Field          |      | PLAY_15_REPEAT[7:0] |    |                                                                                                                                             |                |               |                 |           |   |  |
| Reset          |      | 0x01                |    |                                                                                                                                             |                |               |                 |           |   |  |
| Access<br>Type |      | Write, Read         |    |                                                                                                                                             |                |               |                 |           |   |  |
| BIT            | 7    | 6                   | 5  |                                                                                                                                             | 4              | 3             | 3 2 1           |           | 0 |  |
| Field          | _    | -                   | _  | -                                                                                                                                           | _              |               | PLAY_1          | 5_ID[3:0] |   |  |
| Reset          | _    | -                   | _  | -                                                                                                                                           | _              |               | 0               | x0        |   |  |
| Access<br>Type | -    | _                   | _  | -                                                                                                                                           | -              |               | Write           | , Read    |   |  |
| BITFIE         | LD   | BITS                |    |                                                                                                                                             |                | DE            | SCRIPTION       |           |   |  |
| PLAY_15_REF    | PEAT | 15:8                |    | Number of times the corresponding waveform should be played. If set to 0, the waveform plays infinitely until the RAM_PLAY bit is set to 0. |                |               |                 |           |   |  |
| PLAY_15_ID     |      | 3:0                 |    | Wave                                                                                                                                        | form ID of the | 16th waveforr | n to be played. |           |   |  |

### MISC (0x2E)

| ,              |      |                          |                                                                                                                                                     |         |      |      |                |             |   |
|----------------|------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|----------------|-------------|---|
| BIT            | 15   | 14                       | 13                                                                                                                                                  | 12      |      | 11   | 10             | 9           | 8 |
| Field          | -    | -                        | -                                                                                                                                                   | _       |      | -    | _              | -           | _ |
| Reset          | _    | _                        | -                                                                                                                                                   | _       |      | _    | _              | -           | _ |
| Access<br>Type | -    | _                        | -                                                                                                                                                   | -       |      | -    | -              | _           | _ |
| BIT            | 7    | 6                        | 5                                                                                                                                                   | 4       |      | 3    | 2              | 1           | 0 |
| Field          | _    | _                        | _                                                                                                                                                   | FAULT_I | DLY[ | 1:0] | SLEW_RATE[2:0] |             |   |
| Reset          | _    | _                        | -                                                                                                                                                   | 0>      | (2   |      |                | 0x0         |   |
| Access<br>Type | -    | -                        | -                                                                                                                                                   | Write,  | Read | b    |                | Write, Read |   |
| BITFIELD       | BITS |                          | DESCRIPT                                                                                                                                            | ION     |      |      | D              | ECODE       |   |
| FAULT_DLY      | 4:3  | to slew dow condition oc | elay time to allow enough time for converter<br>slew down to 10V output after a fault<br>ondition occurs prior to entering STANDBY<br>r OFF states. |         |      |      | 3              |             |   |

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                             | DECODE                                                                                                                                                                         |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLEW_RATE | 2:0  | Slew Rate Control. DAC value ramps up prior<br>to a haptic waveform and ramps down after a<br>haptic waveform to the minimum DAC value<br>at this rate. | 0x0: No slew rate control<br>0x1: 4µs per LSB<br>0x2: 2µs per LSB<br>0x3: 1µs per LSB<br>0x4: 500ns per LSB<br>0x5: 250ns per LSB<br>0x6: 125ns per LSB<br>0x7: 62.5ns per LSB |

### **Applications Information**

#### **nEN Enable Input**

nEN is an active-low, digital input that typically comes from the application processor. The purpose of this input is to wake up the IC and enter the STANDBY: INTERRUPTS NOT CLEARED state. Bringing nEN below 1V enables the  $V_{DD}$  regulator and the clock generator cells, thus allowing communication through the SPI interface. The SPI I/O block is powered by  $V_{IO}$ . As shown in the <u>State Diagram</u>, once the STANDBY state is achieved and the SPI Ready Interrupt has been cleared, a haptic signal playback can commence, either from stored RAM data or SPI streaming.

Bringing nEN back above  $V_{IN}$  - 1V puts the IC into a SHUTDOWN state (I<sub>SHDN</sub> < 0.1µA), and all stored RAM and register data is lost. Because the nEN pin is relative to  $V_{IN}$ , most processors needs a level shifting FET to pull nEN high and disable the part. A recommended FET is listed in the *External Component Selection Guide* section.

### **Charge Pumps**

Two charge pumps are included in the IC to create internal voltage domains. Charge pump #1 is a regulating charge pump configured to generate 5V (i.e.,  $V_5$ ). It has an external fly capacitor, CF1 and a bypass capacitor to PGND. This voltage is externally filtered to generate  $V_{CC}$ , which is used as an internal analog supply. The second charge pump is a non-regulating, voltage doubling charge pump and generates  $V_{DD_{-}H}$  which is approximately equal to 9V. The input to this charge pump is  $V_5$ .  $V_{DD_{-}H}$  is used to power the gate driver cells. A second, external fly capacitor is used by the charge pump and is bypassed to PGND.

As shown in the <u>State Diagram</u>, when a playback command is issued the charge pumps are enabled and a CPOK signal is generated when  $V_{DD_H}$  is above the  $V_{DD_H}$  VOK threshold of 7V. Once CPOK is asserted, the boost converter is allowed to start-up and  $V_{OUT}$  follows the playback waveform. After the haptic playback waveform is completed, the boost converter and charge pumps are shutdown and the system returns to STANDBY mode. The charge pump outputs are discharged internally to GND with 200 $\Omega$  active-discharge resistors to ground.

### **Piezo Suppliers**

### **Table 12. Piezo Suppliers**

| PIEZO SUPPLIERS | ADDRESS                                             | EMAIL                 |
|-----------------|-----------------------------------------------------|-----------------------|
| MIDE            | 200 Boston Ave, Ste. 1000, Medford, MA 02155        | www.mide.com          |
| Piezo Systems   | 65 Tower Office Park, Woburn, MA 01801              | www.piezo.com         |
| Tokin (Kemet)   | 2560 N. First St. Ste. 100, San Jose, CA 95131      | www.tokin.com         |
| APC             | 213 Duck Run Rd., PO Box 180, Mackeyville, PA 17750 | www.americanpiezo.com |

### **Applications Information—Boost Controller**

### **External Component Selection Guide**

<u>Table 13</u> contains recommended inductor and FETs based on  $C_{PIEZO}$ . See the Typical Operating Characteristics for a graph showing the maximum  $V_{OUT}$  peak-to-peak swing that can be achieved for each condition for a given sine wave frequency. The data was taken at three frequencies (100Hz, 200Hz, and 300Hz) and represents the maximum  $V_{OUT}$  peak-to-peak swing before the signal becomes too distorted.

### Table 13. Recommended Inductors and FETs

| C <sub>PIEZO</sub> | INDUCTOR (L)                          | PFET (Q2)                                         | NFET (Q1)                                         | HIGH SIDE GATE DRIVE LEVEL SHIFT<br>CAPACITOR (C <sub>HS_G</sub> ) |
|--------------------|---------------------------------------|---------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------|
| 30nF to<br>500nF   | Coilcraft<br>LPS6225-103MRB<br>(10µH) | ON Semiconductor<br>FDMC8097AC (N + P<br>Channel) | ON Semiconductor<br>FDMC8097AC (N + P<br>Channel) | 2.2nF, 200V                                                        |
| 500nF to<br>2µF    | Coilcraft<br>XEL5050-103ME<br>(10µH)  | Siliconix<br>SI7317DN-T1-GE3                      | Siliconix<br>SI7818DN-T1-E3                       | 10nF, 200V                                                         |

Table 14 contains a list of passive resistors and components used in the *Typical Applications Circuit*.

### Table 14. Recommended External Components

| COMPONENT            | DESCRIPTION                               | VALUE | RATING      |
|----------------------|-------------------------------------------|-------|-------------|
| CL                   | Inductor Path Input Capacitor             | 100µF | 10V         |
| C <sub>IN</sub>      | IC Input Capacitor                        | 10µF  | 10V         |
| C <sub>VDD_H</sub>   | 9V Charge Pump Output Capacitor           | 1µF   | 16V         |
| C <sub>VSS_H</sub>   | V <sub>SS H</sub> Decoupling Capacitor    | 2.2nF | 16V         |
| C <sub>F1</sub>      | 5V Charge Pump Fly Capacitor              | 150nF | 16V         |
| C <sub>F2</sub>      | 9V Charge Pump Fly Capacitor              | 150nF | 16V         |
| R <sub>FILT_V5</sub> | Filter Resistor from $V_5$ to $V_{CC}$    | 1Ω    | 1/16W       |
| C <sub>VCC</sub>     | V <sub>CC</sub> Output Capacitor          | 2.2µF | 10V         |
| C <sub>V5</sub>      | V <sub>5</sub> Output Capacitor           | 1µF   | 10V         |
| R <sub>COT</sub>     | Computed Off-Time Resistor                | 200kΩ | 150V, 1/16W |
| C <sub>COT</sub>     | Computed Off-Time Capacitor               | 68pF  | 10V         |
| R <sub>HS_G</sub>    | High-Side Gate Drive Level-Shift Resistor | 20kΩ  | 1/16W       |
| C <sub>OUT1</sub>    | Output Decoupling Capacitor*              | 100nF | 200V        |
| C <sub>OUT2</sub>    | Output Decoupling Capacitor*              | 10nF  | 200V        |
| R <sub>FILT</sub>    | Current Sense Filter Resistor             | 100Ω  | 1/16W       |
| C <sub>FILT</sub>    | Current Sense Filter Capacitor            | 390pF | 10V         |
| R <sub>SENSE</sub>   | Current Sense Resistor**                  | 100mΩ | (**)        |
| R <sub>nIRQ</sub>    | nIRQ Pullup Resistor                      | 100kΩ | 1/16W       |
| R <sub>FIFO</sub>    | FIFO Pullup Resistor                      | 100kΩ | 1/16W       |
| R <sub>nEN</sub>     | nEN Pullup Resistor                       | 1MΩ   | 1/16W       |
| C <sub>VO_DAC</sub>  | DAC Output Capacitor                      | 47pF  | 10V         |
| C <sub>VIO</sub>     | V <sub>IO</sub> Decoupling Capacitor      | 1µF   | 10V         |
| C <sub>VDD</sub>     | V <sub>DD</sub> Output Capacitor          | 1µF   | 10V         |

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### Table 14. Recommended External Components (continued)

| COMPONENT          | DESCRIPTION                                 | VALUE  | RATING      |
|--------------------|---------------------------------------------|--------|-------------|
| R <sub>COMP</sub>  | Compensation Resistor                       | 60.4kΩ | 1/16W       |
| C <sub>COMP</sub>  | Compensation Capacitor                      | 3.3nF  | 16V         |
| R <sub>SLP</sub>   | Output Slope Compensation Resistor          | 1MΩ    | 150V, 1/16W |
| C <sub>SLP</sub>   | Slope Compensation Capacitor                | 390pF  | 16V         |
| R <sub>SLPV5</sub> | V <sub>5</sub> Slope Compensation Capacitor | 200kΩ  | 1/16W       |

 $C_{OUT}$  is a ceramic decoupling capacitor at  $V_{OUT}$  in parallel with  $C_{PIEZO}$ .

\*\*R<sub>SENSE</sub> requires a 2/3W rating for a 4A ILIM, a 1/2W rating for a 3A ILIM, a 1/4W rating for a 2A ILIM and a 1/10W rating for a 1A ILIM.

Table 15 contains the recommended active components used in the *Typical Applications Circuit*.

### **Table 15. Recommended Active Components**

| COMPONENT | DESCRIPTION                                          | RATINGS                                           | PART NUMBER                        |
|-----------|------------------------------------------------------|---------------------------------------------------|------------------------------------|
| DZ1       | 10V Zener Diode for High-Side Gate Drive Level Shift | 10V, 350mW                                        | Fairchild BZX84C                   |
| Q3        | Input Battery Voltage Blocking FET                   | V <sub>TH</sub> = 0.8V, I <sub>DS</sub> = 11A     | Diodes Incorporated<br>DMN1019UFDE |
| Q4        | nEN Level Shift FET                                  | V <sub>TH</sub> = 0.75V, V <sub>DS</sub> =<br>20V | Nexperia PMZB290UNE                |

Depending on the Full-Scale-Output Setting, <u>Table 16</u> is the selection guide for the feedback resistors.

### Table 16. Feedback Resistor Selection Table

| FULL SCALE SETTING | R <sub>FB1</sub> | R <sub>FB2</sub> |
|--------------------|------------------|------------------|
| 60Vpp              | 442kΩ            | 20kΩ             |
| 110Vpp             | 715kΩ            | 20kΩ             |

Note that R<sub>FB1</sub> requires a 1/16W, 150V rating and R<sub>FB2</sub> requires a 1/16W rating.

### **FET Selection Guide**

The output power FET selection depends on the requirements of the piezo drive application. <u>Table 13</u> has recommended FET types for typical applications based on piezo capacitance that are used in the MAX77501 evaluation kit. However, it is possible to use alternative FET part numbers if the FET parameters adhere to the following guidelines. These guidelines refer to both the high-side PFET and the low-side NFET.

- BVDSS: Choose a FET breakdown voltage rating that exceeds the desired maximum output voltage, plus some headroom. Generally, add about 10V to maximum V<sub>OUT</sub>. For example, for a 110Vpp output swing (10V to 120V swing), the minimum BVDSS should be at least 130V (typically a 150V rating is chosen).
- 2. ID Rating: Choose a FET current rating that is > 5A for the NFET and > 1A for the PFET. Discrete FETs have a DC and a pulsed current rating. In a switching regulator like the MAX77501, both ratings apply and the pulsed rating is generally higher than the DC rating. Since the MAX77501 is operated as a boost converter with high duty-cycle, the NFET requires a larger current rating than the PFET.
- 3. RDS<sub>ON</sub>: Choose RDS<sub>ON</sub> for the NFET < 150mΩ and < 2Ω for the PFET. FET on-resistance affects power transfer efficiency and generally lower is better. However, there is usually a trade off between RDS<sub>ON</sub> and Q<sub>G</sub>. ID rating requirements are similar to RDS<sub>ON</sub> requirements in that they are different for the PFET than for the NFET due to high duty cycle operation. Also, both rating requirements are dependent on output power delivery. All else being equal, P<sub>OUT</sub> is proportional to C<sub>PIEZO</sub> (i.e., doubling C<sub>PIEZO</sub>, doubles P<sub>OUT</sub>).
- 4. Gate Drive Voltage (V<sub>GS</sub>): Choose FETs that are fully ON with  $V_{GS_ON}$  values between 6V and 9V and have a maximum  $V_{GS}$  rating of > 10V. Lower  $V_{GS_ON}$  ratings are better since, once the FET is fully enhanced, gate charge

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

requirements are reduced and efficiency is improved.

- 5. Gate Charge (Q<sub>G</sub>): Choose  $Q_G < 20nC$  for the NFET and < 5nC for the PFET. As with all switching regulators, efficiency is affected by gate charge. FET  $Q_G$  is proportional to it's parameters: BVDSS, ID,  $V_{GS}$ , and RDS<sub>ON</sub>. Choose FETs with the lowest  $Q_G$  possible. Additionally, the AC coupling capacitor ( $C_{HS_G}$ ) forms a voltage divider with gate capacitance ( $Q_G = C_G \times V_{GS}$ ), reducing the gate drive voltage and possibly not turning the FET on sufficiently. Therefore, increased  $Q_G$  requires a larger  $C_{HS_G}$  capacitor value. Always make sure that the PFET gate drive is greater than the minimum  $V_{GS_ON}$  specification in operation.
- 6. Gate Series Resistance (R<sub>G</sub>): Choose  $R_G < 5\Omega$ . Series gate resistance can cause shoot-through current during LX node transitions, however, some shoot-through current is inevitable. Excessive shoot-through current causes significant energy loss and creates large ground bounces and current sense glitches. Choose the lowest  $R_G$  possible. If a FET selection shows significant shoot-through current problems (e.g., loss of output swing or higher input current), then the gate drive strength and/or non-overlap time needs to be modified.
- 7. Shoot-Through Current: As described above, shoot-through current is very problematic and must be minimized. Some FET selections, even with proper parameter selection, still show evidence of shoot-through current. The only sure way to determine if a particular FET selection has shoot-through current problems is to build a test evaluation PCB. The most common evidence of shoot-through current is unexpectedly low output voltage (clipping) and significantly increased input current at clipping. High shoot-through current spikes can also be observed at the CS node. However, since the voltage at CS is a sum of shoot-through current spikes + NFET gate charge-injection, separating the shoot-through spike is difficult. Shoot-through currents are generally larger at high output voltage values, whereas gate-charge injection is generally constant. Therefore, during high output voltage values, excessive shoot-through current spikes become more apparent.
- Separate vs. Dual FET Options: There are two options for the power FET selection, separate FETs or a complementary pair (dual). Both options are listed in <u>Table 13</u>. The dual FET has a smaller footprint but is limited in parameter selection options.

#### High-Side PFET Drive

As shown in Figure 11, to properly drive the high-side PFET (Q2), an AC coupling capacitor is required from the HS\_G pin to the gate of the power PFET. This capacitor level shifts the HS\_G drive logic signal from the V<sub>DD\_H</sub> power domain (~9V) to the piezo driver output voltage (V<sub>OUT</sub>). The gate drive of the PFET follows V<sub>OUT</sub>. During a power conversion cycle OFF time, the PFET device is turned ON, requiring the gate to be driven to at least V<sub>OUT</sub> - 8V (to fully enhance the PFET). The 10V Zener diode is in the circuit to catch the negative gate-drive swing and clamp it. Once the OFF time cycle is complete, the PFET gate drive swings positive and the Zener diode is forward biased as the gate is driven above V<sub>OUT</sub> by a forward diode voltage. At this point, the forward biased Zener diode discharges the stored gate charge in the PFET and turns OFF. There is a voltage division between the AC coupling capacitor (C<sub>HS\_G</sub>) and the gate capacitance of Q2, thereby reducing the effective gate-drive voltage. If the gate capacitance exceeds 10% of C<sub>HS\_G</sub>, then C<sub>HS\_G</sub> should be increased appropriately. However, larger values of C<sub>HS\_G</sub> increase the power consumption of the gate driver and reduces the efficiency. It is important to choose Q2 with a minimum gate charge in order to minimize the value of C<sub>HS\_G</sub>. The resistor (R<sub>HS\_G</sub>) in parallel with the Zener diode is used to discharge any residual stored gate or Zener diode charge before the beginning of the next TOFF time cycle.

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver



Figure 11. High-Side PFET Gate Drive

### Slew Rate Control

Piezo actuators can exhibit an audible 'click' with fast output voltage slew rates. Fast output slew rates can occur prior to and at the end of a haptic waveform when the output voltage ramps up or down to the 10V minimum output voltage. The IC has a slew rate control option to reduce this audible 'click' prior to the first haptic waveform and at the end of all haptic waveforms. In order to provide slew rate control, the host processor must write to the SLEW\_RATE control register in the STANDBY state prior to the first haptic playback. The slower the slew rate programmed, the lower the audible 'click'. Therefore, it is recommended that the user begins and ends every haptic waveform at a DAC code of all 0's to eliminate these delays. A DAC code of all 0's corresponds to the 10V minimum output voltage.

### Input Battery Voltage Blocking FET

In normal operation during STANDBY or SHUTDOWN mode, the output voltage of the system sits at the battery voltage minus the body diode voltage of the high-side PFET (Q2). In some applications, it may be desirable to have the output voltage sit at 0V while the part is in STANDBY or SHUTDOWN mode. This can be achieved by adding an NFET (Q3) between the input voltage and the inductor, as shown in <u>Figure 12</u>. The gate of Q3 can be attached to  $V_{DD_{}}$  so that Q3 only turns on after  $V_{DD_{}}$  is enabled during a haptic request. When the part transitions to STANDBY or SHUTDOWN mode, the output voltage on the piezo is drained to 0V through the feedback resistors to ground. For this to work, the feedback resistors must be tied directly to ground, rather than to the FB\_SW pin. Since FB\_SW disconnects the feedback resistors from ground during the SHUTDOWN or STANDBY states, the output voltage has no way to discharge to 0V. A suitable FET for Q3 is the DMN1019UFDE from Diodes Incorporated.

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver



Figure 12. Input Battery Voltage Blocking FET Diagram

### **Feedback Switch Functionality**

If it is desirable to remove the load on  $V_{OUT}$  during STANDBY or SHUTDOWN mode, an option exists in the part to connect the feedback resistors to the FB\_SW pin, as shown in <u>Figure 13</u>. In STANDBY and SHUTDOWN mode, the output voltage of the part sits at  $V_{IN}$  minus the body diode voltage of the high-side PFET. Since the FB\_SW pin disconnects the feedback resistors from ground during the SHUTDOWN or STANDBY states, the output voltage has no path to discharge to the battery voltage. If this is a concern, the output feedback resistors should be tied directly to ground and the FB\_SW pin should be left open. This pin should not be used in conjunction with an <u>Input Battery Voltage</u> <u>Blocking FET</u>.

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver



Figure 13. Feedback Switch Diagram

### Full-Scale Settings

The device supports two full-scale settings, a 60Vpp setting and a 110Vpp setting. The 60Vpp setting is for haptic waveforms that range from 10V to 70V, and the 110Vpp setting is for haptic waveforms that range from 10V to 120V. To select the correct setting for your application, the processor must write to the FULL\_SCALE register prior to any haptic request. In addition, to select the correct gain of the system for each setup, RFB1 should be set to 442k $\Omega$  for the 60Vpp setting and to 715k $\Omega$  for the 110Vpp setting. RFB2 should be set to 20k $\Omega$  in both cases.

### **PCB Layout Guidelines**

Use the MAX77501 evaluation kit as a PCB layout reference. Good printed circuit board (PCB) layout is necessary to achieve optimal performance. The evaluation kit (EV kit) provides an example layout that optimizes its performance. PCB layouts must:

- 1. Refer to the EV kit data sheet for component locations as well as for layout routing and grounding recommendations.
- 2. Place the  $V_{IN}$  capacitor ( $C_{IN}$ ) as close to the  $V_{IN}$  pin as possible.
- 3. Place the input capacitors (CL) close to the inductor and the R<sub>SENSE</sub> ground connection as possible.
- 4. Place the inductor (L) very close to the common drain of the power FET's (Q1, Q2) with wide metal.
- 5. Route the feedback connection from the feedback resistors (R<sub>FB1</sub>, R<sub>FB2</sub>) away from noise sources (i.e., clock and data lines) and keep the connection as short as possible to the FB pin.
- 6. Place the charge pump fly caps (C<sub>F1</sub>, C<sub>F2</sub>) as close to their respective pins as possible (CF1P and CF1N, CF2P and CF2N).
- 7. Place the decoupling capacitors for V<sub>CC</sub>, V<sub>O\_DAC</sub>, V<sub>IO</sub>, V<sub>DD</sub>, V<sub>5</sub>, V<sub>DD\_H</sub>, and V<sub>SS\_H</sub> (C<sub>VCC</sub>, C<sub>VO\_DAC</sub>, C<sub>VIO</sub>, C<sub>VDD</sub>, C<sub>V5</sub>, C<sub>VDD H</sub> and C<sub>VSS H</sub> respectively) as close to their respective pins as possible.
- 8. The compensation components (R<sub>COMP</sub>, C<sub>COMP</sub>) must be placed close to the COMP pin.
- 9. Keep the COMP pin and compensation components as isolated as possible.
- 10. Place  $C_{COT}$  and  $R_{COT}$  as close to the COT pin as possible.
- 11. Place  $C_{SLP}$  and  $R_{SLP}$  as close to the SLP pin as possible.
- 12. Place  $C_{FILT}$  as close to the CS\_IN pin as possible.
- 13. Place R<sub>SENSE</sub> very close to the source of the N-channel power FET with wide metal.
- 14. Keep the input power loop (VIN through the inductor to the low side NFET) as short as possible with wide metal

## 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

traces.

- 15. Keep the output power loop ( $V_{IN}$  through the inductor, high-side PFET to  $V_{OUT}$ ) as short as possible.
- Keep the high dV/dt loop (LX through the high-side PFET, C<sub>OUT1,2</sub> to the source of the low-side NFET) as short as possible.
- 17. Return the ground side of the V<sub>OUT</sub> decoupling capacitors (C<sub>OUT1,2</sub>) close to the R<sub>SENSE</sub> ground connection.
- 18. **Note:** the R<sub>SENSE</sub> ground return is the center point of the V<sub>IN</sub> power loop (V<sub>IN</sub>, C<sub>IN</sub>, inductor, N-channel power FET) and the V<sub>OUT</sub> power loop (V<sub>IN</sub>, inductor, P-channel power FET and V<sub>OUT</sub> decoupling capacitors). Both loops should be short and use wide metal traces to reduce parasitic resistance and inductance.

See Figure 14 for an example of a PCB layout for the inductor power path.



Figure 14. Inductor Power Path Layout Example

See Figure 15 for an example of a PCB layout for the IC and its external components.

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver



Figure 15. IC Controller Layout

### **Typical Application Circuits**

### **Current Mode Configuration with Feedback Switch Functionality**



### **Typical Application Circuits (continued)**

### Current Mode Configuration with Input Battery Voltage Blocking FET



# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

## **Ordering Information**

| PART NUMBER   | TEMP RANGE      | PIN-PACKAGE |
|---------------|-----------------|-------------|
| MAX77501EWV+T | -40°C to +125°C | 30 WLP      |

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

# 110V<sub>PK-PK</sub> High-Efficiency Piezo Haptic Actuator Boost Driver

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                          | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 6/19             | Initial release                                                                                                      | —                |
| 1                  | 8/19             | Updated the Benefits and Features section, Typical Operating Characteristics, and the<br>Bump Configurations diagram |                  |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.