# 4-Mbit (256K × 18) Pipelined Sync SRAM ## **Features** - Registered inputs and outputs for pipelined operation - 256K × 18 common I/O Architecture - 3.3 V core power supply (V<sub>DD</sub>) - 2.5 V I/O power supply (V<sub>DDO</sub>) - Fast clock-to-output times □ 3.5 ns (for 166-MHz device) - Provide high performance 3-1-1-1 access rate - User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences - Separate processor and controller address strobes - Synchronous self-timed writes - Asynchronous output enable - Offered in Pb-free 100-pin TQFP package - "ZZ" sleep mode option ## **Functional Description** The CY7C1327G SRAM integrates 256K × 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs include <u>all</u> addresses, all data inputs, address-pipelining chip enable ( $\overline{\text{CE}}_1$ ), depth-expansion chip enables ( $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ ), burst control inputs (ADSC, ADSP, and ADV), write enables ( $\overline{\text{BW}}_{[A:B]}$ , and BWE), and global write (GW). Asynchronous inputs include the output enable ( $\overline{\text{OE}}$ ) and the ZZ pin. Addresses and chip enables are registered at rising edge of clock when either address strobe processor (ADSP) or address strobe controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the advance pin (ADV). Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle. This part supports byte write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to two bytes wide as controlled by the byte write control inputs. GW when active LOW causes all bytes to be written. The CY7C1327G operates from a +3.3 V core power supply while all outputs also operate with a +3.3 V or a +2.5 V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. For a complete list of related documentation, click here. ## Logic Block Errata: For information on silicon errata, see "Errata" on page 21. Details include trigger conditions, devices affected, and proposed workaround. ## Contents | Selection Guide | 3 | |-----------------------------------------|----| | Pin Configurations | 3 | | Pin Definitions | | | Functional Overview | 6 | | Single Read Accesses | 6 | | Single Write Accesses Initiated by ADSP | 6 | | Single Write Accesses Initiated by ADSC | 6 | | Burst Sequences | 6 | | Sleep Mode | 6 | | Interleaved Burst Address Table | | | Linear Burst Address Table | 7 | | ZZ Mode Electrical Characteristics | 7 | | Truth Table | 8 | | Truth Table for Read/Write | 9 | | Maximum Ratings | 10 | | Operating Range | 10 | | Neutron Soft Error Immunity | 10 | | Electrical Characteristics | | | Capacitance | 11 | | Thormal Posistanco | 11 | | AC Test Loads and Waveforms | 12 | |-----------------------------------------|----| | Switching Characteristics | 13 | | Switching Waveforms | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagrams | | | Acronyms | 20 | | Document Conventions | | | Units of Measure | 20 | | Errata | 21 | | Part Numbers Affected | 21 | | Product Status | 21 | | Ram9 Sync ZZ Pin Issues Errata Summary | 21 | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC®Solutions | | | Cypress Developer Community | 24 | | Technical Support | 24 | ## **Selection Guide** | Description | 166 MHz | 133 MHz | Unit | |------------------------------|---------|---------|------| | Maximum access time | 3.5 | 4.0 | ns | | Maximum operating current | 240 | 225 | mA | | Maximum CMOS standby current | 40 | 40 | mA | ## **Pin Configurations** Figure 1. 100-pin TQFP pinout [1] Note <sup>1.</sup> Errata: The ZZ pin (Pin 64) needs to be externally connected to ground. For more information, see "Errata" on page 21. # **Pin Definitions** | Name | I/O | Description | |---------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> , A <sub>1</sub> , A | Input-<br>synchronous | Address inputs used to select one of the 256 K address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. A1, A0 feed the 2-bit counter. | | $\overline{BW}_A$ , $\overline{BW}_B$ | Input-<br>synchronous | <b>Byte write select inputs, active LOW</b> . Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>synchronous | <b>Global write enable input, active LOW</b> . When asserted LOW on the rising edge of CLK, a global write is conducted (all bytes are written, regardless of the values on $BW_{[A:B]}$ and $BWE$ ). | | BWE | Input-<br>synchronous | <b>Byte write enable input, active LOW</b> . Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | CLK | Input-<br>clock | Clock input. <u>Used</u> to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | CE <sub>1</sub> | Input-<br>synchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. ADSP is ignored if $\overline{CE}_1$ is HIGH. $\overline{CE}_1$ is sampled only when a new external address is loaded. | | CE <sub>2</sub> | Input-<br>synchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. $\overline{\text{CE}}_2$ is sampled only when a new external address is loaded. | | CE <sub>3</sub> | Input-<br>synchronous | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select/deselect the device. $\text{CE}_3$ is sampled only when a new external address is loaded. | | ŌĒ | Input-<br>asynchronous | Output enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | Input-<br>synchronous | Advance input signal, sampled on the rising edge of CLK, active LOW. When asserted, it automatically increments the address in a burst cycle. | | ADSP | Input-<br>synchronous | Address strobe from processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, A is captured in the address registers. A1:A0 are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $CE_1$ is deasserted HIGH. | | ZZ <sup>[2]</sup> | Input-<br>asynchronous | <b>ZZ</b> "sleep" input, active HIGH. This input, when High places the device in a non-time-critical "sleep" condition with data integrity preserved. During normal operation, this pin has to be low or left floating. ZZ pin has an internal pull-down. | #### Note <sup>2.</sup> Errata: The ZZ pin (Pin 64) needs to be externally connected to ground. For more information, see "Errata" on page 21. # Pin Definitions (continued) | Name | I/O | Description | |----------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADSC | Input-<br>synchronous | Address strobe from controller, sampled on the rising edge of CLK, active LOW. When as serted LOW, A is captured in the address registers. A1:A0 are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | DQ <sub>A,</sub> DQ <sub>B</sub> ,<br>DQP <sub>A,</sub><br>DQP <sub>B</sub> | I/O-<br>synchronous | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by "A" during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP <sub>[A:B]</sub> are placed in a tristate condition. | | $V_{DD}$ | Power supply | Power supply inputs to the core of the device. | | $V_{SS}$ | Ground | Ground for the device. | | $V_{DDQ}$ | I/O ground | Ground for the I/O circuitry. | | MODE | Input-<br>static | <b>Selects burst order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. | | NC,<br>NC/9M,<br>NC/18M,<br>NC/72M,<br>NC/144M,<br>NC/288M,<br>NC/576M,<br>NC/1G | - | <b>No connects</b> . Not internally connected to the die. NC/9M, NC/18M, NC/72M, NC/144M, NC/288M, NC/576M and NC/1G are address expansion pins are not internally connected to the die. | #### Functional Overview All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The CY7C1327G supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the processor address strobe (ADSP) or the controller address strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the byte write enable $(\overline{BWE})$ and byte write select $(\overline{BW}_{[A:B]})$ inputs. A global write enable $(\overline{GW})$ overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous chip selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output tristate control. ADSP is ignored if $\overline{CE}_1$ is HIGH. ### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub> are all asserted active, and (3) the write signals (GW, BWE) are all deserted HIGH. ADSP is ignored if CE₁ is HIGH. The address presented to the address inputs (A) is stored into the address advancement logic and the address register while being presented to the memory array. The corresponding data is allowed to propagate to the input of the output registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within t<sub>CO</sub> if $\overline{\text{OE}}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always tristated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will tristate immediately. ### Single Write Accesses Initiated by ADSP This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) $CE_1$ , $CE_2$ , $CE_3$ are all asserted active. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The Write signals (GW, BWE, and $BW_{[A:B]}$ ) and ADV inputs are ignored during this first cycle. ADSP-triggered Write accesses require two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the DQ inputs is written into the corresponding address location in the memory array. If GW is HIGH, then the Write operation is controlled by $\overline{BWE}$ and $\overline{BW}_{[A:B]}$ signals. The CY7C1327G provides byte write capability that is described in the Write Cycle Descriptions table. Asserting the byte write enable input ( $\overline{BWE}$ ) with the selected byte write ( $\overline{BW}_{[A:B]}$ ) input, will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the write operations. Because the CY7C1327G is a common I/O device, the output enable $(\overline{OE})$ must be deserted HIGH before presenting data to the DQ inputs. Doing so will tristate the output drivers. As a safety precaution, DQs are automatically tristated whenever a Write cycle is detected, regardless of the state of $\overline{OE}$ . ## Single Write Accesses Initiated by ADSC ADSC write acce<u>sses are initiated when the following conditions are satisfied: (1) ADSC is</u> asserted LOW, (2) ADSP is deserted HIGH, (3) $\overline{CE_1}$ , $\overline{CE_2}$ , $\overline{CE_3}$ are all asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and BW<sub>[A:B]</sub>) are asserted active to conduct a write to the desired byte(s). ADSC-triggered Write accesses require a single clock cycle to complete. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The ADV input is ignored during this cycle. If a global write is conducted, the data presented to DQ is written into the corresponding address location in the memory core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1327G is a common I/O device, the output enable (OE) must be deserted HIGH before presenting data to the DQ inputs. Doing so will tristate the output drivers. As a safety precaution, DQs are automatically tristated whenever a Write cycle is detected, regardless of the state of OE. #### **Burst Sequences** The CY7C1327G provides a two-bit wraparound counter, fed by A1:A0, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both Read and Write burst operations are supported. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $CE_1$ , $CE_2$ , $CE_3$ , ADSP, and ADSC must remain inactive for the duration of $E_{ZZREC}$ after the ZZ input returns LOW. ## **Interleaved Burst Address Table** (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ## **Linear Burst Address Table** (MODE = GND) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ## **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|------------------------------------|---------------------------------|-------------------|-------------------|------| | $I_{DDZZ}$ | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>&lt;</u> 0.2 V | 2t <sub>CYC</sub> | _ | ns | | $t_{ZZI}$ | ZZ active to snooze current | This parameter is sampled | _ | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit snooze current | This parameter is sampled | 0 | _ | ns | ## **Truth Table** The Truth Table for CY7C1327G follows. [3, 4, 5, 6, 7] | Next Cycle | Add. Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ | |-----------------------------|-----------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|----------| | Deselect cycle, power-down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L–H | Tristate | | Deselect cycle, power-down | None | L | L | Χ | L | L | Х | Х | Х | Χ | L–H | Tristate | | Deselect cycle, power-down | None | L | Х | Н | L | L | Х | Х | Х | Х | L–H | Tristate | | Deselect cycle, power-down | None | L | L | Х | L | Н | L | Х | Х | Х | L–H | Tristate | | Deselect cycle, power-down | None | L | Х | Н | L | Н | L | Х | Х | Χ | L–H | Tristate | | Snooze mode, power-down | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | Tristate | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | L | L–H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | Н | L–H | Tristate | | Write Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | L | Х | L–H | D | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | L | L–H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | Н | L–H | Tristate | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L–H | Tristate | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | L | L–H | Q | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | L | L–H | Q | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | Н | L–H | Tristate | | Write cycle, continue burst | Next | Х | Х | Х | L | Н | Н | L | L | Х | L–H | D | | Write cycle, continue burst | Next | Н | Х | Х | L | Х | Н | L | L | Х | L–H | D | | Read cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L–H | Q | | Read cycle, suspend burst | Current | Χ | Х | Х | L | Н | Н | Н | Н | Н | L–H | Tristate | | Read cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L–H | Q | | Read cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L–H | Tristate | | Write cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | L | Х | L–H | D | | Write cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | L | Χ | L–H | D | ### Notes <sup>3.</sup> X = "Don't Care." H = Logic HIGH, L = Logic LOW. 4. WRITE = L when any one or more byte write enable signals (BWA, BWB) and BWE = L or GW = L. WRITE = H when all byte write enable signals (BWA, BWB), BWE, GW = H. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>[A, B]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tristate. OE is a don't care for the control of the write cycle to allow the outputs to tristate. the remainder of the write cycle. <sup>7.</sup> OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tristate when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW). # **Truth Table for Read/Write** The Truth Table for Read/Write follows. [8] | Function | GW | BWE | BW <sub>B</sub> | BW <sub>A</sub> | |--------------------------------------------------------|----|-----|-----------------|-----------------| | Read | Н | Н | Х | Х | | Read | Н | L | Н | Н | | Write byte A – (DQ <sub>A</sub> and DQP <sub>A</sub> ) | Н | L | Н | L | | Write byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | Н | L | L | Н | | Write bytes B, A | Н | L | L | L | | Write all bytes | Н | L | L | L | | Write all bytes | L | Х | Х | Х | # **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. | deriver intere deer galacimies and not tested. | |----------------------------------------------------------------------| | Storage temperature | | Ambient temperature with power applied55 °C to +125 °C | | power applied55 C to 125 C | | Supply voltage on $V_{DD}$ relative to GND–0.5 V to +4.6 V | | Supply voltage on $\rm V_{DDQ}$ relative to GND –0.5 V to +V $_{DD}$ | | DC voltage applied to outputs | | | | in tristate $-0.5 \text{ V}$ to $V_{DDQ} + 0.5 \text{ V}$ | | DC input voltage–0.5 V to $V_{DD}$ + 0.5 V | | Current into outputs (LOW)20 mA | | Static discharge voltage | | | | (per MIL-STD-883, method 3015)> 2001 V | | Latch-up current> 200 mA | | Laton up danon | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------|-----------------|------------------| | Commercial | 0 °C to +70 °C | | 2.5 V – 5% to | | Industrial | –40 °C to +85 °C | + 10% | $V_{DD}$ | ## **Neutron Soft Error Immunity** | Parameter | Description | Test<br>Conditions | Тур | Max* | Unit | |-----------|---------------------------------|--------------------|-----|------|-------------| | LSBU | Logical<br>single-bit<br>upsets | 25 °C | 361 | 394 | FIT/<br>Mb | | LMBU | Logical<br>multi-bit<br>upsets | 25 °C | 0 | 0.01 | FIT/<br>Mb | | SEL | Single event latch-up | 85 °C | 0 | 0.1 | FIT/<br>Dev | <sup>\*</sup> No LMBU or SEL events occurred during testing; this column represents a statistical $\chi^2$ , 95% confidence limit calculation. For more details refer to Application Note AN54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial Failure Detail". ## **Electrical Characteristics** Over the Operating Range | Parameter [9, 10] | Description | Test Conditions | Min | Max | Unit | |--------------------|------------------------------------------|---------------------------------------------|------------|-------------------------|------| | $V_{DD}$ | Power supply voltage | | 3.135 | 3.6 | V | | $V_{\mathrm{DDQ}}$ | I/O supply voltage | | 2.375 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH voltage | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | V | | | | for 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | 2.0 | _ | V | | V <sub>OL</sub> | Output LOW voltage | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | _ | 0.4 | V | | | | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage [9.] | for 3.3 V I/O | 2.0 | V <sub>DD</sub> + 0.3 V | V | | | | for 2.5 V I/O | 1.7 | V <sub>DD</sub> + 0.3 V | V | | $V_{IL}$ | Input LOW voltage [9.] | for 3.3 V I/O | -0.3 | 0.8 | V | | | | for 2.5 V I/O | -0.3 | 0.7 | V | | I <sub>X</sub> | Input leakage current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | <b>-</b> 5 | 5 | μА | | | Input current of MODE | Input = V <sub>SS</sub> | -30 | _ | μΑ | | | | Input = V <sub>DD</sub> | - | 5 | μΑ | | | Input current of ZZ | Input = V <sub>SS</sub> | -5 | _ | μΑ | | | | Input = V <sub>DD</sub> | - | 30 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_I \le V_{DDQ}$ , output disabled | <b>-</b> 5 | 5 | μΑ | #### Notes <sup>9.</sup> Overshoot: $V_{IH(AC)} < V_{DD} + 1.5 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL(AC)} > -2 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ). 10. $T_{Power-up}$ : Assumes a linear ramp from 0 V to $V_{DD(min)}$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . # **Electrical Characteristics** (continued) Over the Operating Range | Parameter [9, 10] | Description | Test Conditions | | Min | Max | Unit | |-------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|------| | I <sub>DD</sub> | V <sub>DD</sub> operating supply current | $V_{DD}$ = Max, $I_{OUT}$ = 0 mA,<br>f = $f_{MAX}$ = 1/ $t_{CYC}$ | 6 ns cycle,<br>166 MHz | _ | 240 | mA | | | | | 7.5 ns cycle,<br>133 MHz | _ | 225 | mA | | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL},$ | 6 ns cycle,<br>166 MHz | _ | 100 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 7.5 ns cycle,<br>133 MHz | - | 90 | mA | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DDQ} - 0.3 \text{ V},$<br>f = 0 | All speeds | _ | 40 | mA | | I <sub>SB3</sub> | Automatic CE power-down current – CMOS inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DDQ} - 0.3 \text{ V}$ , | 6 ns cycle,<br>166 MHz | - | 85 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 7.5 ns cycle,<br>133 MHz | _ | 75 | mA | | I <sub>SB4</sub> | Automatic CE power-down current – TTL inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , f = 0 | All speeds | - | 45 | mA | # Capacitance | Parameter [11] | Description | Test Conditions | 100-pin TQFP<br>Max | Unit | |------------------|--------------------------|---------------------------------------------------|---------------------|------| | C <sub>IN</sub> | | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 5 | pF | | C <sub>CLK</sub> | Clock input capacitance | $V_{DD} = 3.3 \text{ V}, V_{DDQ} = 3.3 \text{ V}$ | 5 | pF | | C <sub>I/O</sub> | Input/output capacitance | | 5 | pF | ## **Thermal Resistance** | Parameter [11] | Description | Test Conditions | 100-pin TQFP<br>Package | Unit | |----------------|------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per | | °C/W | | - 30 | Thermal resistance (junction to case) | EIA/JESD51. | 6.85 | °C/W | Note 11. Tested initially and after any design or process change that may affect these parameters. ## **AC Test Loads and Waveforms** ## Figure 2. AC Test Loads and Waveforms ## **Switching Characteristics** Over the Operating Range | <b>D</b> [12 13] | B | -1 | 66 | -133 | | 11!4 | |--------------------|---------------------------------------------------------------|----------|-----|------|-----|------| | Parameter [12, 13] | Description | Min | Max | Min | Max | Unit | | t <sub>POWER</sub> | V <sub>DD</sub> (typical) to the first access <sup>[14]</sup> | 1 | _ | 1 | _ | ms | | Clock | | | | | | | | t <sub>CYC</sub> | Clock cycle time | 6.0 | _ | 7.5 | _ | ns | | t <sub>CH</sub> | Clock HIGH | 2.5 | _ | 3.0 | _ | ns | | t <sub>CL</sub> | Clock LOW | 2.5 | _ | 3.0 | _ | ns | | Output Times | | | | | | | | t <sub>CO</sub> | Data output valid after CLK rise | _ | 3.5 | _ | 4.0 | ns | | t <sub>DOH</sub> | Data output hold after CLK rise | 1.5 | _ | 1.5 | _ | ns | | t <sub>CLZ</sub> | Clock to low Z [15, 16, 17] | 0 | _ | 0 | _ | ns | | t <sub>CHZ</sub> | Clock to high Z [15, 16, 17] | _ | 3.5 | _ | 4.0 | ns | | t <sub>OEV</sub> | OE LOW to output valid | _ | 3.5 | _ | 4.5 | ns | | t <sub>OELZ</sub> | OE LOW to output low Z [15, 16, 17] | 0 | _ | 0 | _ | ns | | t <sub>OEHZ</sub> | OE HIGH to output high Z [15, 16, 17] | _ | 3.5 | _ | 4.0 | ns | | Set-up Times | | | | | | | | t <sub>AS</sub> | Address set-up before CLK rise | 1.5 | _ | 1.5 | _ | ns | | t <sub>ADS</sub> | ADSC, ADSP setup before CLK rise | 1.5 | _ | 1.5 | _ | ns | | t <sub>ADVS</sub> | ADV setup before CLK rise | 1.5 | _ | 1.5 | _ | ns | | t <sub>WES</sub> | GW, BWE, BW <sub>X</sub> setup before CLK rise | 1.5 | _ | 1.5 | _ | ns | | t <sub>DS</sub> | Data input setup before CLK rise | 1.5 | _ | 1.5 | _ | ns | | t <sub>CES</sub> | Chip enable setup before CLK rise | 1.5 | _ | 1.5 | _ | ns | | Hold Times | | <u>.</u> | | | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.5 | _ | 0.5 | _ | ns | | t <sub>ADH</sub> | ADSP, ADSC hold after CLK rise | 0.5 | _ | 0.5 | _ | ns | | t <sub>ADVH</sub> | ADV hold after CLK rise | 0.5 | _ | 0.5 | _ | ns | | t <sub>WEH</sub> | GW, BWE, BW <sub>X</sub> hold after CLK rise | 0.5 | _ | 0.5 | _ | ns | | t <sub>DH</sub> | Data input hold after CLK rise | 0.5 | - | 0.5 | _ | ns | | t <sub>CEH</sub> | Chip enable hold after CLK rise | 0.5 | _ | 0.5 | _ | ns | <sup>12.</sup> Timing references level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V on all data sheets. 13. Test conditions shown in (a) of Figure 2 on page 12 unless otherwise noted. 14. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially before a read or write operation can be initiated. <sup>15.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 2 on page 12. Transition is measured ±200 mV from steady-state voltage. 16. At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve high Z prior to low Z under the same system conditions. <sup>17.</sup> This parameter is sampled and not 100% tested. # **Switching Waveforms** Figure 3. Read Cycle Timing [18] Note <sup>18.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. # Switching Waveforms (continued) Figure 4. Write Cycle Timing [19, 20] #### Notes 19. On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 20. Full width write can be initiated by either $\overline{GW}$ LOW; or by $\overline{GW}$ HIGH, $\overline{BWE}$ LOW and $\overline{BW}_{[A:B]}$ LOW. # Switching Waveforms (continued) Figure 5. Read/Write Cycle Timing $^{[21,\ 22,\ 23]}$ <sup>21.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 22. The data bus (Q) remains in high Z following a WRITE cycle, unless a new read access is initiated by $\overline{ADSP}$ or $\overline{ADSC}$ . 23. $\overline{GW}$ is HIGH. # Switching Waveforms (continued) Figure 6. ZZ Mode Timing $^{[24,\ 25]}$ Notes 24. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 25. DQs are in high Z when exiting ZZ sleep mode. # **Ordering Information** The table below contains only the parts that are currently available. If you don't see what you are looking for, please contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a> and refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices | Speed (MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |-------------|------------------|--------------------|-----------------------------------------|-----------------| | 133 | CY7C1327G-133AXI | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Industrial | | 166 | CY7C1327G-166AXC | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Commercial | ## **Ordering Code Definitions** # **Package Diagrams** Figure 7. 100-pin TQFP (16 × 22 × 1.6 mm) A100RA Package Outline, 51-85050 | SYMBOL | DIM | ENSIC | NS | |----------|----------|--------|-------| | STIVIBUL | MIN. | NOM. | MAX. | | Α | _ | _ | 1.60 | | A1 | 0.05 | _ | 0.15 | | A2 | 1.35 | 1.40 | 1.45 | | D | 15.80 | 16.00 | 16.20 | | D1 | 13.90 | 14.00 | 14.10 | | Е | 21.80 | 22.00 | 22.20 | | E1 | 19.90 | 20.00 | 20.10 | | R1 | 0.08 | _ | 0.20 | | R2 | 0.08 | _ | 0.20 | | θ | 0° | _ | 7° | | θ1 | 0° | _ | _ | | θ2 | 11° | 12° | 13° | | С | _ | _ | 0.20 | | b | 0.22 | 0.30 | 0.38 | | L | 0.45 | 0.60 | 0.75 | | L1 | 1.00 REF | | | | L2 | 0.25 BSC | | | | L3 | 0.20 | | _ | | е | 0. | .65 TY | P | #### NOTE: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH. MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE. BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH. - 3. JEDEC SPECIFICATION NO. REF: MS-026. 51-85050 \*F # **Acronyms** | Acronym | Description | |---------|--------------------------------------------| | CE | Chip Enable | | CMOS | Complementary Metal Oxide Semiconductor | | EIA | Electronic Industries Alliance | | I/O | Input/Output | | JEDEC | Joint Electron Devices Engineering Council | | LMBU | Logical Multi-Bit Upsets | | LSBU | Logical Single-Bit Upsets | | OE | Output Enable | | SEL | Single Event Latch-Up | | SRAM | Static Random Access Memory | | TQFP | Thin Quad Flat Pack | | TTL | Transistor-Transistor Logic | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | mA | milliampere | | ms | millisecond | | mm | millimeter | | mV | millivolt | | nm | nanometer | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | #### **Errata** This section describes the Ram9 Sync ZZ pin issue. Details include trigger conditions, the devices affected, proposed workaround and silicon revision applicability. Please contact your local Cypress sales representative if you have further questions. #### **Part Numbers Affected** | Density & Revision | Package Type | Operating Range | |---------------------------------------|--------------|---------------------------| | 4Mb-Ram9 Synchronous SRAMs: CY7C132*G | 100-pin TQFP | Commercial/<br>Industrial | #### **Product Status** All of the devices in the Ram9 4Mb Sync family are qualified and available in production quantities. ### Ram9 Sync ZZ Pin Issues Errata Summary The following table defines the errata applicable to available Ram9 4Mb Sync family devices. | Item | Issues | Description | Device | Fix Status | |------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------| | 1. | | When asserted HIGH, the ZZ pin places device in a "sleep" condition with data integrity preserved. The ZZ pin currently does not have an internal pull-down resistor and hence cannot be left floating externally by the user during normal mode of operation. | , | For the 4M Ram9 (90 nm) devices, there is no plan to fix this issue. | ## 1. ZZ Pin Issue ## ■ PROBLEM DEFINITION The problem occurs only when the device is operated in the normal mode with ZZ pin left floating. The ZZ pin on the SRAM device does not have an internal pull-down resistor. Switching noise in the system may cause the SRAM to recognize a HIGH on the ZZ input, which may cause the SRAM to enter sleep mode. This could result in incorrect or undesirable operation of the SRAM. ### ■ TRIGGER CONDITIONS Device operated with ZZ pin left floating. #### ■ SCOPE OF IMPACT When the ZZ pin is left floating, the device delivers incorrect data. #### ■ WORKAROUND Tie the ZZ pin externally to ground. #### **■ FIX STATUS** For the 4M Ram9 (90 nm) devices, there is no plan to fix this issue. # **Document History Page** | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | |------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 224367 | See ECN | RKF | New data sheet. | | *A | 278513 | See ECN | VBL | Updated Ordering Information (Updated part numbers (Changed TQFP to Pb-free TQFP, added PB-free BGA packages)). | | *B | 332895 | See ECN | SYT | Updated Features (Removed 225 MHz, 100 MHz frequencies related information). Updated Selection Guide (Removed 225 MHz, 100 MHz frequencies related information). Updated Pin Configurations (Modified Address Expansion balls in the pinouts for 100-pin TQFP and 119-ball BGA Packages as per JEDEC standards). Updated Pin Definitions. Updated Pin Definitions. Updated Electrical Characteristics (Removed 225 MHz, 100 MHz frequencies related information, updated Test Conditions of $V_{OL}$ and $V_{OH}$ parameters). Updated Thermal Resistance (Replaced values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters from TBD to respective Thermal Values for all packages). Updated Switching Characteristics (Removed 225 MHz, 100 MHz frequencies related information). Updated Ordering Information (By shading and unshading MPNs as per availability, removed comment on the availability of BGA lead-free package) | | *C | 351194 | See ECN | PCI | Updated Ordering Information (Updated part numbers). | | *D | 366728 | See ECN | PCI | Updated Electrical Characteristics (Added test conditions for $V_{DD}$ and $V_{DDQ}$ parameters, updated Note 10 (Replaced $V_{IH} \le V_{DD}$ with $V_{IH} < V_{DD}$ )). | | *E | 419256 | See ECN | RXU | Changed status from Preliminary to Final. Changed address of Cypress Semiconductor Corporation from "3901 North First Street" to "198 Champion Court". Updated Electrical Characteristics (Changed "Input Load Current except ZZ and MODE" to "Input Leakage Current except ZZ and MODE" in the description of I <sub>X</sub> parameter). Updated Ordering Information (Updated part numbers, replaced Package Name column with Package Diagram in the Ordering Information table). Updated Package Diagrams (spec 51-85050 (changed revision from *A to *B) | | *F | 480124 | See ECN | VKN | Updated Maximum Ratings (Added the Maximum Rating for Supply Voltage on V <sub>DDQ</sub> Relative to GND). Updated Ordering Information (Updated part numbers). | | *G | 2756340 | 08/26/2009 | VKN/AESA | Added Neutron Soft Error Immunity. Updated Ordering Information (By including parts that are available, and modified the disclaimer for the Ordering information). | | *H | 3044512 | 10/01/2010 | NJY | Added Ordering Code Definitions. Updated Package Diagrams. Added Acronyms and Units of Measure. Minor edits. Updated to new template. | | * | 3363203 | 09/05/2011 | PRIT | Updated Package Diagrams. Updated in new template. | # **Document History Page** (continued) | ocument Title: CY7C1327G, 4-Mbit (256K × 18) Pipelined Sync SRAM<br>ocument Number: 38-05519 | | | | | | | |----------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | *J | 3612268 | 05/09/2012 | PRIT | Updated Features (Removed 250 MHz, 200 MHz frequencies related information, removed 119-ball BGA package related information). Updated Functional Description (Removed the Note "For best practices recommendations, refer to the Cypress application note <i>System Design Guidelines</i> on www.cypress.com." and its reference). Updated Selection Guide (Removed 250 MHz, 200 MHz frequencies related information). Updated Pin Configurations (Removed 119-ball BGA package related information). Updated Electrical Characteristics (Removed 250 MHz, 200 MHz frequencie related information). Updated Capacitance (Removed 119-ball BGA package related information Updated Thermal Resistance (Removed 119-ball BGA package related information). Updated Switching Characteristics (Removed 250 MHz, 200 MHz frequencie related information). | | | | *K | 3749841 | 09/20/2012 | PRIT | No technical updates. Completing Sunset Review. | | | | *L | 3984870 | 05/02/2013 | PRIT | Added Errata. | | | | *M | 4039228 | 06/25/2013 | PRIT | Added Errata Footnotes (Note 1, 2). Updated Pin Configurations: Added Note 1 and referred the same note in Figure 1. Updated Pin Definitions: Added Note 2 and referred the same note in ZZ pin. Updated to new template. | | | | *N | 4077099 | 07/25/2013 | PRIT | Updated Truth Table. | | | | *O | 4150660 | 10/08/2013 | PRIT | Updated Errata. | | | | *P | 4574263 | 11/19/2014 | PRIT | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end Updated Package Diagrams: spec 51-85050 – Changed revision from *D to *E. | | | | *Q | 5510101 | 11/04/2016 | PRIT | Updated Package Diagrams: spec 51-85050 – Changed revision from *E to *F. Updated to new template. Completing Sunset Review. | | | ## Sales, Solutions, and Legal Information ## **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb ## PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2004-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the aliure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 38-05519 Rev. \*Q cypress.com/wireless