# Features

- CPU32+ Processor (4.5 MIPS at 25 MHz)
  - 32-bit Version of the CPU32 Core (Fully Compatible with the CPU32)
  - Background Debug Mode
  - Byte-misaligned Addressing
- Up to 32-bit Data Bus (Dynamic Bus Sizing for 8 and 16 Bits)
- Up to 32 Address Lines (At Least 28 Always Available)
- Complete Static Design (0 25 MHz Operation)
- Slave Mode to Disable CPU32+ (Allows Use with External Processors)
  - Multiple QUICCs Can Share One System Bus (One Master)
  - TS68040 Companion Mode Allows QUICC to be a TS68040 Companion Chip and Intelligent Peripheral (22 MIPS at 25 MHz)
  - Peripheral Device of TSPC603e (see DC415/D note)
- Four General-purpose Timers
  - Superset of MC68302 Timers
  - Four 16-bit Timers or Two 32-bit Timers
  - Gate Mode Can Enable/Disable Counting
- Two Independent DMAs (IDMAs)
- System Integration Module (SIM60)
- Communications Processor Module (CPM)
- Four Baud Rate Generators
- Four SCCs (Ethernet/IEEE 802.3 Optional on SCC1-Full 10 Mbps Support)
- Two SMC
- V<sub>cc</sub> = +5V ± 5%
- f<sub>max</sub> = 25 MHz and 33 MHz
- Military Temperature Range: -55°C < T<sub>c</sub> < +125°C
- P<sub>D</sub> = 1.4 W at 25 MHz; 5.25V
   2 W at 33 MHz; 5.25V

# Description

The TS68EN360 QUad Integrated Communication Controller (QUICC<sup>™</sup>) is a versatile one-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications. It particularly excels in communications activities. The QUICC (pronounced "quick") can be described as a next-generation TS68302 with higher performance in all areas of device operation, increased flexibility, major extensions in capability, and higher integration. The term "quad" comes from the fact that there are four serial communications controllers (SCCs) on the device; however, there are actually seven serial channels: four SCCs, two serial management controllers (SMCs), and one serial peripheral interface (SPI).

# Screening/Quality

This product is manufactured in full compliance with:

- MIL-STD-883 (class B)
- QML (class Q)
- or according to Atmel standards



32-bit Quad Integrated Communication Controller

# **TS68EN360**







R suffix PGA 241 Ceramic Pin Grid Array Cavity Up Ceramic Leaded Chip Carrier Cavity Down

## Introduction

### QUICC Architecture Overview

The QUICC is 32-bit controller that is an extension of other members of the TS68300 family. Like other members of the TS68300 family, the QUICC incorporates the intermodule bus (IMB). The TS68302 is an exception, having an 68000 bus on chip. The IMB provides a common interface for all modules of the TS68300 family, which allows the development of new devices more quickly by using the library of existing modules. Although the IMB definition always included an option for an on-chip 32-bit bus, the QUICC is the first device to implement this option.

The QUICC is comprised of three modules: the CPU32+ core, the SIM60, and the CPM. Each module utilizes the 32-bit IMB.

The TS68EN360 QUICC block diagram is shown in Figure 1.





# **Pin Assignments**

Figure 2. 241-lead Pin Grid Array (PGA)

| 1 |            |             |           |             |             |           |           |           |           |           |           |          |                |                        |                        |                |                 |              |
|---|------------|-------------|-----------|-------------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------------|------------------------|------------------------|----------------|-----------------|--------------|
| т | O<br>PA15  | O<br>PA12   | O<br>PA9  | O<br>PA6    | O<br>PA3    | O<br>PA2  | O<br>PB17 | O<br>PB15 | O<br>PB12 | O<br>PB11 | O<br>PB8  | O<br>PB5 | O<br>PB2       | O<br>PC11              | O<br>PC9               | O<br>PC6       | O<br>PC5        | O<br>PC2     |
| S | ()<br>D2   | ()<br>D0    | O<br>PA13 | O<br>PA10   | O<br>PA7    | O<br>PA5  | O<br>PA1  | O<br>PB16 | O<br>PB13 | O<br>PB10 | O<br>PB7  | O<br>PB4 | O<br>PB1       | O<br>PC10              | O<br>PC7               | O<br>PC3       | O<br>PC1        |              |
| R | ()<br>D4   | ()<br>D3    | ()<br>D1  | O<br>PA14   | O<br>PA11   | O<br>PA8  | O<br>PA4  | O<br>PA0  | О<br>РВ14 | O<br>PB9  | O<br>PB6  | O<br>PB3 | O<br>PB0       | O<br>PC8               | O<br>PC4               | O<br>PC0       |                 |              |
| Q | O<br>D7    | ()<br>D6    | O<br>D5   |             |             |           |           |           |           |           | ()<br>Vcc | ⊖<br>Vcc |                |                        |                        |                |                 |              |
| Р | ()<br>D10  | ()<br>D9    | ()<br>D8  |             | ⊖<br>Vcc    |           |           |           | O<br>NC   |           |           |          | ()<br>Vcc      |                        | ()<br>GND              |                |                 |              |
| N | ()<br>D13  | ()<br>D12   | ()<br>D11 | )<br>GND    |             |           |           |           |           |           |           |          |                | O<br>GND               | )<br>GND               |                | O<br>TDO        | O<br>TMS     |
| М | ()<br>D16  | ()<br>D15   | ()<br>D14 | O<br>GND    |             |           |           |           |           |           |           |          |                |                        | ()<br>Vcc              | O<br>TD1       | ()<br>тск і     |              |
| L | ()<br>D19  | ()<br>D18   | ()<br>D17 | ⊖<br>Vcc    |             |           |           |           |           |           |           |          |                |                        | ()<br>GND              |                |                 |              |
| к |            | ⊖<br>Vcc    |           | O<br>Vccclk |             | lk        |           |           | TS68      |           |           |          |                | ⊖<br>Vcc               | ()<br>Vcc              |                | BGACK           |              |
| J | O<br>CLKO1 | ()<br>D20   | ()<br>D22 | O<br>GND    | ⊖<br>Vcc    |           |           |           | BOTTO     | DM VIEV   | V)        |          |                |                        | ()<br>GND              |                |                 |              |
| н | ()<br>D21  | ()<br>D23   | ()<br>D25 | )<br>GND    |             |           |           |           |           |           |           |          |                |                        | O<br>GNDs2             | 0<br>2 NC2     |                 |              |
| G | ()<br>D24  | ()<br>D26   | ()<br>D28 | ⊖<br>Vcc    |             |           |           |           |           |           |           |          |                |                        | ()<br>Vcc              |                |                 | O<br>IPIPE1  |
| F | ()<br>D27  | ()<br>D29   | ()<br>D31 | O<br>GND    |             |           |           |           |           |           |           |          |                | ⊖<br>Vcc               | )<br>GND               | O<br>PRTY2     | O<br>PRTY1      | O<br>PRTY0   |
| E | )<br>D30   | O<br>FC3    | O<br>FC0  | ()<br>A31   | O<br>Vccsyn |           | syn       |           | )<br>GND  |           |           |          | ⊖<br>Vcc       | O<br>GNDs1             | ⊖<br>Vcc               | О<br>NC3 і     |                 | O<br>1 PRTY3 |
| D | O<br>FC2   | O<br>FC1    | ()<br>A30 | O<br>XFC    | ⊖<br>Vcc    | ()<br>GND |           | O<br>Vcc  | ⊖<br>Vcc  |           | ()<br>GND |          | )<br>GND       | ⊖<br>Vcc               |                        |                | O<br>R/W I      | O<br>DSACK0  |
| с | O<br>SIZ1  | ()<br>A29 e |           |             | (1 A27      | ()<br>A23 | ()<br>A20 | ()<br>A17 | ()<br>A14 | ()<br>A8  | ()<br>A4  | ()<br>A0 | $\bigcirc$ CS7 | $\frac{\bigcirc}{CS4}$ | $\frac{\bigcirc}{CS1}$ |                |                 |              |
| В | )<br>SIZ0  | ()<br>A28 N |           |             | ()<br>A25   | ()<br>A22 | ()<br>A19 | ()<br>A16 | ()<br>A13 | ()<br>A10 | ()<br>A7  | ()<br>A5 | ()<br>A1       |                        | $\frac{\bigcirc}{CS5}$ | $\bigcirc$ CS2 | $\bigcirc$ CAS2 | O<br>CAS1    |
| A |            | O<br>XTAL   | O<br>NC4  | ()<br>A26   | ()<br>A24   | ()<br>A21 | ()<br>A18 | ()<br>A15 | ()<br>A12 | ()<br>A11 | ()<br>A9  | ()<br>A6 | O<br>A3        | ()<br>A2               |                        | $\bigcirc$ CS6 | $\bigcirc$ CS3  |              |
|   | 1          | 2           | 3         | 4           | 5           | 6         | 7         | 8         | 9         | 10        | 11        | 12       | 13             | 14                     | 15                     | 16             | 17              | 18           |

Note: Pin P9 "NC" is for guide purposes only.





### Figure 3. 240-lead Cerquad



# **Signal Description**

## **Functional Signal Group**









# Signal Index

| Table 4  | Curata na Dura |              |            | n a ration) |
|----------|----------------|--------------|------------|-------------|
| Table 1. | System Bus     | Signal Index | (Inormal O | peration)   |

| Group                | Signal Name                                                                      | Mnemonic                  | Function                                                                                                                                                                    |
|----------------------|----------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address              | Address Bus                                                                      | A27-A0                    | Lower 27 bits of address bus. (I/O)                                                                                                                                         |
|                      | Address Bus/Byte Write<br>Enables                                                | A31-A28<br>WE3-WE0        | Upper four bits of address bus (I/O), or byte write enable signals (O) for accesses to external memory or peripherals.                                                      |
|                      | Function Codes                                                                   | FC3-FC0                   | Identifies the processor state and the address space of the current bus cycle. (I/O)                                                                                        |
| Data                 | Data Bus 31 - 16                                                                 | D31-D16                   | Upper 16-bit data bus used to transfer byte or word data.<br>Used in 16-bit bus mode. (I/O)                                                                                 |
|                      | Data Bus 15 - 0                                                                  | D15-D0                    | Lower 16-bit data bus used to transfer 3-byte or long-word data. (I/O)<br>Not used in 16-bit bus mode.                                                                      |
| Parity               | Parity 2 - 0                                                                     | PRTY2-PRTY0               | Parity signals for byte writes/reads from/to external memory module. (I/O)                                                                                                  |
|                      | Parity 3/16BM                                                                    | PRTY3/16BM                | Parity signals for byte writes/reads from/to external memory module or defines 16-bit bus mode. (I/O)                                                                       |
|                      | Parity Error                                                                     | PERR                      | Indicates a parity error during a read cycle. (O)                                                                                                                           |
| Memory<br>Controller | Chip Select<br>Row Address Select 7<br>Interrupt Acknowledge 7                   | CS<br>RAS7<br>IACK7       | Enables peripherals or DRAMs at programmed addresses (O) or interrupt level 7 acknowledge line. (O)                                                                         |
|                      | Chip Select 6-0<br>Row Address Select 6-0                                        | CS6-CS0<br>RAS6-RAS0      | Enables peripherals or DRAMs at programmed addresses.<br>(O)                                                                                                                |
|                      | Column Address Select<br>3 - 0/Interrupt<br>Acknowledge 1, 2, 3, 6               | CAS3-CAS0/<br>IACK6,3,2,1 | DRAM column address select or interrupt level acknowledge lines. (O)                                                                                                        |
| Bus Arbitration      | Bus Request                                                                      | BR                        | Indicates that an external device requires bus mastership. (I)                                                                                                              |
|                      | Bus Grant                                                                        | BG                        | Indicates that the current bus cycle is complete and the QUICC has relinquished the bus. (O)                                                                                |
|                      | Bus Grand Acknowledge                                                            | BGACK                     | Indicates that an external device has assumed bus mastership. (I)                                                                                                           |
|                      | Read-Modify-Write Cycle<br>Initial Configuration 0                               | RMC<br>CONFIG0            | Identifies the bus cycle as part of an indivisible<br>read-modify-write operation (I/O) or initial QUICC<br>configuration select. (I)                                       |
|                      | Bus Clear Out/Initial<br>Configuration 1/Row<br>Address Select 2<br>Double-Drive | BCLRO/CONFIG1/<br>RAS2DD  | Indicates that an internal device requires the external bus<br>(Open-Drain O) or initial QUICC configuration select (I) or<br>row address select 2 double-drive output. (O) |

| Group                | Signal Name                                                | Mnemonic            | Function                                                                                                                                                                                                                            |
|----------------------|------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bus Control          | Data and Size<br>Acknowledge                               | DSACKT - DSACKO     | Provides asynchronous data transfer acknowledgement and dynamic bus sizing (open-drain I/O but driven high before three-stated).                                                                                                    |
|                      | Address Strobe                                             | AS                  | Indicates that a valid address is on the address bus. (I/O)                                                                                                                                                                         |
|                      | Data Strobe                                                | DS                  | During a read cycle, DS indicates that an external device should place valid data on the data bus. During a write cycle, DS indicates that valid data is on the data bus. (I/O)                                                     |
|                      | Size                                                       | SIZ1-SIZ0           | Indicates the number of bytes remaining to be transferred for this cycle. (I/O)                                                                                                                                                     |
|                      | Read/Write                                                 | R/₩                 | Indicates the direction of data transfer on the bus. (I/O)                                                                                                                                                                          |
|                      | Output Enable Address<br>Multiplex                         | <del>oe</del> /amux | Active during a read cycle indicates that an external device<br>should place valid data on the data bus (O) or provides a<br>strobe for external address multiplexing in DRAM accesses<br>if internal multiplexing is not used. (O) |
| Interrupt<br>Control | Interrupt Request<br>Level 7-1                             | IRQ7-IRQ1           | Provides external interrupt requests to the CPU32+ at priority levels 7-1. (I)                                                                                                                                                      |
|                      | Autovector/Interrupt<br>Acknowledge 5                      | AVEC/IACK5          | Autovector request during an interrupt acknowledge cycle<br>(open-drain I/O) or interrupt level 5 acknowledge line. (O)                                                                                                             |
| System               | Soft Reset                                                 | RESETS              | Soft system reset. (open-drain I/O)                                                                                                                                                                                                 |
| Control              | Hard Reset                                                 | RESETH              | Hard system reset. (open-drain I/O)                                                                                                                                                                                                 |
|                      | Halt                                                       | HALT                | Suspends external bus activity. (open-drain I/O)                                                                                                                                                                                    |
|                      | Bus Error                                                  | BERR                | Indicates an erroneous bus operation is being attempted.<br>(open-drain I/O)                                                                                                                                                        |
| Clock and Test       | System Clock Out 1                                         | CLKO1               | Internal system clock output 1. (O)                                                                                                                                                                                                 |
|                      | System Clock Out 2                                         | CLKO2               | Internal system clock output 2 - normally 2x CLKO1. (O)                                                                                                                                                                             |
|                      | Crystal Oscillator                                         | EXTAL, XTAL         | Connections for an external crystal to the internal oscillator circuit. EXTAL (I), XTAL (O).                                                                                                                                        |
|                      | External Filter Capacitor                                  | XFC                 | Connection pin for an external capacitor to filter the circuit of the PLL. (I)                                                                                                                                                      |
|                      | Clock Mode Select 1-0                                      | MODCK1-MODCK0       | Selects the source of the internal system clock. (I) THESE PINS SHOULD NOT BE SET TO 00                                                                                                                                             |
|                      | Instruction Fetch/<br>Development Serial Input             | IFETCH/DSI          | Indicates when the CPU32+ is performing an instruction word prefetch (O) or input to the CPU32+ background debug mode. (I)                                                                                                          |
|                      | Instruction Pipe 0/<br>Development Serial<br>Output        | IPIPE0/DSO          | Used to track movement of words through the instruction pipeline (O) or output from the CPU32+ background debug mode. (O)                                                                                                           |
|                      | Instruction Pipe 1/Row<br>Address Select 1<br>Double-Drive | IPIPE1/RAS1DD       | Used to track movement of words through the instruction pipeline (O), or a row address select 1 "double-drive" output (O).                                                                                                          |
|                      | Breakpoint/Development<br>Serial Clock                     | BKPT/DSCLK          | Signals a hardware breakpoint to the QUICC (open-drain I/O), or clock signal for CPU32+ background debug mode (I).                                                                                                                  |
|                      | Freeze/Initial<br>Configuration 2                          | FREEZE/CONFIG2      | Indicates that the CPU32+ has acknowledged a breakpoint (O), or initial QUICC configuration select (I).                                                                                                                             |

Table 1. System Bus Signal Index (Normal Operation) (Continued)





| Group                      | Signal Name                    | Mnemonic | Function                                                                                                        |
|----------------------------|--------------------------------|----------|-----------------------------------------------------------------------------------------------------------------|
| Clock and Test<br>(Cont'd) | Three-State                    | TRIS     | Used to three-state all pins if QUICC is configured as a master. Always Sampled except during system reset. (I) |
|                            | Test Clock                     | ТСК      | Provides a clock for Scan test logic. (I)                                                                       |
|                            | Test Mode Select               | TMS      | Controls test mode operations. (I)                                                                              |
|                            | Test Data In                   | TDI      | Serial test instructions and test data signal. (I)                                                              |
|                            | Test Data Out                  | TDO      | Serial test instructions and test data signal. (O)                                                              |
|                            | Test Reset                     | TRST     | Provides an asynchronous reset to the test controller. (I)                                                      |
| Power                      | Clock Synthesizer Power        | VCCSYN   | Power supply to the PLL of the clock synthesizer.                                                               |
|                            | Clock Synthesizer Ground       | GNDSYN   | Ground supply to the PLL of the clock synthesizer.                                                              |
|                            | Clock Out Power                | VCCCLK   | Power supply to clock out pins.                                                                                 |
|                            | Clock Out Ground               | GNDCLK   | Ground supply to clock out pins.                                                                                |
|                            | Special Ground 1               | GNDS1    | Special ground for fast AC timing on certain system bus signals.                                                |
|                            | Special Ground 2               | GNDS2    | Special ground for fast AC timing on certain system bus signals.                                                |
|                            | System Power Supply and Return | VCC, GND | Power supply and return to the QUICC.                                                                           |
|                            | No Connect                     | NC4-NC1  | Four no-connect pins.                                                                                           |

 Table 1. System Bus Signal Index (Normal Operation) (Continued)

 Note:
 1. I denotes input, O denotes output and I/O is input/output.

### Table 2. Peripherals Signal Index

| Group | Signal Name             | Mnemonic      | Function                                                                                                                             |  |  |
|-------|-------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SCC   | Receive Data            | RXD4-RXD1     | Serial receive data input to the SCCs. (I)                                                                                           |  |  |
|       | Transmit Data           | TXD4-TXD1     | Serial transmit data output from the SCCs. (O)                                                                                       |  |  |
|       | Request to Send         | RTS4-RTS1     | Request to send outputs indicate that the SCC is ready to transmit data. (O)                                                         |  |  |
|       | Clear to Send           | CTS4-CTS1     | Clear to send inputs indicate to the SCC that data transmission may begin. (I)                                                       |  |  |
|       | Carrier Detect          | CD4-CD1       | Carrier detect inputs indicate that the SCC should begin reception of data. (I)                                                      |  |  |
|       | Receive Start           | RSTRT1        | This output from SCC1 identifies the start of a receive frame.<br>Can be used by an Ethernet CAM to perform address<br>matching. (O) |  |  |
|       | Receive Reject          | RRJCT1        | This input to SCC1 allows a CAM to reject the current<br>Ethernet frame after it determines the frame address did not<br>match. (I)  |  |  |
|       | Clocks                  | CLK8-CLK1     | Input clocks to the SCCs, SCMs, SI, and the baud rate generators. (I)                                                                |  |  |
| IDMA  | DMA Request             | DREQ2-DREQ1   | A request (input) to an IDMA channel to start an IDMA transfer. (I)                                                                  |  |  |
|       | DMA Acknowledge         | DACK2-DACK1   | An acknowledgement (output) by the IDMA that an IDMA transfer is in progress. (O)                                                    |  |  |
|       | DMA Done                | DONE2-DONE1   | A bidirectional signal that indicates the last IDMA transfer in a block of data. (I/O)                                               |  |  |
| TIMER | Timer Gate              | TGATE2-TGATE1 | An input to a timer that enables/disables the counting function. (I)                                                                 |  |  |
|       | Timer Input             | TIN4-TIN1     | Time reference input to the timer that allows it to function as a counter. (I)                                                       |  |  |
|       | Timer Output            | TOUT4-TOUT1   | Output waveform (pulse or toggle) from the timer as a result of a reference value being reached. (O)                                 |  |  |
| SPI   | SPI Master In Slave Out | SPIMISO       | Serial data input to the SPI master (I); serial data output from an SPI slave. (O)                                                   |  |  |
|       | SPI Master Out Slave In | SPIMOSI       | Serial data output from the SPI master (O); serial data input to an SPI slave. (I)                                                   |  |  |
|       | SPI Clock               | SPICLK        | Output clock from the SPI master (O); input clock to the SPI slave. (I)                                                              |  |  |
|       | SPI Select              | SPISEL        | SPI slave select input. (I)                                                                                                          |  |  |
| SMC   | SMC Receive Data        | SMRXD2-SMRXD1 | Serial data input to the SMCs. (I)                                                                                                   |  |  |
|       | SMC Transmit Data       | SMTXD2-SMTXD1 | Serial data output from the SMCs. (O)                                                                                                |  |  |
|       | SMC Sync                | SMSYN2-SMSYN1 | SMC synchronization signal. (I)                                                                                                      |  |  |





### Table 2. Peripherals Signal Index (Continued)

| Group | Signal Name                    | Mnemonic              | Function                                                                                                                        |
|-------|--------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| SI    | SI Receive Data                | L1RXDA, L1RXDB        | Serial input to the time division multiplexed (TDM) channel A or channel B.                                                     |
|       | SI Transmit Data               | L1TXDA, L1TXDB        | Serial output from the TDM channel A or channel B.                                                                              |
|       | SI Receive Clock               | L1RCLKA, L1RCLKB      | Input receive clock to TDM channel A or channel B.                                                                              |
|       | SI Transmit Clock              | L1TCLKA, L1TCLKB      | Input transmit clock to TDM channel A or channel B.                                                                             |
|       | SI Transmit Sync Signals       | L1TSYNCA,<br>L1TSYNCB | Input transmit data sync signal to TDM channel A or channel B.                                                                  |
|       | SI Receive Sync Signals        | L1RSYNCA,<br>L1RSYNCB | Input receive data sync signal to TDM channel A or channel B.                                                                   |
|       | IDL Interface Request          | L1RQA, L1RQB          | IDL interface request to transmit on the D channel. Output from the SI.                                                         |
|       | SI Output Clock                | L1CLKOA, L1CLKOB      | Output serial data rate clock. Can output a data rate clock when the input clock is 2x the data rate.                           |
|       | SI Data Strobes                | L1ST4-L1ST1           | Serial data strobe outputs can be used to gate clocks to external devices that do not have a built-in time slot assigner (TSA). |
| BRG   | Baud Rate Generator<br>Out 4-1 | BRGO4-BRGO1           | Baud rate generator output clock allows baud rate generator to be used externally.                                              |
|       | BRG Input Clock                | CLK2, CLK6            | Baud rate generator input clock from which BRG will derive the baud rates.                                                      |
| PIP   | Port B 15-0                    | PB15-BP0              | PIP Data I/O Pins.                                                                                                              |
|       | Strobe Out                     | STRBO                 | This input causes the PIP output data to be placed on the PIP data pins.                                                        |
|       | Strobe In                      | STRBI                 | This input causes data on the PIP data pins to be latched by the PIP as input data.                                             |
| SDMA  | SDMA Acknowledge 2-1           | SDACK2-SDACK1         | SDMA output signals used in RISC receiver to mark fields in the Ethernet receive frame.                                         |

## Scope

This drawing describes the specific requirements for the microcontroller TS68EN360 - 25 MHz and 33 MHz in compliance with MIL-STD-883 class B or Atmel standard screening.

## Applicable Documents

MIL-STD-883

1

- 1. MIL-STD-883: test methods and procedures for electronics.
- 2. MIL-PRF-38535: general specifications for microcircuits.
- 3. DESC 5962-SMD-97607

# TS68EN360 🛛

# Requirements

| General                  | This microcircuits are in accordance with the applicable document and as specified herein.                                                                                                                                   |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Design and Construction  |                                                                                                                                                                                                                              |
| Terminal Connections     | Depending on the package, the terminal connections shall be as shown in Figure 2 and Figure 3.                                                                                                                               |
| Lead Material and Finish | Lead material and finish shall be as specified in MIL-STD-883 (see enclosed "Ordering Information" on page 79).                                                                                                              |
| Package                  | <ul> <li>The macrocircuits are packaged in hermetically sealed ceramic packages which are conform to case outlines of MIL-STD-1835 or as follow:</li> <li>PGA but see "241-pin – PGA" on page 77</li> <li>CERQUAD</li> </ul> |
|                          | The precise case outlines are described at the end of the specification ("Package Mechanical Data" on page 77) and into MIL-STD-1835.                                                                                        |

# Electrical Characteristics

### Table 3. Absolute Maximum Ratings

| Rating                           | Symbol           | Value        | Unit |
|----------------------------------|------------------|--------------|------|
| Supply Voltage <sup>(1)(2)</sup> | V <sub>cc</sub>  | -0.3 to +6.5 | V    |
| Input Voltage <sup>(1)(2)</sup>  | V <sub>IN</sub>  | -0.3 to +6.5 | V    |
| Storage Temperature Range        | T <sub>STG</sub> | -55 to +150  | °C   |

Note: This device contains protective circuitry against damage due to high static voltages or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., eitheGND or  $V_{DD}$ ).

Notes: 1. Permanent damage can occur if maximum ratings are exceeded. Exposure to voltages or currents in excess of recommended values affects device reliability. Device modules may not operate normally while being exposed to electrical extremes.

2. Although sections of the device contain circuitry to protect against damage from high static voltages or electrical fieldsake normal precautions to avoid exposure to voltages higher than maximum-rated voltages.

3. The supply voltage V<sub>CC</sub> must start and restart from 0.0V; otherwise, the 360 will not come out of reset properly.Unless otherwise stated, all voltages are referenced to the reference terminal.





### Table 4. Recommended Conditions Of Use

Unless otherwise stated, all voltages are referenced to the reference terminal.

| Symbol            | Parameter                            |                      | Min. | Тур.            | Max. | Unit |
|-------------------|--------------------------------------|----------------------|------|-----------------|------|------|
| V <sub>cc</sub>   | Supply Voltage Range                 | +4.75                |      | +5.25           | V    |      |
| V <sub>IL</sub>   | Logic Low Level Input Voltage Range  | GND                  |      | +0.8            | V    |      |
| V <sub>IH</sub>   | Logic High Level Input Voltage Range | +2.0                 |      | V <sub>cc</sub> | V    |      |
| T <sub>case</sub> | Operating Temperature                | -55                  |      | +125            | °C   |      |
| V <sub>OH</sub>   | High Level Output Voltage            | +2.4                 |      |                 | V    |      |
| f <sub>sys</sub>  | System Frequency                     | (For 25 MHz version) |      | 25              |      | MHz  |
|                   |                                      | (For 33 MHz version) |      | 33              |      | MHz  |

### Table 5. Thermal Characteristics

| Symbol          | Parameter                                          | Value           | Unit |      |
|-----------------|----------------------------------------------------|-----------------|------|------|
| JC JC           | Thermal Resistance - Junction to Case 240-pin Cerc |                 | 2    | 0000 |
|                 |                                                    | 241-pin PGA     | 7    | °C/W |
| L <sub>JA</sub> | Thermal Resistance - Junction to Ambient           | 240-pin Cerquad | 27.4 | 0000 |
|                 |                                                    | 241-pin PGA     | 22.8 | °C/W |

 $T_{I} = T_{\Delta} + (P_{D} \cdot \theta_{I\Delta})$  $P_{D} = (V_{DD} \cdot I_{DD}) + P_{I/O}$ Where P<sub>I/O</sub> is the power dissipation on pins. **Power Considerations** The average chip-junction temperature, T<sub>j</sub>, in °C can be obtained from:  $\mathbf{T}_{\mathsf{J}} = \mathbf{T}_{\mathsf{A}} \div (\mathsf{P}_{\mathsf{D}} \cdot \boldsymbol{\Theta}_{\mathsf{J}\mathsf{A}})$ (1)where: T<sub>A</sub> = Ambient Temperature, °C  $\Theta_{JA}$  = Package Thermal Resistance, Junction-to-Ambient, C/W  $P_D = P_{INT} + P_{I/O}$  $P_{INT} = I_{CC} \cdot V_{CC}$ , Watts-chip Internal Power P<sub>I/O</sub> = Power Dissipation on Input and Output Pins-User Determined For most applications,  $P_{I/O} < 0.3 \cdot P_{INT}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:  $\mathsf{P}_\mathsf{D} = \mathsf{K} \div (\mathsf{T}_\mathsf{J} + 273^\circ \mathsf{C})$ (2)Solving Equations (1) and (2) for K gives:  $K = P_{D} \cdot (T_{A} + 273^{\circ}C) + \Theta_{JA} \cdot P_{D}^{-2}$ (3)where K is a constant pertaining to the particular part. K can be determined from Equation (3) by measuring  $P_D$  (at thermal equilibrium) for a know  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equations (1) and (2) iteratively for

any value of  $T_A$ .

| Mechanical and<br>Environment     | The microcircuits shall meet all mechanical environmental requirements of either MIL-STD-883 for class B devices or for Atmel standard screening.                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Marking                           | <ul> <li>The document where are defined the marking are identified in the related reference documents. Each microcircuit are legible and permanently marked with the following information as minimum:</li> <li>Atmel logo</li> <li>Manufacturer's part number</li> <li>Class B identification</li> <li>Date-code of inspection lot</li> <li>ESD identifier if available</li> <li>Country of manufacturing</li> </ul>                                                                                                                                |
| Quality Conformance<br>Inspection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DESC/MIL-STD-883                  | Is in accordance with MIL-M-38535 and method 5005 of MIL-STD-883. Group A and B inspections are performed on each production lot. Group C and D inspections are performed on a periodical basis.                                                                                                                                                                                                                                                                                                                                                     |
| Electrical<br>Characteristics     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| General Requirements              | <ul> <li>All static and dynamic electrical characteristics specified for inspection purposes and the relevant measurement conditions are given below:</li> <li>Static electrical characteristics for the electrical variants</li> <li>Dynamic electrical characteristics for TS68EN360 (25 MHz, 33 MHz)</li> <li>For static characteristics, test methods refer to IEC 748-2 method number, where existing.</li> <li>For dynamic characteristics, test methods refer to clause "Static Characteristics" on page 14 of this specification.</li> </ul> |





### **Static Characteristics**

GND = 0  $V_{dc}$ ,  $T_{C}$  = -55 to +125°C. The electrical specifications in this document are preliminary. (See numbered notes).

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Symbol           | Min.                   | Max.                                   | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|----------------------------------------|------|
| Input High Voltage (except EXTAL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>IH</sub>  | 2.0                    | V <sub>cc</sub>                        | V    |
| Input Low Voltage (5V Part)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>IL</sub>  | GND                    | 0.8                                    | V    |
| Input Low Voltage (Part Only; PA8-15, PB1, PC5, PC7, TCK)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | YL.              | GND                    | 0.5                                    | V    |
| Input Low Voltage (Part Only; All Other Pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | YL               | GND                    | 0.8                                    | V    |
| EXTAL Input High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>IHC</sub> | 0.8*(V <sub>CC</sub> ) | V <sub>CC</sub> + 0.3                  | V    |
| Undershoot                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                | -                      | -0.8                                   | V    |
| Input Leakage Current (All Input Only Pins except for TMS, TDI and TRST) Vin = $0/5V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | lin              | -2.5                   | 2.5                                    | αA   |
| Hi-Z (Off-State) Leakage Current (All Noncrystal Outputs and I/O Pins except TMS,TDI and TRST) Vin = $0/5V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>oz</sub>  | -2.5                   | -2.5                                   | αA   |
| Signal Low Input Current $V_{IL} = 0.8V$ (TMS, TDI and TRST Pins Only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ι <sub>L</sub>   | -0.5                   | 0.5                                    | mA   |
| Signal High Input Current $V_{H}$ = 2.0V (TMS, TDI and TRST Pins Only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>H</sub>   | -0.5                   | 0.5                                    | mA   |
| Output High Voltage<br>$I_{OH} = -0.8 \text{ mA}, V_{CC} = 4.75 \text{V}$<br>All Noncrystal Outputs Except Open Drain Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>OH</sub>  | 2.4                    | -                                      | V    |
| Output Low Voltage<br>$I_{OL} = 2.0 \text{ mA}, \text{CLKO1-2}, \text{FREEZE}, \text{TPIPE0T}, \text{IFETCH}, \text{BKPTO}$<br>$I_{OL} = 3.2 \text{ mA}, \text{A31-A0}, \text{D31-D0}, \text{FC3-0}, \text{SIZ0-1}, \text{PA0}, 2, 4, 6, 8-15, \text{PB0-5}, \text{PB8-17}, \text{PC0-11}, \text{TDO}, \text{PERR}, \text{PRTY0-3}, \text{TOUT0-2}, \text{AVECO}, \text{AS}, \text{CAS3-0}, \text{BLCRO}, \text{RAS0-7}$<br>$I_{OL} = 5.3 \text{ mA}, \text{DSACK0-T}, \text{R/W}, \text{DS}, \text{OE}, \text{RMC}, \text{BG}, \text{BGACK}, \text{BERR}$<br>$I_{OL} = 7 \text{ mA}, \text{TXD1-4}$<br>$I_{OL} = 8.9 \text{ mA}, \text{PB6}, \text{PB7}, \text{HALT}, \text{RESET}, \text{BR} (\text{Output})$ | V <sub>OL</sub>  | -                      | 0.5<br>0.5<br>0.5<br>0.5<br>0.5<br>0.5 | V    |
| Input Capacitance<br>All I/O Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Cin              | -                      | 20                                     | pF   |
| Load Capacitance (except CLKO1-2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CL               | -                      | 100                                    | pF   |
| Load Capacitance (CLKO1-2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CLC              |                        | 50                                     | pF   |
| Power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>cc</sub>  | 4.75                   | 5.25                                   | V    |

### **Dynamic Characteristics**

The AC specifications presented consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of the clock and possibly to one or more other signals.

The measurement of the AC specifications is defined by the waveforms shown in Figure 5. To test the parameters guaranteed by Atmel inputs must be driven to the voltage levels specified in the figure. Outputs are specified with minimum and/or maximum limits, as appropriate, and are measured as shown. Inputs are specified with minimum setup and hold times and are measured as shown. Finally, the measurement for signal-to-signal specifications are shown.

Note that the testing levels used to verifyconformance to the AC specifications do not affect the guaranteed DC operation of the device as specified in the DC electrical characteristics.





### Figure 5. Drive Levels and Test Points For AC Specifications

Notes: 1. This output timing is applicable to all parameters specified relative to the rising edge of the clock.

- 2. This output timing is applicable to all parameters specified relative to the falling edge of the clock.
- 3. This input timing is applicable to all parameters specified relative to the rising edge of the clock.
- 4. This input timing is applicable to all parameters specified relative to the falling edge of the clock.
- 5. This timing is applicable to all parameters specified relative to the assertion/negation of another signal.

Legend:

- a) Maximum output delay specification.
- b) Minimum output hold time.
- c) Minimum input setup time specification.
- d) Minimum input hold time specification.
- e) Signal valid to signal valid specification (maximum or minimum).
- f) Signal valid to signal invalid specification (maximum or minimum).



# AC Power Dissipation

### Table 6. Typical Current Drain

| Mode of Operation                                 | Symbol                                 | System Clock<br>Frequency | BRGCLK Clock<br>Frequency | SyncCLK Clock<br>Frequency | Тур        | Unit |
|---------------------------------------------------|----------------------------------------|---------------------------|---------------------------|----------------------------|------------|------|
| Normal mode (Rev $A^{(1)}$ and Rev $B^{(2)}$ )    | I <sub>DD</sub>                        | 25 MHz                    | 25 MHz                    | 25 MHz                     | 250        | mA   |
| Normal Mode (Rev C <sup>3)</sup> and Newer)       | I <sub>DD</sub>                        | 25 MHz                    | 25 MHz                    | 25 MHz                     | 237        | mA   |
| Normal Mode                                       | I <sub>DD</sub>                        | 33 MHz                    | 33 MHz                    | 33 MHz                     | 327        | mA   |
| Low Power Mode                                    | I <sub>DDSB</sub>                      | Divide by 2<br>12.5 MHz   | Divide by 16<br>1.56 MHz  | Divide by 2<br>12.5 MHz    | 150        | mA   |
| Low Power Mode                                    | I <sub>DDSB</sub>                      | Divide by 4<br>6.25 MHz   | Divide by 16<br>1.56 MHz  | Divide by 4<br>6.25 MHz    | 85         | mA   |
| Low Power Mode                                    | I <sub>DDSB</sub>                      | Divide by 16<br>1.56 MHz  | Divide by 16<br>1.56 MHz  | Divide by 4<br>6.25 MHz    | 35         | mA   |
| Low Power Mode                                    | I <sub>DDSB</sub>                      | Divide by 256<br>97.6 kHz | Divide by 16<br>1.56 MHz  | Divide by 4<br>6.25 MHz    | 20         | mA   |
| Low Power Mode                                    | I <sub>DDSB</sub>                      | Divide by 256<br>97.6 kHz | Divide by 64<br>390 kHz   | Divide by 64<br>390 kHz    | 13         | mA   |
| Low Power Stop VCO Off <sup>4)</sup>              | I <sub>DDSP</sub>                      |                           |                           |                            | 0.5        | mA   |
| PLL Supply Current<br>PLL Disabled<br>PLL Enabled | I <sub>DDPD</sub><br>I <sub>DDPE</sub> |                           |                           |                            | TBD<br>TBD |      |

Notes: 1. Rev A mask is C63T

2. Rev B masks are C69T and F35G

3. Current Rev C masks are E63C, E68C and F15W

4. EXTAL frequency is 32 kHz

All measurements were taken with only CLKO1 enabled,  $V_{CC}$  = 5.0V,  $V_{IL}$  = 0V and  $V_{IH}$  =  $V_{CC}$ 

### Table 7. Maximum Power Dissipation

| System Frequency | V <sub>cc</sub> | Max P <sub>D</sub> | Unit | Mask                                          |
|------------------|-----------------|--------------------|------|-----------------------------------------------|
| 25 MHz           | 5.25V           | 1.80               | W    | REV A <sup>(1)</sup> and REV B <sup>(2)</sup> |
| 25 MHz           | 5.25V           | 1.45               | W    | REV C <sup>(3)</sup> and Newer                |
| 25 MHz           | 3.6V            | 0.65               | W    | REV C <sup>(3)</sup> and Newer                |
| 33 MHz           | 5.25V           | 2.00               | W    | REV C <sup>(3)</sup> and Newer                |

Notes: 1. Rev A mask is C63T

2. Rev B masks are C69T and F35G

3. Current Rev C masks are E63C, E68C and F15W

## **AC Electrical Specifications Control Timing**

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 6).

|        |                                                                                                              |                     | 25                | MHz   | 33.34 |       |      |
|--------|--------------------------------------------------------------------------------------------------------------|---------------------|-------------------|-------|-------|-------|------|
| Number | Characteristic                                                                                               | Symbol              | Min               | Max   | Min   | Max   | Unit |
|        | System Frequency                                                                                             | f <sub>sys</sub>    | dc <sup>(1)</sup> | 25.00 |       | 33.34 | MHz  |
|        | Crystal Frequency                                                                                            | f <sub>XTAL</sub>   | 25                | 6000  | 25    | 6000  | kHz  |
|        | On-Chip VCO System Frequency                                                                                 | f <sub>sys</sub>    | 20                | 50    | 20    | 67    | MHz  |
|        | Start-up Time<br>With external clock (oscillator disabled) or after<br>changing the multiplication factor MF | t <sub>pll</sub>    |                   | 2500  |       |       | clks |
|        | CLKO1-2 stability                                                                                            | Ц <sub>LK</sub>     | TBD               | TBD   |       |       | %    |
| 1      | CLKO1 Period                                                                                                 | t <sub>cyc</sub>    | 40                | -     | 30    | -     | ns   |
| 1A     | EXTAL Duty Cycle, MF                                                                                         | t <sub>dcyc</sub>   | 40                | 60    | 40    | 60    | %    |
| 1C     | External Clock Input Period                                                                                  | t <sub>EXTcyc</sub> | 40                | -     | 30    | -     | ns   |
| 2, 3   | CLKO1 Pulse Width (Measured at 1.5V)                                                                         | Łw₁                 | 19                | -     | 14    | -     | ns   |
| 2A, 3A | CLKO2 Pulse Width (Measured at 1.5V)                                                                         | Łw2                 | 9.5               | -     | 7     | -     | ns   |
| 4, 5   | CLKO1 Rise and Fall Times (Full drive)                                                                       | €rf1                | -                 | 2     | -     | 2     | ns   |
| 4A, 5A | CLKO2 Rise and Fall Times (Full drive)                                                                       | ŧrf2                | -                 | 2     | -     | 1.6   | ns   |
| 5B     | EXTAL to CLKO1 Skew-PLL enabled (MF< 5)                                                                      | <b>E</b> XTP1       |                   | а     |       | а     | ns   |
| 5C     | EXTAL to CLKO2 Skew-PLL enabled (MF< 5)                                                                      | ŁXTP2               |                   | а     |       | а     | ns   |
| 5D     | CLKO1 to CLKO2 Skew                                                                                          | Atmel <sub>kw</sub> |                   | а     |       | а     | ns   |

Note: 1. Note that the minimum VCO frequency and the PLL default values put some restrictions on the minimum system frequency. The following calculation should be used to determine the actual value for specifications 5B, 5C and 5D.

5B: 25 MHz ±(0.9 ns + 0.25 x (rise time)) (1.4 ns @ rise = 2 ns; 1.9 ns @ rise = 4 ns)

33 MHz  $\pm (0.5 \text{ ns} + 0.25 \text{ x} \text{ (rise time)}) (1 \text{ ns} @ \text{ rise} = 2 \text{ ns}; 1.5 \text{ ns} @ \text{ rise} = 4 \text{ ns})$ 

5C: 25/33 MHz ±(2 ns + 0.25 x (rise time)) (2.5 ns @ rise = 2 ns; 3 ns @ rise = 4 ns)

- 5D: 25 MHz  $\pm$ (3 ns + 0.5 x (rise time)) (4 ns @ rise = 2 ns; 5 ns @ rise = 4 ns)
  - 33 MHz ±(2.5 ns + 0.5 x (rise time)) (3.5 ns @ rise = 2 ns; 4.5 ns @ rise = 4 ns)





### Figure 6. Clock Timing



### **External Capacitor For PLL**

GND = 0 Vdc,  $T_c = -55$  to +125°C. The electrical specifications in this document are preliminary.

| Characteristic                                      | Symbol                  | Min      | Max      | Unit |
|-----------------------------------------------------|-------------------------|----------|----------|------|
| PLL External Capacitor (XFC to VCCSYN)              | <b>C</b> <sub>XFC</sub> |          |          |      |
| MF< 5 (Recommended value MF x 400 pF) <sup>1)</sup> |                         | MF x 340 | MF x 480 | pF   |
| MF> 4 (Recommended value MF x 540 pF) <sup>1)</sup> |                         | MF x 380 | MF x 970 | pF   |

Note: 1. MF - multiplication factor.

### Examples:

- Notes: 1. MODCK1 pin = 0, MF =  $1 \Rightarrow CxFC = 400 \text{ pF}$ 
  - MODCK1 pin = 1, crystal is 32.768 kHz (or 4.192 MHz), initial MF = 401, initial frequency = 13.14 MHz, later on MF is changed to 762 to support a frequency of 25 MHz. Minimum &FC is: 762 x 380 = 289 nF, Maximum C<sub>FC</sub> is: 401 x 970 = 390 nF. The recommended CxFC for 25 MHz is: 762 x 540 = 414 nF. 289 nF < &FC < 390 nF and closer to 414 nF. The proper available value for CXFC is 390 nF.</li>
  - MODCK1 pin = 1, crystal is 32.768 kHz (or 4.192 MHz), initial MF = 401, initial frequency = 13.14 MHz, later on MF is changed to 1017 to support a frequency of 33.34 MHz. Minimum &Fc is: 1017 x 380 = 386 nF, Maximum &Fc is: 401 x 970 = 390 nF ⇒ 386 nF < CxFc < 390 nF. The proper available value for &Fc is 390 nF.</li>
  - In order to get higher range, higher crystal frequency can be used (i.e. 50 kHz), in this case: Minimum CxFc is: 667 x 380 = 253 nF, Maximum QFc is: 401 x 970 = 390 nF⇒ 386 nF < CxFc < 390 nF.</li>

# **Bus Operation AC Timing Specifications**

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 7 to Figure 23).

|                               | Characteristic                                                                   |                    | 25  | MHz | 33.34  |       |      |
|-------------------------------|----------------------------------------------------------------------------------|--------------------|-----|-----|--------|-------|------|
| Number                        |                                                                                  | Symbol             | Min | Max | Min    | Max   | Unit |
| 6                             | CLKO1 High to Address, FC, SIZ, RMCValid                                         | t <sub>CHAV</sub>  | 0   | 15  | 0      | 12    | ns   |
| 6A                            | CLKO1 High to Address Valid (GAMX = 1)                                           | <b>E</b> HAV       | 0   | 20  | 0      | 15    | ns   |
| 7                             | CLKO1 High to Address, Data, FC, SIZ, RMCHigh<br>Impedance                       | t <sub>CHAZx</sub> | 0   | 40  | 0      | 30    | ns   |
| 8                             | CLKO1 High to Address, Data, FC, SIZ, RMC Invalid                                | t <sub>CHAZn</sub> | -2  | -   | -2     | -     | ns   |
| 9                             | CLKO1 Low to AS, DS, OE, WE, IFETCH, IPIPE, IACKx Asserted                       | t <sub>CLSA</sub>  | 3   | 20  | 3      | 15    | ns   |
| 9 <sup>(10)</sup>             | CLKO1 Low to CSXRASX Asserted                                                    | t <sub>CLSA</sub>  | 4   | 16  | 4      | 12    | ns   |
| 9B <sup>(11)</sup>            | CLKO1 High to CSX/RASX Asserted                                                  | t <sub>CHCA</sub>  | 4   | 16  | 4      | 12    | ns   |
| 9A <sup>(2)(10)</sup>         | AS to DS or CSX/RASX or OE Asserted (Read)                                       | t <sub>stsa</sub>  | -6  | 6   | -5.625 | 5.625 | ns   |
| 9C <sup>(2)(11)</sup>         | AS to CSX/RASX Asserted                                                          | t <sub>STCA</sub>  | 14  | 26  | 9      | 21    | ns   |
| 11 <sup>(10)</sup>            | Address, FC, SIZ, RMC, valid to AS, CSX/RASX,<br>OE, WE, (and DS Read) Asserted  | t <sub>AVSA</sub>  | 10  | -   | 8      | -     | ns   |
| 11A <sup>(11)</sup>           | Address, FC, SIZ, RMC, Valid to CSXRASX<br>Asserted                              | t <sub>AVCA</sub>  | 30  | -   | 22.5   | -     | ns   |
| 12                            | CLKO1 Low to AS, DS, OE, WE, IFETCH, IPIPE, IACKX Negated                        | t <sub>CLSN</sub>  | 3   | 20  | 3      | 15    | ns   |
| 12 <sup>(16)</sup>            | CLKO1 Low to CSXRASX Negated                                                     | t <sub>CLSN</sub>  | 4   | 16  | 4      | 12    | ns   |
| 12A <sup>(13)(16)</sup>       | CLKO1 High to CST/RAST Negated                                                   | t <sub>CHCN</sub>  | 4   | 16  | 4      | 12    | ns   |
| 12B                           | CS negate to WE negate (CSNTQ = 1)                                               | Atme <sub>fw</sub> | 15  | -   | 12     | -     | ns   |
| 13 <sup>(12)</sup>            | AS, DS, CSx, OE, WE, IACKx Negated to Address,<br>FC, SIZ Invalid (Address Hold) | t <sub>snai</sub>  | 10  | -   | 7.5    | -     | ns   |
| 13A <sup>(13)</sup>           | CSx Negated to Address, FC, SIZ, Invalid (Address Hold)                          | t <sub>CNAI</sub>  | 30  | -   | 22.5   | -     | ns   |
| <b>14</b> <sup>(10)(12)</sup> | AS, CSx, OE, WE (and DS Read) Width Asserted                                     | <b>t</b> swa       | 75  | -   | 56.25  | -     | ns   |
| 14C <sup>(11)(13)</sup>       | CSx Width Asserted                                                               | t <sub>cwa</sub>   | 35  | -   | 26.25  | -     | ns   |
| 14A                           | DS Width Asserted (Write)                                                        | t <sub>swaw</sub>  | 35  | -   | 26.25  | -     | ns   |
| 14B                           | AS, CSx, OE, WE, IACKx, (and DS Read) Width<br>Asserted (Fast Termination Cycle) | t <sub>SWDW</sub>  | 35  | -   | 26.25  | -     | ns   |
| 14D <sup>(13)</sup>           | CSx Width Asserted (Fast Termination Cycle)                                      | ŧwow               | 15  | -   | 10     | -     | ns   |
| 15 <sup>(3)(10)(12)</sup>     | AS, DS, CSx, OE, WE Width Negated                                                | t <sub>sn</sub>    | 35  | -   | 26.25  | -     | ns   |
| 16                            | CLKO1 High to AS, DS, R/₩ High Impedance                                         | t <sub>chsz</sub>  | -   | 40  | -      | 30    | ns   |
| 17 <sup>(12)</sup>            | AS, DS, CSx, WE Negated to R/W High                                              | t <sub>SNRN</sub>  | 10  | -   | 7.5    | -     | ns   |
| 17A <sup>(13)</sup>           | CSx Negated to R/₩ High                                                          | t <sub>cnrn</sub>  | 30  | -   | 22.5   | -     | ns   |
| 18                            | CLKO1 High to R/W High                                                           | t <sub>chrh</sub>  | 0   | 20  | 0      | 15    | ns   |





# **Bus Operation AC Timing Specifications (Continued)**

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 7 to Figure 23).

|                        | Characteristic                                                                         |                    | 25  | MHz | 33.34 |      |      |
|------------------------|----------------------------------------------------------------------------------------|--------------------|-----|-----|-------|------|------|
| Number                 |                                                                                        | Symbol             | Min | Max | Min   | Max  | Unit |
| 20                     | CLKO1 High to R/₩ Low                                                                  | t <sub>CHRL</sub>  | 3   | 20  | 3     | 15   | ns   |
| 21 <sup>(10)</sup>     | R/₩ High to AS, CSx, OE Asserted                                                       | t <sub>RAAA</sub>  | 10  | -   | 7.5   | -    | ns   |
| 21A <sup>(11)</sup>    | R/₩ High to CSx Asserted                                                               | t <sub>RACA</sub>  | 30  | -   |       | -    | ns   |
| 22                     | R/₩ Low to DS Asserted (Write)                                                         | t <sub>RASA</sub>  | 47  | -   | 36    | -    | ns   |
| 23                     | CLKO1 High to Data-Out                                                                 | t <sub>chdo</sub>  | -   | 23  | -     | 18   | ns   |
| 23A                    | CLKO1 High to Parity Valid                                                             | t<br>CHPV          | -   | 25  | -     | 20   | ns   |
| 23B                    | Parity Valid to CAS Low                                                                | t <sub>PVCL</sub>  | 3   | -   | 3     | -    | ns   |
| 24 <sup>(12)</sup>     | Data-Out, Parity-Out Valid to Negating Edge of AS<br>CSx, ₩E, (Fast Termination Write) | t <sub>DVASN</sub> | 10  | -   | 7.5   | -    | ns   |
| 25 <sup>(12)</sup>     | DS, CSX, WE Negated to Data-Out, Parity-Out<br>Invalid (Data-Out, Parity-Out Hold)     | t <sub>sndoi</sub> | 10  | -   | 7.5   | -    | ns   |
| 25A <sup>(13)</sup>    | CSx Negated to Data-Out, Parity-Out Invalid (Data-<br>Out, Parity-Out Hold)            | t <sub>CNDOI</sub> | 35  | -   | 25    | -    | ns   |
| 26                     | Data-Out, Parity-Out Valid to DSAsserted (Write)                                       | t <sub>DVSA</sub>  | 10  | -   | 7.5   | -    | ns   |
| 27 <sup>(15)</sup>     | Data-In, Parity-In to CLKO1 Low (Data-Setup)                                           | <b>b</b> ICL       | 1   | -   | 1     | -    | ns   |
| 27B <sup>(14)</sup>    | Data-In, Parity-In Valid to CLKO1 Low (Data-Setup)                                     | <b>b</b> ICL       | 20  | -   | 15    | -    | ns   |
| 27A                    | Late BERR, HALT, BKPT Asserted to CLKO1 Low (Setup Time)                               | t <sub>BELCL</sub> | 10  | -   | 7.5   | -    | ns   |
| 28 <sup>(18)</sup>     | AS, DS Negated to DSACKx, BERR, HALT<br>Negated                                        | t <sub>SNDN</sub>  | 0   | 50  | 0     | 37.5 | ns   |
| 29 <sup>(4)</sup>      | DS, CSx, OE, Negated to Data-In Parity-In Invalid<br>(Data-In, Parity-In Hold)         | t <sub>SNDI</sub>  | 0   | -   | 0     | -    | ns   |
| 29A <sup>(4)</sup>     | DS, CSx, OE Negated to Data-In High Impedance                                          | ŧны                | -   | 40  | -     | 30   | ns   |
| 30 <sup>(4)</sup>      | CLKO1 Low to Data-In, Parity-In Invalid (Fast Termination Hold)                        | t <sub>CLDI</sub>  | 10  | -   | 7.5   | -    | ns   |
| 30A <sup>(4)</sup>     | CLKO1 Low to Data-In High Impedance                                                    | ŧldh               | -   | 60  | -     | 45   | ns   |
| 31 <sup>(5)(15)</sup>  | DSACKx Asserted to Data-in, Parity-In Valid                                            | <b>b</b> adi       | -   | 32  | -     | 24   | ns   |
| 31A                    | DSACKx Asserted to DSACKx Valid (Skew)                                                 | t <sub>DADV</sub>  | -   | 10  | -     | 7.5  | ns   |
| 31B <sup>(5)(14)</sup> | DSACKx Asserted to Data-in, Parity-In Valid                                            | <b>b</b> adi       | -   | 35  | -     | 26   | ns   |
| 32                     | HALT an RESET Input Transition Time                                                    | t <sub>HRrf</sub>  | -   | 140 | -     |      | ns   |
| 33                     | CLKO1 High to BG Asserted                                                              | t <sub>CLBA</sub>  | -   | 20  | -     | 15   | ns   |
| 34                     | CLKO1 High to BG Negated                                                               | t <sub>CLBN</sub>  | -   | 20  | 22.5  | 15   | ns   |
| 35 <sup>(6)</sup>      | BR Asserted to BG Asserted (RMC Not Asserted)                                          | t <sub>BRAGA</sub> | 1   | -   | 1     | -    | CLKO |
| 37                     | BGACK Asserted to BG Negated                                                           | t <sub>GAGN</sub>  | 1   | 2.5 | 1     | 2.5  | CLKO |
| 39                     | BG Width Negated                                                                       | t <sub>GH</sub>    | 2   | -   | 2     | -    | CLKO |
| 39A                    | BG Width Asserted                                                                      | t <sub>GA</sub>    | 1   | -   | 1     | -    | CLKO |

TS68EN360

# **Bus Operation AC Timing Specifications (Continued)**

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 7 to Figure 23).

|                      | Characteristic                                                         |                    | 25  | MHz | 33.34 | _    |       |
|----------------------|------------------------------------------------------------------------|--------------------|-----|-----|-------|------|-------|
| Number               |                                                                        | Symbol             | Min | Max | Min   | Max  | Unit  |
| 46                   | R/W Width Asserted (Write or Read)                                     | <b>k</b> wa        | 100 | -   | 75    | -    | ns    |
| 46A                  | R/W Width Asserted (Fast Termination Write or Read)                    | t <sub>RWAS</sub>  | 75  | -   | 56    | -    | ns    |
| 47A                  | Asynchronous Input Setup Time                                          | t <sub>AIST</sub>  | 5   | -   | 4     | -    | ns    |
| 47B                  | Asynchronous Input Hold Time                                           | t <sub>AIHT</sub>  | 10  | -   | 7.5   | -    | ns    |
| 48 <sup>(5)(7)</sup> | DSACKX Asserted to BERR, HALT Asserted                                 | t <sub>DABA</sub>  | -   | 30  | -     | 22.5 | ns    |
| 53                   | Data-Out, Parity-Out Hold from CLKO1 High                              | Босн               | 0   | -   | 0     | -    | ns    |
| 54                   | CLKO1 High to Dat-Out, Parity-Out High<br>Impedance                    | t <sub>CHDH</sub>  | -   | 20  | -     | 15   | ns    |
| 55                   | R/₩ Asserted to Data Bus Impedance Change                              | RADC               | 25  | -   | 19    | -    | ns    |
| 56                   | RESET Pulse Width (Reset Instruction)                                  | t <sub>HRPW</sub>  | 512 | -   | 512   | -    | CLKO1 |
| 56A                  | RESET Pulse Width (Input from External Device)                         | RPWI               | 20  | -   | 20    | -    | CLKO1 |
| 57                   | BERR Negated to HALT Negated (Return)                                  | t <sub>BNHN</sub>  | 0   | -   | 0     | -    | ns    |
| 58                   | CLKO1 High to BERR, RESETS, RESETH Driven Low                          | t <sub>CHBRL</sub> | -   | 30  |       | 26   | ns    |
| 58A                  | CLKO1 Low RESETS Driven Low (upon Reset<br>Instruction execution only) | t <sub>CLRL</sub>  | -   | 30  |       | 26   | ns    |
| 58B                  | CLKO1 High to BERR, RESETS, RESETH tri-stated                          | t <sub>CLRL</sub>  | -   | 20  | -     | 15   | ns    |
| 60                   | CLKO1 High to BCLRO Asserted                                           | t <sub>CHBCA</sub> | -   | 20  | -     | 15   | ns    |
| 61                   | CLKO1 High to BCLRO Negated                                            | t <sub>CHBCN</sub> | -   | 20  | -     | 15   | ns    |
| 62 <sup>(9)</sup>    | BR Synchronous Setup Time                                              | t <sub>BRSU</sub>  | 5   | -   | 3.75  | -    | ns    |
| 63 <sup>(9)</sup>    | BR Synchronous Hold Time                                               | t <sub>BRH</sub>   | 10  | -   | 7.5   | -    | ns    |
| 64 <sup>(9)</sup>    | BGACK Synchronous Setup Time                                           | t <sub>BGSU</sub>  | 5   | -   | 3.75  | -    | ns    |
| 65 <sup>(9)</sup>    | BGACK Synchronous Hold Time                                            | tвGH               | 10  | -   | 7.5   | -    | ns    |
| 66                   | BR Low to CLKO1 Rising Edge (040 comp. mode)                           | t<br>BRCH          | 5   | -   | 5     | -    | ns    |
| 70                   | CLKO1 Low to Data Bus Driven (Show Cycle)                              | SCLDD              | 0   | 30  | 0     | 22.5 | ns    |
| 71                   | Data Setup Time to CLKO1 Low (Show Cycle)                              | <b>\$</b> CLDS     | 10  | -   | 7.5   | -    | ns    |
| 72                   | Data Hold from CLKO1 Low (Show Cycle)                                  | t <sub>scldh</sub> | 6   | -   | 3.75  | -    | ns    |
| 73                   | BKPT Input Setup Time                                                  | t <sub>BKST</sub>  | 10  | -   | 7.5   | -    | ns    |
| 74                   | BKPT Input Hold Time                                                   | ҍӄҝӈт              | 6   | -   | 3.75  | -    | ns    |
| 75                   | RESETH Low to Config2-0, MOD1-0, B16M Valid                            | ₩sт                | -   | 500 | -     | 500  | CLKO1 |
| 76                   | Config2-0                                                              | t <sub>MSH</sub>   | 0   | -   | 0     | -    | ns    |
| 77                   | MOD1-0 Hold Time, B16M Hold Time                                       | ћѕн                | 10  | -   | 10    | -    | CLKO1 |
| 80                   | DSI Input Setup Time                                                   | t <sub>osisu</sub> | 10  | -   | 7.5   | -    | ns    |





## **Bus Operation AC Timing Specifications (Continued)**

GND = 0 Vdc,  $T_C = -55$  to  $+125^{\circ}C$ . The electrical specifications in this document are preliminary (See Figure 7 to Figure 23).

|        |                                                |                     | 25 MHz |             | 33.34 MHz |             |       |
|--------|------------------------------------------------|---------------------|--------|-------------|-----------|-------------|-------|
| Number | Characteristic                                 | Symbol              | Min    | Max         | Min       | Max         | Unit  |
| 81     | DSI Input Hold Time                            | t <sub>оsiн</sub>   | 6      | -           | 3.75      | -           | ns    |
| 82     | DSCLC Setup Time                               | t <sub>DSCSU</sub>  | 10     | -           | 7.5       | -           | ns    |
| 83     | DSCLC Hold Time                                | t <sub>DSCH</sub>   | 6      | -           | 3.75      | -           | ns    |
| 84     | DSO Delay Time                                 | t <sub>DSOD</sub>   | -      | tcyc+2<br>0 | -         | tcyc+2<br>0 | ns    |
| 85     | DSCLK Cycle                                    | t <sub>DSCCYC</sub> | 2      | -           | 2         | -           | CLKO1 |
| 86     | CLKO1 High to Freeze Asserted                  | t<br>FRZA           | 0      | 35          | 0         | 26.25       | ns    |
| 87     | CLKO1 High to Freeze Negated                   | ŧrzn                | 0      | 35          | 0         | 26.25       | ns    |
| 88     | CLKO1 High to IFETCH High Impedance            | t <sub>IFZ</sub>    | 0      | 35          | 0         | 26.25       | ns    |
| 89     | CLKO1 High to IFETCH Valid                     | t <sub>IF</sub>     | 0      | 35          | 0         | 26.25       | ns    |
| 90     | CLKO1 High to PERR Asserted                    | t <sub>CHPA</sub>   | 0      | 20          | 0         | 15          | ns    |
| 91     | CLKO1 High to PERR Negated                     | t <sub>CHPN</sub>   | 0      | 20          | 0         | 15          | ns    |
| 92     | V <sub>CC</sub> Ramp-Up Time At Power-On Reset | ŧмін                | 5      | -           | 5         | -           | ns    |

Notes: 1. All AC timing is shown with respect to 0.8V and 2.0V levels unless otherwise noted.

2. This number can be reduced to 5 ns if strobes have equal loads.

- 3. If multiple chip selects are used, the CSxwidth negated (#15) applies to the time from the negation of a heavily loaded chip select to the assertion of a lightly loaded chip select.
- 4. Hold times are specified with respect to DSor CSx on asynchronous reads and with respect to CLKO1 on fast termination reads. The user is free to use either hold time for fast termination reads.
- 5. If the asynchronous setup (#17) requirements are satisfied, the DSACKxlow to data setup time (#31) and DSACKxlow to BERR low setup time (#48) can be ignored. The data must only satisfy the data-in to CLKO1 low setup time (#27) for the following clock cycle: BERR must only satisfy the late BERRlow to CLKO1 low setup time (#27A) for the following clock cycle.
- 6. To ensure coherency during every operand transfer, BGwill not be asserted in response to BRuntil after cycles of the current operand transfer are complete and RMC is negated.
- 7. In the absence of DSACKx BERR is an asynchronous input using the asynchronous setup time (#47).
- 8. During interrupt acknowledge cycles, the processor may insert up to two wait states between states S0 and S1.
- 9. Specs are for Synchronous Arbitration only. ASTM = 1.
- 10.  $\overline{\text{CSx}}$  specs are for TRLX = 0.
- 11.  $\overline{\text{CSx}}$  specs are for TRLX = 1.
- 12.  $\overline{\text{CSx}}$  specs are for CSNTQ = 0.
- 13.  $\overline{\text{CSx}}$  specs are for CSNTQ = 1; or  $\overline{\text{RASx}}$  specs for DRAM accesses.
- 14. Specs are read cycles with parity check and PBEE = 1.
- 15. Specs are read cycles with parity check and PBEE = 0, PAREN = 1.
- 16. RASx specs are for page miss case.
- 17. Specifications only apply to CSXRASx pins.
- 18. Specification applies to non fast termination cycles. In fast termination cycles, the BERR signal must be negated by 20 ns after negation of AS, DS.

Figure 7. Read Cycle









# **TS68EN360**



MEL

### Figure 8. Fast Termination Read Cycle (Parity Check PAREN = 1, PBEE = 0)

**TS68EN360** 

Figure 9. Read Cycle (With Parity Check, PBEE = 1)



Note: All timing is shown with respect to 0.8V and 2.0V levels.





### Figure 10. SRAM: Read Cycle (TRLX = 1)



26 **TS68EN360** 

### Figure 11. CPU32+ IACK Cycle



Note: Up to two wait states may be inserted by the processor between states S0 and S1.





### Figure 12. Write Cycle



Note: All timing is shown with respect to 0.8V and 2.0V levels.

28 **TS68EN360** 

Figure 13. Fast Termination Write Cycle



Figure 14. SRAM: Fast Termination Write Cycle (CSNTQ = 1)







### **Figure 15.** SRAM: Write Cycle (TRLX = 1, CSNTQ = 1, TCYC = 0)



Note: All timing is shown with respect to 0.8V and 2.0V levels.

Figure 16. ASYNC Bus Arbitration – IDLE Bus Case

**TS68EN360** 























**TS68EN360** 32

### Figure 21. Show Cycle



Figure 22. Background Debug Mode FREEZE Timing



Figure 23. Background Debug Mode Serial Port Timing







## **Bus Operation - DRAM Accesses AC Timing Specification**

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 24 to Figure 28).

|                  |                                                                  | 25.0 | MHz | 33.34 MHz |     | Unit |  |
|------------------|------------------------------------------------------------------|------|-----|-----------|-----|------|--|
| Number           | racteristic                                                      | Min  | Max | Min       | Max |      |  |
| 100              | RASx Asserted to Row Address Invalid                             | 15   |     | 11.25     |     | ns   |  |
| 101              | RASx Asserted to column Address Valid                            | 20   |     | 15        |     | ns   |  |
| 102              | RASx Width Asserted                                              | 75   |     | 56.25     |     | ns   |  |
| 103A             | RASx width Negated (Back to back Cycle) Non page mode @ WBTQ = 0 | 75   |     | 56.25     |     | ns   |  |
| 103B             | RASx width Negated (Back to back Cycle) Page mode @ WBTQ = 0     | 55   |     | 41.25     |     | ns   |  |
| 103C             | RASx width Negated (Back to back Cycle) Non page mode @ WBTQ = 1 | 115  |     | 86.25     |     | ns   |  |
| 103D             | RASx width Negated (Back to back Cycle) Page mode @ WBTQ = 1     | 95   |     | 69.23     |     | ns   |  |
| 104              | RASx Asserted to CASx Asserted                                   | 35   |     | 26.25     |     | ns   |  |
| 105              | CLKO1 Low to CAST Asserted                                       | 3    | 13  | 2         | 10  | ns   |  |
| 105A             | CLKO1 High to CASx Asserted (Refresh Cycle)                      | 3    | 13  | 2         | 10  | ns   |  |
| 106              | CLKO1 High to CASx Negated                                       | 3    | 13  | 2         | 10  | ns   |  |
| 107              | Column Address Valid to CASx Asserted                            | 15   |     | 11.25     |     | ns   |  |
| 108              | CASx Asserted to Column Address Negated                          | 40   |     | 30        |     | ns   |  |
| 109              | CASx Asserted to RASx Negated                                    | 35   |     | 27        |     | ns   |  |
| 110              | CASx Width Asserted                                              | 50   |     | 37.5      |     | ns   |  |
| 111 <sup>1</sup> | CASx Width Negated (Back to Back Cycles)                         | 95   |     | 71.25     |     | ns   |  |
| 111A             | CASx Width Negated (Page Mode)                                   | 20   |     | 15        |     | ns   |  |
| 113              | WE Low to CASX Asserted                                          | 35   |     | 27        |     | ns   |  |
| 114              | CASx Asserted to WE Negated                                      | 35   |     | 27        |     | ns   |  |
| 115              | R/W Low to CASx Asserted (Write)                                 | 52.5 |     | 40        |     | ns   |  |
| 116              | CASx Asserted to R/W High (Write)                                | 55   |     | 41.25     |     | ns   |  |
| 117              | Data-Out, Parity-Out Valid to CASx Asserted                      | 10   |     | 7.5       |     | ns   |  |
| 119              | CLKO1 High to AMUX Negated                                       | 3    | 16  | 2         | 12  | ns   |  |
| 120              | CLKO1 High to AMUX Asserted                                      | 3    | 16  | 2         | 12  | ns   |  |
| 121              | AMUX High to RASx Asserted                                       | 15   |     | 11.25     |     | ns   |  |
| 122              | RASx Asserted to AMUX Low                                        | 15   |     | 11.25     |     | ns   |  |
| 123              | AMUX Low to CASx Asserted                                        | 15   |     | 11.25     |     | ns   |  |
| 124              | CASx Asserted to AMUX High                                       | 55   |     | 41.25     |     | ns   |  |
| 125              | RAS/CASx Negated to R/W change                                   | 0    |     | 0         |     | ns   |  |

**TS68EN360** 











### Figure 25. DRAM: Normal Write Cycle



Note: All timing is shown with respect to 0.8V and 2.0V levels.
#### Figure 26. DRAM: Refresh Cycle









Note: All timing is shown with respect to 0.8V and 2.0V levels.







Figure 28. DRAM: Page Mode - Page-Miss

Note: All timing is shown with respect to 0.8V and 2.0V levels.

#### 040 Bus Type Slave Mode Bus Arbitration AC Electrical Specifications

|        |                                                           | 25.0 | MHz | 33.34 MHz |     |      |
|--------|-----------------------------------------------------------|------|-----|-----------|-----|------|
| Number | Characteristic                                            | Min  | Max | Min       | Max | Unit |
| 231    | Address, Transfer Attributes High Impedance to Clock High | 7    | -   | 6         | -   | ns   |
| 232(1) | Clock High to BG Low                                      | -    | 20  | -         | 15  | ns   |
| 233    | Clock High to BG High                                     | 4    | 20  | 4         | 15  | ns   |
| 234    | BB High to Clock High (040 output)                        | 7    | -   | 6         | -   | ns   |
| 235    | BB High Impedance to Clock High (040 output)              | 0    | -   | 0         | -   | ns   |
| 236    | Clock High to BB Low (360 Output)                         | -    | 20  | -         | 15  | ns   |
| 237    | Clock High to BB High (360 Output)                        | -    | 20  | -         | 15  | ns   |
| 238    | Clock Low to BB High Impedance (360 output)               | -    | 20  | -         | 15  | ns   |

Note: 1. BG remains low until either the SDMA or the IDMA requests the external bus.





Notes: 1. TS68040 Transfer Attribute Signals = SIZx, TTx, TMx,  $R\overline{W}$  LOCK.

2. BG always remains asserted until either the SDMA or the IDMA requests the external bus.



# 040 Bus Type Slave Mode Internal Read/Write/Lack Cycles AC Electrical Specifications

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 30 to Figure 33)

|                       | Characteristic                                     | 25.0 | MHz | 33.34 MHz |       |      |
|-----------------------|----------------------------------------------------|------|-----|-----------|-------|------|
| Number                |                                                    | Min  | Max | Min       | Max   | Unit |
| 251 <sup>(1)</sup>    | Address, Transfer Attributes Valid to Clock Low    | 15   | -   | 11.25     | -     | ns   |
| 252                   | TS Low to Clock High                               | 7    | -   | 6         | -     | ns   |
| 253                   | Clock High to TS High                              | 5    | -   | 3         | -     | ns   |
| 254                   | Clock high to Address, Transfer Attributes Invalid | 0    | -   | 0         | -     | ns   |
| 255                   | Data-In, MBARE Valid to Clock High (040 Write)     | 0    | -   | 0         | -     | ns   |
| 256                   | Clock High to Data-In, MBARE Hold Time             | 0    | -   | 0         | -     | ns   |
| 257                   | Clock High to TA, TBI Low (External to External)   | 4    | 20  | 4         | 15    | ns   |
| 257                   | Clock High to TA, TBI Low (External to Internal)   | 4    | 23  | 4         | 18    | ns   |
| 258 <sup>(2)(3)</sup> | Clock High to TA, TBI High                         | 4    | 20  | 4         | 15    | ns   |
| 259                   | TA, TBI High to TA, TBI High Impedance             | -    | 15  | -         | 11.25 | ns   |
| 260                   | Clock Low to Data-Out Valid (040 Read)             | -    | 20  | -         | 15    | ns   |
| 262                   | Clock Low to Data-Out Invalid                      | -    | 20  | -         | 15    | ns   |
| 263                   | Clock Low to Data-Out High Impedance               | -    | 15  | -         |       | ns   |
| 264                   | Clock High to AVECO Low                            | -    | 20  | -         | 15    | ns   |
| 265                   | Clock Low to AVECO High Impedance                  | -    | 30  | -         | 23    | ns   |
| 266                   | Clock Low to IACK Low                              | -    | 30  | -         | 23    | ns   |
| 267                   | Clock High to IACK High                            | -    | 30  | -         | 23    | ns   |
| 268                   | Clock Low to AVEC Low                              | -    | 30  | -         | 23    | ns   |

Notes: 1. Transfer attributes signals = SIZx, TTx, TMx,  $R\overline{W}$  and LOCK.

2. When TS68040 is accessing the internal registers, specification 258 is from clock low not clock high.

3. The clock reference is EXTAL, not CLK01.TS68040 Internal Registers Read Cycles



Figure 30. TS68040 Internal Registers Read Cycles

- Notes: 1. Three wait states are inserted when reading the SIM, dual-port RAM, and CPM. Four wait states are inserted when reading the SI RAM. Additional wait states may be inserted when the SHEN1-SHEN0 = 10 and one of the internal masters is accessing an internal peripheral.
  - 2. TS68040 Transfer Attribute Signals = SIZx, TTx, TMx, RW LOCK.

Figure 31. TS68040 Internal Registers Write Cycles



- Notes: 1. Two wait states are inserted when writing. Three wait states are inserted when writing to the dual-port RAM and CPM. For wait states are inserted when writing to the SI RAM. Additional wait states may be inserted when the SHEN1-SHEN0 = 10 and one of the internal masters is accessing an internal peripheral.
  - 2. TS68040 Transfer Attribute Signals = SIZx, TTx, TMx, RW LOCK.





Figure 32. TS68040 IACK Cycles (Vector Driven)

Notes: 1. TS68040 Transfer Attribute Signals = SIZx, TTx, TMx, RW LOCK.
2. Up to two wait states may be inserted for internal peripheral.

Figure 33. TS68040 IACK Cycles (No Vector Driven)



Note: TS68040 Transfer Attribute Signals = SIZx, TTx, TMx,  $R\overline{W}$  LOCK.

# 42 **TS68EN360**

**TS68EN360** 

# 040 Bus Type SRAM/DRAM Cycles AC Electrical Specifications

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 34 to Figure 38).

|                    |                                                             | 25.0 | MHz | 33.34 MHz |     |      |
|--------------------|-------------------------------------------------------------|------|-----|-----------|-----|------|
| Number             | Characteristic                                              | Min  | Max | Min       | Max | Unit |
| 280                | Address Valid to BADD2-3 Valid                              | -    | 20  | -         | 15  | ns   |
| 280A               | BADD2-3 Valid to CAS Assertion                              | 15   | -   | 10        | -   | ns   |
| 281                | Address Invalid to BADD2-3 Invalid                          | 0    | -   | 0         | -   | ns   |
| 282                | Clock High to $\overline{CSR}/RASX$ Low (TSS40 = 0)         | 4    | 16  | 4         | 12  | ns   |
| 283                | Clock High to CSX/RASX High (CSNT40 = 0)                    | 4    | 16  | 4         | 12  | ns   |
| 284                | Clock High to BRK Low                                       | -    | 20  | -         | 15  | ns   |
| 284A               | Clock Low to BRK Low                                        | -    | 20  | -         | 15  | ns   |
| 285                | Clock high to BRK High                                      | -    | 20  | -         | 15  | ns   |
| 286                | Clock Low to CSXRASX Low (TSS40 = 1)                        | 4    | 16  | 4         | 12  | ns   |
| 287                | Clock Low to CSXRASX High (CSNT40 = 1)                      | 4    | 16  | 4         | 12  | ns   |
| 288(1)             | Address Transfer Attributes Valid to Clock High (TSS40 = 0) | 10   | -   | 10        | -   | ns   |
| 289 <sup>(2)</sup> | TA Low to Clock High (External Termination)                 | 11   | -   | 9         | -   | ns   |
| 290 <sup>(2)</sup> | Clock High to TA High (External Termination)                | -    | 20  | -         | 15  | ns   |
| 291                | Clock High to OE Low (Read Cycles)                          | -    | 20  | -         | 15  | ns   |
| 292                | Clock High to OE High (Read Cycles)                         | -    | 20  | -         | 15  | ns   |
| 293                | Clock High to WE Low (Write Cycles)                         | -    | 20  | -         | 15  | ns   |
| 294                | Clock High to WE High (Write Cycles)                        | -    | 20  | -         | 15  | ns   |
| 295                | Clock High to CASx Low                                      | 4    | 13  | 4         | 10  | ns   |
| 295A               | Clock Low to CASx Low (040 Burst Read only)                 | 4    | 13  | 4         | 10  | ns   |
| 296 <sup>(3)</sup> | Clock High to CAST High                                     | 4    | 13  | 4         | 10  | ns   |
| 297                | Clock Low to AMUX Low                                       | 3    | 16  | 3         | 12  | ns   |
| 298                | Clock High to AMUX High                                     | 3    | 16  | 3         | 12  | ns   |
| 299                | Clock High to BADD2-3 Valid (040 Burst Cycles)              | 4    | 20  | 4         | 15  | ns   |
| 300 <sup>(2)</sup> | TEA Low to Clock High                                       | 11   | -   |           | -   | ns   |
| 301 <sup>(2)</sup> | Clock High to TEA High                                      | 2    | 20  | 2         | 15  | ns   |
| 302                | Data, Parity Valid to Clock High (Data, Parity Setup)       | 7    | -   | 6         | -   | ns   |
| 303                | Clock High to Data, Parity Invalid (Data, Parity Hold)      | 7    | -   | 5         | -   | ns   |
| 305                | CLKO1 High (After TS Low) to Parity Valid                   | -    | 20  | -         | 15  | ns   |
| 306                | CLKO1 High (After TA Low) to Parity Hi-Z                    | 4    | 20  |           | 15  | ns   |

Notes: 1. Transfer attributes signals = SIZx, TTx, TMx,  $R\overline{W}$  and LOCK.

2. TEA/TA should not be asserted on a DRAM burst access, or on the same clock or before RASCSx is asserted.

3. The clock reference is EXTAL, not CLK01.







Figure 34. TS68040 SRAM Read/Write Cycles (TSS40 = 0, CSNT40 = 0)

Note: TS68040 Transfer Attribute Signals = SIZx, TTx, TMx, RW LOCK.



**Figure 35.** TS68040 SRAM Read/Write Cycles (TSS40 = 1, CSNT40 = 1)









**TS68EN360** 



Figure 37. External TS68040 DRAM Burst Cycles Timing Diagram









# **IDMA AC Electrical Specifications**

GND = 0  $V_{DC}$ ,  $T_{C}$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 39 and Figure 40).

|                   |                                                        | 25.0 | MHz | 33.34 MHz                                  |      |      |
|-------------------|--------------------------------------------------------|------|-----|--------------------------------------------|------|------|
| Number            | Characteristic                                         | Min  | Max | Min                                        | Max  | Unit |
| 1                 | CLKO1 Low to DACK, DONE Asserted                       | 3    | 24  | 3                                          | 18   | ns   |
| 2                 | CLKO1 Low to DACK, DONE Negated                        | 3    | 24  | 3                                          | 18   | ns   |
| 3 <sup>(1)</sup>  | DREQx Asserted to AS Asserted (for DMA Bus Cycle)      |      | 3ţ, | $_{\rm vc}$ + $t_{\rm AIST}$ + $t_{\rm c}$ | CLSA |      |
| 4 <sup>(1)</sup>  | Asynchronous Input Setup Time to CLKO1 Low             | 12   | -   | 9                                          | -    | ns   |
| 5 <sup>(1)</sup>  | Asynchronous Input Hold Time from CLKO1 Low            | 0    | -   | 0                                          | -    | ns   |
| 6                 | AS to DACK Assertion Skew                              | 0    | 20  | 0                                          | 15   | ns   |
| 7                 | DACK to DONE Assertion Skew                            | -8   | 8   | -6                                         | 6    | ns   |
| 8                 | AS, DACK, DONE Width Asserted                          | 70   | -   | 52.5                                       | -    | ns   |
| 8A                | AS, DACK, DONE Width Asserted (Fast Termination Cycle) | 28   | -   | 20.5                                       | -    | ns   |
| 10 <sup>(1)</sup> | Asynchronous Input Setup Time to CLKO1 Low             | 5    | -   | 4                                          | -    | ns   |
| 11 <sup>(1)</sup> | Asynchronous Input Hold Time from CLKO1 Low            | 10   | -   | 7.5                                        | -    | ns   |
| 12 <sup>(2)</sup> | DREQ Input Setup Time to CLKO1 Low                     | 20   | -   | 15                                         | -    | ns   |
| 13 <sup>(2)</sup> | DREQ Input Hold Time from CLKO1 Low                    | 5    | -   | 3.75                                       | -    | ns   |
| 14 <sup>(2)</sup> | DONE Input Setup Time to CLKO1 Low                     | 20   | -   | 15                                         | -    | ns   |
| 15 <sup>(2)</sup> | DONE Input Hold Time From CLKO1 Low                    | 5    | -   | 3.75                                       | -    | ns   |
| 16 <sup>(2)</sup> | DREQ Asserted to AS Asserted                           | 2    | -   | 2                                          | -    | clk  |

Notes: 1. These specifications are for asynchronous mode.

2. These specifications are for synchronous mode.







#### Figure 39. IDMA Signal Asynchronous Timing Diagram





# **PIP/PIO Electrical Specifications**

GND = 0 Vdc,  $T_C = -55$  to +125°C. The electrical specifications in this document are preliminary (See Figure 41 to Figure 45).

|        |                                                                       | 25.0              | MHz | 33.34             | MHz | Unit |
|--------|-----------------------------------------------------------------------|-------------------|-----|-------------------|-----|------|
| Number | Characteristic                                                        | Min               | Max | Min               | Max |      |
| 21     | Data-In Setup Time to STBI Low                                        | 0                 | -   | 0                 | -   | ns   |
| 22     | Data-In Hold Time to STBI High                                        | 2.5 - t3          | -   | 2.5 - t3          | -   | clk  |
| 23     | STBI Pulse Width                                                      | 1.5               | -   | 1.5               | -   | clk  |
| 24     | STBO Pulse Width                                                      | 1 CLKO1 -<br>5 ns | -   | 1 CLKO1 -<br>5 ns | -   | -    |
| 25     | Data-Out Setup Time to STBO Low                                       | 2                 | -   | 2                 | -   | clk  |
| 26     | Data-Out Hold Time from STBO High                                     | 5                 | -   | 5                 | -   | clk  |
| 27     | STBI Low to STBO Low (Rx Interlock)                                   | -                 | 2   | -                 | 2   | clk  |
| 28     | STBI Low to STBO High (Tx Interlock)                                  | 2                 | -   | 2                 | -   | clk  |
| 29     | Data-In Setup Time to Clock Low                                       | 20                | -   | 15                | -   | ns   |
| 30     | Data-In Hold Time from Clock Low                                      | 10                | -   | 7.5               | -   | ns   |
|        | Clock High to Data-Out Valid (CPU Writes Data, Control, or Direction) | -                 | 25  | -                 | 25  | ns   |

Note: 1. t3 = spec. 3 on "AC Electrical Specifications Control Timing" on page 17.

# Figure 41. PIP Rx (Interlock Mode)







### Figure 42. PIP Tx (Interlock Mode)







Figure 44. PIP Tx (Pulse Mode)



Figure 45. Parallel I/O Data-in/Data-out Timing Diagram



# Interrupt Controller AC Electrical Specifications

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary. (See Figure 46 and Figure 47).

|        |                                                        | 25.0 MHz |     | 33.34 MHz |     |      |
|--------|--------------------------------------------------------|----------|-----|-----------|-----|------|
| Number | Characteristic                                         | Min      | Мах | Min       | Max | Unit |
| 35     | Port C Interrupt Pulse Width Low (Edge Triggered Mode) | 70       | -   | 55        | -   | ns   |
| 36     | Minimum Time Between Active Edges Port C               | 70       | -   | 55        | -   | clk  |
| 37     | Clock High to TOUT Valid (Slave Mode)                  | -        | 20  | -         | 17  | ns   |
| 38     | Clock High to ROUT Valid (Slave Mode)                  | -        | 20  | -         | 17  | ns   |





#### Figure 46. Interrupts Timing Diagram



#### Figure 47. Slave Mode: Interrupts Timing Diagram



#### **BAUD Rate Generator AC Electrical Specifications**

GND = 0  $V_{DC}$ ,  $T_{C}$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 48).

|        |                         | 25.0 MHz |     | 33.34 MHz |     |      |
|--------|-------------------------|----------|-----|-----------|-----|------|
| Number | Characteristic          | Min      | Max | Min       | Max | Unit |
| 50     | BRGO Rise and Fall Time | -        | 10  | -         | 7.5 | ns   |
| 51     | BRGO Duty Cycle         | 40       | 60  | 40        | 60  | %    |
| 52     | BRGO Cycle              | 40       |     | 30        |     | ns   |

Figure 48. Baud Rate Generator Output Signals



# **Timer Electrical Specifications**

GND = 0  $V_{DC}$ ,  $T_{C}$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 49).

|        |                              | 25.0 MHz 33.34 MHz |     | 25.0 MHz 33.34 |     |     |      |
|--------|------------------------------|--------------------|-----|----------------|-----|-----|------|
| Number | Characteristic               | Symbol             | Min | Max            | Min | Max | Unit |
| 61     | TIN/TGATE Rise and Fall Time | ţ,                 | 10  | -              | 10  | -   | ns   |
| 62     | TIN/TGATE Low Time           | -                  | 1   | -              | 1   | -   | clk  |
| 63     | TIN/TGATE High Time          | -                  | 2   | -              | 2   | -   | clk  |
| 64     | TIN/TGATE Cycle Time         | -                  | 3   | -              | 3   | -   | clk  |
| 65     | CLKO1 High to TOUT Valid     | t <sub>TO</sub>    | 3   | 25             | 3   | 22  | ns   |

#### Figure 49. CPM General-purpose Timers







# **SI Electrical Specifications**

GND = 0  $V_{DC_1}$  T<sub>C</sub> = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 50 to Figure 54).

|                      |                                                                     | 25.0 | MHz  | 33.34 | MHz |        |
|----------------------|---------------------------------------------------------------------|------|------|-------|-----|--------|
| Number               | Characteristic                                                      | Min  | Max  | Min   | Max | Unit   |
| 70 <sup>(1)(3)</sup> | L1RCLK, L1TCLK Frequency (DCS = 0)                                  | -    | 10   | -     | 10  | MHz    |
| 71 <sup>(1)</sup>    | L1RCLK, L1TCLK Width Low (DCS = 0)                                  | P+10 | -    | P+10  | -   | ns     |
| 71A <sup>(2)</sup>   | L1RCLK, L1TCLK Width High (DCS = 0)                                 | P+10 | -    | P+10  | -   | ns     |
| 72                   | L1TXD, L1ST(1-4), L1RQ, L1CLKO Rise/Fall Time                       | -    | 15   | -     | 15  | ns     |
| 73                   | L1RSYNC, L1TSYNC Valid to L1CLK Edge (SYNC Setup Time)              | 20   | -    | 20    | -   | ns     |
| 74                   | L1CLK Edge to L1RSYNC, L1TSYNC Invalid (SYNC Hold Time)             | 35   | -    | 35    | -   | ns     |
| 75                   | L1RSYNC, L1TSYNC Rise/Fall Time                                     | -    | 15   | -     | 15  | ns     |
| 76                   | L1RXD Valid to L1CLK Edge (L1RXD Setup Time)                        | 42   | -    | 42    | -   | ns     |
| 77                   | L1CLK Edge to L1RXD Invalid (L1RXD Hold Time)                       | 35   | -    | 35    | -   | ns     |
| 78                   | L1CLK Edge to L1ST(1-4) Valid                                       | 10   | 45   | 10    | 45  | ns     |
| 78A <sup>(4)</sup>   | L1SYNC Valid to L1ST(1-4) Valid                                     | 10   | 45   | 10    | 45  | ns     |
| 79                   | L1CLK Edge to L1ST(1-4) Invalid                                     | 10   | 45   | 10    | 45  | ns     |
| 80                   | L1CLK Edge to L1TXD Valid                                           | 10   | 65   | 10    | 65  | ns     |
| 80A <sup>(4)</sup>   | L1TSYNC Valid to L1TXD Valid                                        | 10   | 65   | 10    | 65  | ns     |
| 81                   | L1CLK Edge to L1TXD High Impedance                                  | 0    | 42   | 0     | 42  | ns     |
| 82                   | L1RCLK, L1TCLK Frequency (DSC = 1)                                  | -    | 12.5 | -     | 16  | MHz    |
| 83                   | L1RCLK, L1TCLK Width Low (DSC = 1)                                  | P+10 | -    | P+10  | -   | ns     |
| 83A <sup>(2)</sup>   | L1RCLK, L1TCLK Width High (DSC = 1)                                 | P+10 | -    | P+10  | -   | ns     |
| 84                   | L1CLK Edge to L1CLKO Valid (DSC = 1)                                | -    | 30   | -     | 30  | ns     |
| 85 <sup>(3)</sup>    | L1RQ Valid Before Falling Edge of L1TSYNC                           | 1    | -    | 1     | -   | L1TCLK |
| 86 <sup>(3)</sup>    | L1GR Setup Time                                                     | 42   | -    | 42    | -   | ns     |
| 87 <sup>(3)</sup>    | L1RG Hold Time                                                      | 42   | -    | 42    | -   | ns     |
| 88                   | L1CLK Edge to L1SYNC Valid (FSD = 00, CNT = 0000, BYT = 0, DSC = 0) | -    | 0    | -     | 0   | ns     |

Notes: 1. The ratio SyncCLK/L1RC LK must be greater than 2.5/1.

2. Where P = 1/CLKO1. Thus for a 25 MHz CLKO1 rate, P = 40 ns.

3. These specs are valid for IDL mode only.

4. The strobes and Txd on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.

**TS68EN360** 



Figure 50. SI Receive Timing with Normal Clocking (DSC = 0)







Figure 51. SI Receive Timing with Double Speed Clocking (DSC = 1)

TS68EN360



Figure 52. SI Transmit Timing with Normal Clocking (DSC = 0)











Figure 54. IDL Timing SI Transmit Timing with Double Speed Clocking (DSC = 1)

### SCC in NMSI Mode-external Clock Electrical Specifications

GND = 0  $V_{DC}$ ,  $T_{C}$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 55 to Figure 57).

|                    |                                                      | 25.0            | MHz | 33.34           | MHz |      |  |
|--------------------|------------------------------------------------------|-----------------|-----|-----------------|-----|------|--|
| Number             | Characteristic                                       | Min             | Max | Min             | Max | Unit |  |
| 100 <sup>(1)</sup> | RCLK1 and TCLK1 Width High                           | CLKO1           | -   | CLKO1           | -   |      |  |
| 101                | RCLK1 and TCLK1 Width Low                            | CLKO1 +<br>5 ns | -   | CLKO1 +<br>5 ns | -   |      |  |
| 102                | RCLK1 and TCLK1 Rise/Fall Time                       | -               | 15  | -               | 15  | ns   |  |
| 103                | TXD1 Active Delay (From TCLK1 Falling Edge)          | 0               | 50  | 0               | 50  | ns   |  |
| 104                | RTS1 Active/Inactive Delay (From TCLK1 Falling Edge) | 0               | 50  | 0               | 50  | ns   |  |
| 105                | CTS1 Setup Time to TCLK1 Rising Edge                 | 40              | -   | 40              | -   | ns   |  |
| 106                | RXD1 Setup Time to RCLK1 Rising Edge                 | 40              | -   | 40              | -   | ns   |  |
| 107 <sup>(2)</sup> | RXD1 Hold Time from RCLK1 Rising Edge                | 0               | -   | 0               | -   | ns   |  |
| 108                | CD1 Setup Time to RCLK1 Rising Edge                  | 40              | -   | 40              | -   | ns   |  |

Notes: 1. The ratio SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2.25/1.

2. Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as external sync signals.





### SCC in NMSI Mode-internal Clock Electrical Specifications

GND = 0  $V_{dc}$ ,  $T_C$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 55 to Figure 57).

|                    |                                                      | 25.0 MHz |     | 33.34 |     |      |
|--------------------|------------------------------------------------------|----------|-----|-------|-----|------|
| Number             | Characteristic                                       | Min      | Max | Min   | Max | Unit |
| 100 <sup>(1)</sup> | RCLK1 and TCLK1 Frequency                            | 0        | 8.3 | 0     | 11  | MHz  |
| 102                | RCLK1 and TCLK1 Rise/Fall Time                       | -        | -   | -     | -   | ns   |
| 103                | TXD1 Active Delay (From TCLK1 Falling Edge)          | 0        | 30  | 0     | 30  | ns   |
| 104                | RTS1 Active/Inactive Delay (From TCLK1 Falling Edge) | 0        | 30  | 40    | -   | ns   |
| 105                | CTS1 Setup Time to TCLK1 Rising Edge                 | 40       | -   | 40    | -   | ns   |
| 106                | RXD1 Setup Time to RCLK1 Rising Edge                 | 40       | -   | 0     | -   | ns   |
| 107 <sup>(2)</sup> | RXD1 Hold Time from RCLK1 Rising Edge                | 0        | -   | 40    | -   | ns   |
| 108                | CD1 Setup Time to RCLK1 Rising Edge                  | 40       | -   | 0     | 30  | ns   |

Notes: 1. The ratio SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.

2. Also applies to CD and CTS hold time when they are used as external sync signals.

#### Figure 55. SCC NMSI Receive



# **TS68EN360**



### Figure 57. HDLC BUS Timing







# **Ethernet Electrical Specifications**

GND = 0  $V_{dc}$ ,  $T_C$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 58 to Figure 63).

|                    |                                                                 | 25.0            | MHz | 33.34           | MHz |       |
|--------------------|-----------------------------------------------------------------|-----------------|-----|-----------------|-----|-------|
| Number             | Characteristic                                                  | Min             | Max | Min             | Max | Unit  |
| 120                | CLSN Width High                                                 | 40              | -   | 40              | -   | ns    |
| 121                | RCLK1 Rise/Fall Time                                            | -               | 15  | -               | 15  | ns    |
| 122                | RCLK1 Width Low                                                 | CLKO1 +<br>5 ns | -   | CLKO1 +<br>5 ns | -   |       |
| 123 <sup>(1)</sup> | RCLK1 Width High                                                | CLKO1           | -   | CLKO1           | -   |       |
| 124                | RXD1 Setup Time                                                 | 20              | -   | 20              | -   | ns    |
| 125                | RXD1 Hold Time                                                  | 5               | -   | 5               | -   | ns    |
| 126                | RENA Active Delay (from RCLK1 rising edge of the last data bit) | 10              | -   | 10              | -   | ns    |
| 127                | RENA Width Low                                                  | 100             | -   | 100             | -   | ns    |
| 128                | TCLK1 Rise/Fall Time                                            | -               | 15  | -               | 15  | ns    |
| 129                | TCLK1 Width Low                                                 | CLKO1 +<br>5 ns | -   | CLKO1 +<br>5 ns | -   |       |
| 130 <sup>(1)</sup> | TCLK1 Width High                                                | CLKO1           | -   | CLKO1           | -   |       |
| 131                | TXD1 Active Delay (from TCLK1 rising edge)                      | 10              | 50  | 10              | 50  | ns    |
| 132                | TXD1 Inactive Delay (from TCLK1 rising edge)                    | 10              | 50  | 10              | 50  | ns    |
| 133                | TENA Active Delay (from TCLK1 rising edge)                      | 10              | 50  | 10              | 50  | ns    |
| 134                | TENA Inactive Delay (from TCLK1 rising edge)                    | 10              | 50  | 10              | 50  | ns    |
| 135                | RSTRT Active Delay (from TCLK1 falling edge)                    | 10              | 50  | 10              | 50  | ns    |
| 136                | RSTRT Inactive Delay (from TCLK1 falling edge)                  | 10              | 50  | 10              | 50  | ns    |
| 137                | RRJCT Width Low                                                 | 1               | -   | 1               | -   | CLKO1 |
| 138 <sup>(2)</sup> | CLKO1 Low to SDACK Asserted                                     | -               | 20  | -               | 20  | ns    |
| 139 <sup>(2)</sup> | CLKO1 Low to SDACK Negated                                      | -               | 20  | -               | 20  | ns    |

Notes:

SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2.25/1
 SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.

Figure 58. Ethernet Collision Timing



#### Figure 59. Ethernet Receive Timing







- Notes: 1. Transmit clock invert (TCI) bit in GSMR is set.
  - 2. If RENA is deasserted before TENA, or RENA is not asserted at all during transit, then CSL bit is set in the buffer descripto at the end of frame transmission.









Note: Valid for the ethernet protocol only.

#### Figure 62. CAM Interface Reject Timing



Note: Valid for the ethernet protocol only.

Figure 63. SDACK Timing Diagram



Note: SDACKx is asserted when the SDMA writes the received Ethernet frame into memory.

### **SMC Transparent Mode Electrical Specifications**

GND = 0  $V_{DC}$ ,  $T_{C}$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 64).

|                    |                    | 25.0 MHz |     | 33.34 MHz |     |      |
|--------------------|--------------------|----------|-----|-----------|-----|------|
| Number             | Characteristic     | Min      | Max | Min       | Max | Unit |
| 150 <sup>(1)</sup> | SMCLK Clock Period | 100      | -   | 100       | -   | ns   |
| 151                | SMCLK Width Low    | 50       | -   | 50        | -   | ns   |
| 151A               | SMCLK Width High   | 50       | -   | 50        | -   | ns   |

# **SMC Transparent Mode Electrical Specifications**

| $GND = 0 V_{DC}$ , $T_{C} = -55$ to $+125^{\circ}C$ | The electrical specifications in this document are p | oreliminary (See Figure 64). |
|-----------------------------------------------------|------------------------------------------------------|------------------------------|
|                                                     | The electrical opeonication in the accurrent are     |                              |

|        |                                              | 25.0 MHz |     | 33.34 MHz |     |      |
|--------|----------------------------------------------|----------|-----|-----------|-----|------|
| Number | Characteristic                               | Min      | Max | Min       | Max | Unit |
| 152    | SMCLK Rise/Fall Time                         | -        | 15  | -         | 15  | ns   |
| 153    | SMTXD Active Delay (from SMCLK falling edge) | 10       | 50  | 10        | 50  | ns   |
| 154    | SMRXD/SYNC1 Setup Time                       | 20       | -   | 20        | -   | ns   |
| 155    | SMRXD/SYNC1 Hold Time                        | 5        | -   | 5         | -   | ns   |

Note: 1. The ratio SyncCLK/SMCLK must be greater or equal to 2/1SMC Transparent.

#### Figure 64. SMC Transparent



Note: This delay is equal to an integer number of "Character length" clocks.





# **SPI Master Electrical Specifications**

GND = 0 Vdc,  $T_c = -55$  to +125°C. The electrical specifications in this document are preliminary (See Figure 65 and Figure 66).

|        |                                        | 25.0 MHz |      | 33.34 MHz |      |      |
|--------|----------------------------------------|----------|------|-----------|------|------|
| Number | Characteristic                         | Min      | Max  | Min       | Max  | Unit |
| 160    | Master Cycle Time                      | 4        | 1024 | 4         | 1024 | tcyc |
| 161    | Master Clock (SPICLK) High or Low Time | 2        | 512  | 2         | 512  | tcyc |
| 162    | Master Data Setup Time (Inputs)        | 50       | -    | 50        | -    | ns   |
| 163    | Master Data Hold Time (Inputs)         | 0        | -    | 0         | -    | ns   |
| 164    | Master Data Valid (after SPICLK Edge)  | -        | 20   | -         | 20   | ns   |
| 165    | Master Data Hold Time (Outputs)        | 0        | -    | 0         | -    | ns   |
| 166    | Rise Time: Output                      |          | 15   |           | 15   | ns   |
| 167    | Fall Time: Output                      |          | 15   |           | 15   | ns   |

#### **Figure 65.** SPI Master (CP = 0)



Figure 66. SPI Master (CP = 1)



### **SPI Slave Electrical Specifications**

GND = 0  $V_{dc}$ ,  $T_C$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 67 and Figure 68).

|        |                                                             | 25.0 | MHz | 33.34 | MHz |      |
|--------|-------------------------------------------------------------|------|-----|-------|-----|------|
| Number | Characteristic                                              | Min  | Max | Min   | Max | Unit |
| 170    | Slave Cycle Time                                            | 2    | -   | 2     | -   | tcyc |
| 171    | Slave Enable Lead Time                                      |      |     | 15    |     | ns   |
| 172    | 2 Slave Enable Lag Time                                     |      |     | 15    |     | ns   |
| 173    | Slave Clock (SPICLK) High or Low Time                       | 1    | -   | 1     | -   | tcyc |
| 174    | Slave Sequential Transfer Delay (Does Not Require Deselect) | 1    |     | 1     |     | tcyc |
| 175    | Slave Data Setup Time (Inputs)                              | 20   | -   | 20    | -   | ns   |
| 176    | Slave Data Hold Time (Inputs)                               | 20   | -   | 20    | -   | ns   |
| 177    | Slave Access Time                                           |      | 50  |       | 50  | ns   |
| 178    | Slave SPIMISO Disable Time                                  |      | 50  |       | 50  | ns   |
| 179    | Slave Data Valid (after SPICLK Edge)                        | -    | 50  | -     | 50  | ns   |
| 180    | Slave Data Hold Time (Outputs)                              | 0    | -   | 0     | -   | ns   |
| 181    | Rise Time: Input                                            |      | 15  |       | 15  | ns   |
| 182    | Fall Time: Input                                            |      | 15  |       | 15  | ns   |





#### Figure 67. SPI Slave (CP = 0)



Figure 68. SPI Slave (CP = 1)



# **JTAG Electrical Specifications**

GND = 0 Vdc,  $T_c$  = -55 to +125°C. The electrical specifications in this document are preliminary (See Figure 69 and Figure 72).

|        |                                        | 25.0 | MHz | 33.34 | 4 MHz |      |
|--------|----------------------------------------|------|-----|-------|-------|------|
| Number | Characteristic                         | Min  | Max | Min   | Max   | Unit |
|        | TCK Frequency of Operation             | 0    | 25  | 0     | 25    | MHz  |
| 1      | TCK Cycle Time in Crystal Mode         | 40   | -   | 40    | -     | ns   |
| 2      | TCK Clock Pulse Width Measured at 1.5V | 18   | -   | 18    | -     | ns   |
| 3      | TCK rise and Fall Times                | 0    | 3   | 0     | 3     | ns   |
| 6      | Boundary Scan Input Data Setup Time    | 10   | -   | 10    | -     | ns   |
| 7      | Boundary Scan Input Data Hold Time     | 18   | -   | 18    | -     | ns   |
| 8      | TCK Low to Output Data Valid           | 0    | 30  | 0     | 30    | ns   |
| 9      | TCK Low to Output High Impedance       | 0    | 40  | 0     | 40    | ns   |
| 10     | TMS, TDI Data Setup Time               | 10   | -   | 10    | -     | ns   |
| 11     | TMS, TDI Data Hold Time                | 10   | -   | 10    | -     | ns   |
| 12     | TCK Low to TDO Data Valid              | 0    | 20  | 0     | 20    | ns   |
| 13     | TCK Low to TDO High Impedance          | 0    | 20  | 0     | 20    | ns   |
| 14     | TRST Assert Time                       | 100  | -   | 100   | -     | ns   |
| 15     | TRST Setup Time to TCK Low             | 40   | -   | 40    | -     | ns   |

#### Figure 69. Test Clock Input Timing Diagram



Figure 70. TRST Timing Diagram















# 72 **TS68EN360**

# Functional Description

| CPU32+ Core                              | The CPU32+ core is a CPU32 that has been modified to connect directly to the 32-bit IMB and apply the larger bus width. Although the original CPU32 core had a 32-bit internal data path and 32-bit arithmetic hardware, its interface to the IMB was 16 bits. The CPU32+ core can operate on 32-bit extenal operands with one bus cycle. This allows the CPU32+ core to fetch a long-word instruction in one bus cycle an to fetch two word-length instructions in one bus cycle, fillingthe internal instruction queue more quickly. The CPU32+ core can also read and write 32-bits of data in one bus cycle. |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          | Although the CPU32+ instruction timings are improved, its instruction set is identical to that of the CPU32. It will also execute the entire 68000 instruction set. It contains the same background debug mode (BDM) features as the CPU32. No new compilers, assemblers or other software support tools need be implemented for the CPU32+; stan-<br>dard CPU32 tools can be used.                                                                                                                                                                                                                              |
|                                          | The CPU32+ delivers approximately 4.5 MIPS at 25 MHz, based on the standard (accepted) assumption that a 10-MHz 68000 delivers 1 VAX MIPS. If an application requires more performance, the CPU32+ can be disabled, allowing the rest of the QUICC to operate as an intelligent peripheral to a faster processor. The QUICC provides a special mode called TS68040 companion mode to allow it to conveniently interface to members of the TS68040 family. This two-chip solution provides a 22-MIPS performance at 25 MHz.                                                                                       |
|                                          | The CPU32+ also offers automatic byte alignment features that are not offered on the CPU32. These features allow 16- or 32-bit data to be read or written at an odd address. The CPU32+ automatically performs the number of bus cycles required.                                                                                                                                                                                                                                                                                                                                                                |
| System Integration<br>Module (SIM60)     | The SIM60 integrates general-purpose features that would be useful in almost any 32-<br>bit processor system. The term "SIM60" is derived from the QUICC part number,<br>TS68EN360. The SIM60 is an enhanced version of the SIM40 that exists on the<br>TS68332 device.                                                                                                                                                                                                                                                                                                                                          |
|                                          | First, new features, such as a DRAM controller and breakpoint logic, have been added. Second, the SIM40 was modified to support a 32-bit IMB as well as a 32-bit external system bus. Third, new configurations, such as slave mode and internal accesses by an external master, are supported.                                                                                                                                                                                                                                                                                                                  |
|                                          | Although the QUICC is always a 32-bit device internally, it may be configured to operate with a 16-bit data bus. Regardless of the choice of the system bus size, dynamic bus sizing is supported. Bus sizing allows 8-16-, and 32-bit peripherals and memory to exist in the 32-bit system bus mode and 8- and 16-bit peripherals and memory to exist in the 16-bit system bus mode.                                                                                                                                                                                                                            |
| Communications<br>Processor Module (CPM) | <ul> <li>The CPM contains features that allow the QUICC to excel in communications and control applications. These features may be divided into three sub-groups:</li> <li>Communications Processor (CP)</li> <li>Two IDMA Controllers</li> <li>Four General-purpose Timers</li> </ul>                                                                                                                                                                                                                                                                                                                           |



The CP provides the communication features of the QUICC. Included are a RISC processor, four SCCs, two SMCs, one SPI, 2.5K bytes of dual-port RAM, an interrupt controller, a time slot assigner, three parallel ports, a parallel interface port, four independent baud rate generators, and fourteen serial DMA channels to support the SCCs, SMCs, and SPI.

The IDMAs provide two channels of general-purpose DMA capability. They offer highspeed transfers, 32-bit data movement, buffer chaining, and independent request and acknowledge logic. The RISC controller may access the IDMA registers directly in the buffer chaining modes. The QUICC IDMAs are similar to, yet enhancements of, the one IDMA channel found on the TS68302.

The four general-purpose timers on the QUICC are functionally similar to the two general-purpose timers found on the TS68302. However, they offer some minor enhancements, such as the internal cascading of two timers to form a 32-bit timer. The QUICC also contains a periodic interval timer in the SIM60, bringing the total to five on-chip timers.

**Ethernet on QUICC** The Ethernet protocol is available only on the Ethernet version of the QUICC called the TS68EN360. The non-Ethernet version of the QUICC is the MC68360. The term "QUICC" is the overall device name that denotes all versions of the device.

The TS68EN360 is a superset of the MC68360, having the additional option allowing Ethernet operation on any of the four SCCs. Due to performance reason not ass SCCs can be configured as Ethernet controller at the same time. The TS68EN360 is not restricted only to Ethernet operation. HDLC, UART, and other protocols may be used to allow dynamic switching between protocols. See Appendix A Serial Performance for available SCC performance.

When the MODE bits of the SCC GSMR select the Ethernet protocol, then that SCC performs the full set of IEEE 802.3/Ethernet CSMA/CD media access control and channel interface functions (see Figure 73).



#### Figure 73. Ethernet Block Diagram

74 **TS68EN360** 

| Upgrading Designs from           | Since the QUICC is a next-generation TS68302, many designers currently using the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| the TS68302                      | TS68302 may wish to use the QUICC in a follow-on design. The following paragraphs briefly discuss this endeavor in terms of architectural approach, hardware issues, and software issues.                                                                                                                                                                                                                                                                                                                                                                                                     |
| Architectural Approach           | The QUICC is the logical extension of the TS86302, but the overall architecture and phi-<br>losophy of the TS86302 design remains intact in the QUICC. The QUICC keeps the best<br>features of the TS86302, while making the changes required to provide for the<br>increased flexibility, integration, and performance requested by customers. Because the<br>CPM is probably the most difficult module to learn, anyone who has used the TS86302<br>can easily become familiar with the QUICC since the CPM architectural approach<br>remains intact.                                       |
|                                  | The most significant architectural change made on the QUICC was the translation of the design into the standard 68300 family IMB architecture, resulting in a faster CPU and different system integration features.                                                                                                                                                                                                                                                                                                                                                                           |
|                                  | Although the features of the SIM60 do not exactly correspond to those of the TS86302 SIM, they are very similar.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                  | Because of the similarity of the QUICC SIM60 and CPU to other members of the 68300 family, such as the TS68332, previous users of these devices wil be comfortable with these same features on the QUICC.                                                                                                                                                                                                                                                                                                                                                                                     |
| Hardware Compatibility<br>Issues | The following list summarizes the hardware differences between the TS86302 and the QUICC:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                  | <ul> <li>Pinout – The pinout is not the same. The QUICC has 240 pins; the TS86302 has<br/>132 pins.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                  | Package – Both devices offer PGA and PQFP packages. However, the QUICC QFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                  | package has a 20-mil pitch; whereas, the TS86302 QFP package has a 25-mil<br>pitch.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                  | <ul> <li>pitch.</li> <li>System Bus – The system bus signals now look like those of the TS68020 as opposed to those of the 68000. It is still possible to interface 68000 peripherals to</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                           |
|                                  | <ul> <li>pitch.</li> <li>System Bus – The system bus signals now look like those of the TS68020 as opposed to those of the 68000. It is still possible to interface 68000 peripherals to the QUICC, utilizing the same techniques used to interface them to a TS68020.</li> <li>System Bus in Slave Mode – A number of QUICC pins take on new functionality in slave mode to support an external TS68EC040. On the TS68302, the pin names</li> </ul>                                                                                                                                          |
|                                  | <ul> <li>pitch.</li> <li>System Bus – The system bus signals now look like those of the TS68020 as opposed to those of the 68000. It is still possible to interface 68000 peripherals to the QUICC, utilizing the same techniques used to interface them to a TS68020.</li> <li>System Bus in Slave Mode – A number of QUICC pins take on new functionality in slave mode to support an external TS68EC040. On the TS68302, the pin names generally remained the same in slave mode.</li> <li>Peripheral Timing – The external timings of the peripherals (SCCs, timers, etc.) are</li> </ul> |



# **Software Compatibility Issues** The following list summarizes the major software differences between the TS68302 and the QUICC:

- Since the CPU32+ is a superset of the 68000 instruction set, all previously written code will run. However, if such code is accessing the TS68302 peripherals, it will require some modification.
- The QUICC contains an 8-Kbyte block of memory as opposed to a 4-Kbyte block on the TS68302. The register addresses within that memory map are different.
- The code used to initialize the system integration features of the TS68302 has to be modified to write the corresponding features on the QUICC SIM60.
- As much as possible, QUICC CPM features were made identical to those of the TS68302 CP. The most important benefit is that the code flow (if not the code itself) will port easily from the TS68302 to the QUICC. The nuances learned from the TS68302 will still be useful in the QUICC.
- Although the registers used to initialize the QUICC CPM are new (for example, the SCM on the TS68302 is replaced with the GSMR and PSMR on the QUICC), most registers retain their original purpose such as the SCC event, SCC mask, SCC status, and command registers. The parameter RAM of the SCCs is very similar, and most parameter RAM register names and usage are retained. More importantly, the basic structure of a buffer descriptor (BD) on the QUICC is identical to that of the TS68302, except for a few new bit functions that were added. (In a few cases, a bit in a BD status word had to be shifted.)
- When porting code from the TS68302 CP to the QUICC CPM, the software writer may find that the QUICC has new options to simplify what used to be a more codeintensive process. For specific examples, see the INIT TX AND RX PARAMETERS, GRACEFUL STOP TRANSMIT, and CLOSE BD commands.

# Preparation for Delivery

| Packaging                 | Microcircuits are prepared for delivery in accordance with MIL-PRF-38535 or Atmel standards.                                                                                                                                                                                           |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certificate of Compliance | Atmel offers a certificate of compliances with each shipment of parts, affirming the prod-<br>ucts are in compliance either with MIL-STD-883 or Atmel standard and guarantying the<br>parameters not tested at temperature extremes for the entire temperature range.                  |
| Handling                  | MOS devices must be handled with certain pecautions to avoid damage due to accu-<br>mulation of static charge. Input protection devices have been designed in the chip to<br>minimize the effect of this static buildup. However, the following handling practices are<br>recommended: |
|                           | a) Devices should be handled on benches with conductive and grounded surfaces.                                                                                                                                                                                                         |
|                           | b) Ground test equipment, tools and operator.                                                                                                                                                                                                                                          |
|                           | c) Do not handle devices by the leads.                                                                                                                                                                                                                                                 |
|                           | d) Store devices in conductive foam or carriers.                                                                                                                                                                                                                                       |
|                           | e) Avoid use of plastic, rubber, or silk in MOS areas.                                                                                                                                                                                                                                 |
|                           | f) Maintain relative humidity above 50% if practical.                                                                                                                                                                                                                                  |

# Package Mechanical Data

# 241-pin – PGA



|     | Inches M |             | Millin | neters |
|-----|----------|-------------|--------|--------|
| Dim | Min      | Max         | Min    | Max    |
| А   | 1.840    | 1.880       | 46.74  | 47.75  |
| С   | 0.110    | 0.140       | 2.79   | 3.56   |
| D   | 0.016    | 0.020       | 0.41   | 0.51   |
| Е   | 0.045    | 0.055       | 1.143  | 1.4    |
| F   | 0.045    | 0.055       | 1.143  | 1.4    |
| G   | 0.100    | 0.100 BASIC |        | BASIC  |
| К   | 0.150    | 0.170       | 3.81   | 4.32   |







#### 240-pin - CERQUAD



AB

 $\backslash 2$ 

0.95 REF

**7**°

1°

**7**°

0.037 REF

1°

<sup>6.</sup> Dimensions A and B define maximum ceramic body dimensions including glass protrusion and top and bottom mismatch.

# **Ordering Information**

# **Hi-REL Product**

| Commercial Atmel<br>Part-Number | Norms       | Package        | Temperature<br>Range Tc (°C) | Frequency<br>(MHz) | Drawing Number  |
|---------------------------------|-------------|----------------|------------------------------|--------------------|-----------------|
| TS68EN360MRB/C25L               | MIL-STD-883 | PGA 241 Gold   | -55/+125                     | 25                 | -               |
| TS68EN360MRB/C33L               | MIL-STD-883 | PGA 241 Gold   | -55/+125                     | 33                 | -               |
| TS68EN360MR1B/C25L              | MIL-STD-883 | PGA 241 Tinned | -55/+125                     | 25                 | -               |
| TS68EN360MR1B/C33L              | MIL-STD-883 | PGA 241 Tinned | -55/+125                     | 33                 | -               |
| TS68EN360MAB/C25L               | MIL-STD-883 | CERQUAD 240    | -55/+125                     | 25                 | -               |
| TS68EN360MAB/C33L               | MIL-STD-883 | CERQUAD 240    | -55/+125                     | 33                 | -               |
| TS68EN360DES01MXCL              | DSCC        | PGA 241 Gold   | -55/+125                     | 25                 | 5962-9760701MXC |
| TS68EN360DES02MXCL              | DSCC        | PGA 241 Gold   | -55/+125                     | 33                 | 5962-9760702MXC |
| TS68EN360DES01MXAL              | DSCC        | PGA 241 Tinned | -55/+125                     | 25                 | 5962-9760701MXA |
| TS68EN360DES02MXAL              | DSCC        | PGA 241 Tinned | -55/+125                     | 33                 | 5962-9760702MXA |
| TS68EN360DES01MYAL              | DSCC        | CERQUAD 240    | -55/+125                     | 25                 | 5962-9760701MYA |
| TS68EN360DES02MYAL              | DSCC        | CERQUAD 240    | -55/+125                     | 33                 | 5962-9760702MYA |

# **Standard Product**

| Commercial Atmel<br>Part-Number | Norms          | Package     | Temperature<br>Range Tc (°C) | Frequency<br>(MHz) | Drawing Number |
|---------------------------------|----------------|-------------|------------------------------|--------------------|----------------|
| TS68EN360VR25L                  | Atmel Standard | PGA 241     | -40/+85                      | 25                 | Internal       |
| TS68EN360MR25L                  | Atmel Standard | PGA 241     | -55/+125                     | 25                 | Internal       |
| TS68EN360VA25L                  | Atmel Standard | CERQUAD 240 | -40/+85                      | 25                 | Internal       |
| TS68EN360MA25L                  | Atmel Standard | CERQUAD 240 | -55/+125                     | 25                 | Internal       |
| TS68EN360VR33L                  | Atmel Standard | PGA 241     | -40/+85                      | 33                 | Internal       |
| TS68EN360MR33L                  | Atmel Standard | PGA 241     | -55/+125                     | 33                 | Internal       |
| TS68EN360VA33L                  | Atmel Standard | CERQUAD 240 | -40/+85                      | 33                 | Internal       |
| TS68EN360MA33L                  | Atmel Standard | CERQUAD 240 | -55/+125                     | 33                 | Internal       |











#### **Atmel Headquarters**

*Corporate Headquarters* 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

*Memory* Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Microcontrollers Atmel Corporate 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 436-4270 FAX 1(408) 436-4314

Atmel Nantes La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

ASIC/ASSP/Smart Cards Atmel Rousset Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Atmel Smart Card ICs Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 **RF**/Automotive

Atmel Heilbronn Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

Atmel Colorado Springs 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Atmel Grenoble Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expessly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® is the registered trademarks of Atmel.

Other terms and product names may be the trademarks of others.

# TS68EN360

2113A-HIREL-03/02 0M

