ITS4060S-SJ-N Smart High-Side NMOS-Power Switch Data Sheet Rev 1.0, 2012-09-01 Standard Power #### **Smart High-Side NMOS-Power Switch** ITS4060S-SJ-N #### 1 Overview #### **Features** - · CMOS compatible input - Switching all types of resistive, inductive and capacitive loads - · Fast demagnetization of inductive loads - Very low standby current - Optimized Electromagnetic Compatibility (EMC) - · Overload protection - · Current limitation - Short circuit protection - · Thermal shutdown with restart - Overvoltage protection (including load dump) - Reverse battery protection with external resistor - · Loss of GND and loss of Vbb protection - Electrostatic Discharge Protection (ESD) - Green Product (RoHS compliant) ITS4060S-SJ-N is not qualified and manufactured according to the requirements of Infineon Technologies with regards to automotive and/or transportation applications. The ITS4060S-SJ-N is a protected single channel Smart High-Side NMOS-Power Switch in a PG-DSO-8 package with charge pump and CMOS compatible input. The device is monolithically integrated in Smart technology. #### **Product Summary** Overvoltage protection $V_{\rm SAZmin}$ = 41V Operating voltage range: 5V < $V_{\rm S}$ < 34V On-state resistance $R_{\rm DSON}$ = typ 50m $\Omega$ Nominal load current $I_{\rm LNOM}$ = 2.6A Operating Temperature range: Tj = -40°C to 125°C Standby Current: $I_{\text{SSTB}}$ = 15 $\mu$ A #### **Application** - All types of resistive, inductive and capacitive loads - Power switch for 12V and 24V DC applications with CMOS compatible control interface - Driver for electromagnetic relays - Power managment for high-side-switching with low current consumption in OFF-mode | Туре | Package | Marking | |---------------|----------|---------| | ITS4060S-SJ-N | PG-DSO-8 | 1060SN | PG-DSO-8 **Block Diagram and Terms** ## 2 Block Diagram and Terms Figure 1 Block diagram Figure 2 Terms - parameter definition **Pin Configuration** # 3 Pin Configuration ## 3.1 Pin Assignment Figure 3 Pin configuration top view, PG-DSO-8 #### 3.2 Pin Definitions and Functions | Pin | Symbol | Function | |------------|--------|--------------------------------------------------------------------------------------------------------------| | 1 | GND | Logic ground | | 2 | IN | Input, controles the power switch; the powerswitch is ON when high | | 3 | OUT | Output to the load | | 4 | NC | Not connected | | 5, 6, 7, 8 | VS | Supply voltage (design the wiring for the maximum short circuit current and also for low thermal resistance) | **General Product Characteristics** #### 4 General Product Characteristics ## 4.1 Absolute Maximum Ratings Table 1 Absolute maximum ratings $^{1)}$ at $T_{\rm j}$ = 25°C unless otherwise specified. Currents flowing into the device unless otherwise specified in chapter "Block Diagram and Terms" | Parameter | Symbol | | Value | S | Unit | Note /<br>Test Condition | Number | |------------------------------------------------------------------------|--------------------|------|-------|-----------------|------|-----------------------------------------------------|--------| | | | Min. | Тур. | Max. | | | | | Supply voltage VS | | | 1 | | | | 1 | | Voltage | $V_{S}$ | _ | _ | 40 | V | | 4.1.1 | | Voltage for short circuit protection | $V_{SSC}$ | _ | _ | 36 | V | $-40^{\circ}\text{C} < T_{j} < 150^{\circ}\text{C}$ | 4.1.2 | | Output stage OUT | | | | | | | | | Output Current; (Short circuit current see electrical characteristics) | $I_{OUT}$ | _ | _ | self<br>limited | A | | 4.1.3 | | Input IN | | | | | | | | | Voltage | $V_{IN}$ | -10 | _ | 16 | V | | 4.1.4 | | Current | $I_{IN}$ | -5 | _ | 5 | mA | | 4.1.5 | | Temperatures | | | · | | | | | | Junction Temperature | $T_{j}$ | -40 | _ | 125 | °C | | 4.1.6 | | Storage Temperature | $T_{\mathrm{stg}}$ | -55 | _ | 125 | °C | | 4.1.7 | | Power dissipation | | | | | | | | | Ta = 25 °C <sup>2)</sup> | $P_{\text{tot}}$ | _ | _ | 1.5 | W | | 4.1.8 | | Inductive load switch-off energy dis | sipation | | • | | * | | • | | Tj = 125 °C; $V_S$ =13.5V; IL= 1.5A <sup>3)</sup> | $E_{AS}$ | _ | _ | 900 | mJ | single pulse | 4.1.9 | | ESD Susceptibility | | • | • | | • | • | • | | ESD susceptibility (input pin) | $V_{ESD}$ | -1 | _ | 1 | kV | HBM <sup>4)</sup> | 4.1.10 | | ESD susceptibility (all other pins) | $V_{ESD}$ | -5 | _ | 5 | kV | HBM <sup>4)</sup> | 4.1.11 | <sup>1)</sup> Not subject to production test, specified by design Note: Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" the normal operating range. Protection functions are neither designed for continuous nor repetitive operation. <sup>2)</sup> Device on 50mm\*50mm\*1.5mm epoxy PCB FR4 with 6 cm2 (one layer, 70mm thick) copper area for Vbb connection. PCB is vertical without blown air <sup>3)</sup> Not subject to production test, specified by design <sup>4)</sup> ESD susceptibility HBM according to EIA/JESD 22-A 114. #### **General Product Characteristics** #### 4.2 Functional Range Table 2 Functional Range | Parameter | Symbol | Values | | Unit | Note / | Number | | |---------------------------|---------|--------|------|------|--------|------------------------|-------| | | | Min. | Тур. | Max. | | Test Condition | | | Nominal Operating Voltage | $V_{S}$ | 5 | _ | 34 | V | $V_{\rm S}$ increasing | 4.2.1 | Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. #### 4.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Table 3 Thermal Resistance<sup>1)</sup> | Parameter | Symbol | | Values | 3 | Unit | Note /<br>Test Condition | Number | |---------------------------------------------------------------------|------------------------------|------|--------|------|------|--------------------------|--------| | | | Min. | Тур. | Max. | | | | | Thermal Resistance - Junction to pin5 | $R_{ m thj-pin5}$ | - | 26.7 | _ | K/W | | 4.3.1 | | Thermal Resistance - Junction to Ambient - 1s0p, minimal footprint | $R_{ m thJA\_1s0p}$ | _ | 140.1 | _ | K/W | 2) | 4.3.2 | | Thermal Resistance - Junction to Ambient - 1s0p, 300mm <sup>2</sup> | R <sub>thJA_1s0p_300mm</sub> | _ | 85.8 | _ | K/W | 3) | 4.3.3 | | Thermal Resistance - Junction to Ambient - 1s0p, 600mm² | R <sub>thJA_1s0p_600mm</sub> | _ | 74.7 | _ | K/W | 4) | 4.3.4 | | Thermal Resistance - Junction to Ambient - 2s2p | $R_{\mathrm{thJA\_2s2p}}$ | _ | 78.2 | _ | K/W | 5) | 4.3.5 | | Thermal Resistance - Junction to Ambient with thermal vias - 2s2p | R <sub>thJA_2s2p</sub> | - | 76.6 | _ | K/W | 6) | 4.3.6 | - 1) Not subject to production test, specified by design - 2) Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-3 at natural convection on FR4 1s0p board, footprint; the Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 1x 70 $\mu$ m Cu. - 3) Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-3 at natural convection on FR4 1s0p board, Cu, 300mm<sup>2</sup>; the Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 1x 70µm Cu. - 4) Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-3 at natural convection on FR4 1s0p board, 600mm<sup>2</sup>; the Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 1x 70 $\mu$ m Cu. - 5) Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). - 6) Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board with two thermal vias; the Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70μm Cu, 2 x 35μm Cu. The diameter of the two vias are equal 0.3mm and have a plating of 25um with a copper heatsink area of 3mm x 2mm). JEDEC51-7: The two plated-through hole vias should have a solder land of no less than 1.25 mm diameter with a drill hole of no less than 0.85 mm diameter. Data Sheet 6 Rev 1.0, 2012-09-01 **Electrical Characteristics** ## **5** Electrical Characteristics Table 4 $V_s$ =13.5V; Tj = -40°C to 125°C; all voltages with respect to ground. Currents flowing into the device unless otherwise specified in chapter "Block Diagram and Terms". Typical values at $V_s$ = 13.5V, $T_i$ = 25°C | Parameter | Symbol | Values | | | Unit | Note / | Number | |------------------------------------------------------------------------------------------------------------|------------------|---------|--------|------|------|------------------------------------------------------------------------------------------------------|--------| | | | Min. | Тур. | Max. | | Test Condition | | | Powerstage | 1 | 1 | 1 | 1 | | | 1 | | NMOS ON Resistance | $R_{DSON}$ | _ | 50 | 60 | mΩ | $I_{\rm OUT}$ = 2A; $T_{\rm j}$ = 25°C;<br>9V < $V_{\rm S}$ < 34V;<br>$V_{\rm IN}$ = 5V | 5.0.1 | | NMOS ON Resistance | $R_{DSON}$ | _ | 95 | 120 | mΩ | $I_{\text{OUT}}$ = 2A; $T_{\text{j}}$ = 125°C;<br>9V < $V_{\text{S}}$ < 34V;<br>$V_{\text{IN}}$ = 5V | 5.0.2 | | Nominal Load Current;<br>device on PCB <sup>1)</sup> | $I_{LNOM}$ | 2.6 | 3.1 | _ | Α | T <sub>pin5</sub> = 85°C | 5.0.3 | | Timings of Power Stages <sup>2)</sup> | 11 | | | " | " | | 11 | | Turn ON Time(to 90% of $V_{\rm out}$ ); L to H transition of $V_{\rm IN}$ | t <sub>ON</sub> | _ | 90 | 180 | μs | $V_{\rm S}$ =13.5V; $R_{\rm L}$ = 47 $\Omega$ | 5.0.4 | | Turn OFF Time (to 10% of $V_{\rm out}$ ); H to L transition of $V_{\rm IN}$ | $t_{OFF}$ | - | 110 | 230 | μs | $V_{\rm S}$ =13.5V; $R_{\rm L}$ = 47 $\Omega$ | 5.0.5 | | ON-Slew Rate (10 to 30% of $V_{\rm out}$ ); L to H transition of $V_{\rm IN}$ | SR <sub>ON</sub> | - | 0.7 | 1.5 | V/µs | $V_{\rm S}$ =13.5V; $R_{\rm L}$ = 47 $\Omega$ | 5.0.6 | | OFF-Slew Rate; $dV_{\rm OUT}/dt_{\rm ON}$ (70 to 40% of $V_{\rm out}$ ); H to L transition of $V_{\rm IN}$ | $SR_{OFF}$ | _ | 0.7 | 1.5 | V/µs | $V_{\rm S}$ =13.5V; $R_{\rm L}$ = 47 $\Omega$ | 5.0.7 | | Under voltage lockout (charge pu | mp start- | stop-re | start) | | 1 | | П | | Supply undervoltage; charge pump stop voltage | $V_{SUV}$ | _ | _ | 5.5 | V | $V_{\mathrm{S}}$ decreasing | 5.0.8 | | Supply startup voltage; Charge pump restart voltage | $V_{SSU}$ | _ | 4.0 | 5.5 | V | $V_{\rm S}$ increasing | 5.0.9 | | Current consumption | П | | " | | 1 | | Ш | | Operating current | $I_{GND}$ | _ | 8.0 | 1.5 | mA | $V_{IN}$ = 5V | 5.0.10 | | Standby current | $I_{SSTB}$ | _ | _ | 10 | μA | $V_{\text{IN}}$ = 0V; $V_{\text{OUT}}$ = 0V<br>-40°C < $T_{\text{j}}$ < 85°C | 5.0.11 | | Standby current | $I_{SSTB}$ | - | - | 15 | μΑ | $V_{\text{IN}}$ = 0V; $V_{\text{OUT}}$ = 0V<br>$T_{\text{i}}$ = 125°C | 5.0.12 | | Output leakage current | $I_{OUTLK}$ | _ | _ | 5 | μΑ | $V_{\text{IN}}$ = 0V; $V_{\text{OUT}}$ = 0V | 5.0.13 | | Protection functions 3) | 1 | + | | · · | + | • | 1 | | Initial peak short circuit current limit | $I_{LSCP}$ | _ | _ | 28 | А | $T_{\rm j}$ = -40°C; $V_{\rm S}$ = 20V<br>$V_{\rm IN}$ = 5.0V; $t_{\rm m}$ =150 $\mu$ s | 5.0.14 | | Initial peak short circuit current limit | $I_{LSCP}$ | _ | 17 | _ | A | $T_{\rm j}$ = 25°C; $V_{\rm S}$ = 20V<br>$V_{\rm IN}$ = 5.0V; $t_{\rm m}$ =150 $\mu$ s | 5.0.15 | | Initial peak short circuit current limit | $I_{LSCP}$ | 9 | _ | _ | A | $T_{\rm j}$ =125°C; $V_{\rm S}$ = 20V<br>$V_{\rm IN}$ = 5.0V; $t_{\rm m}$ =150 $\mu$ s | 5.0.16 | **Electrical Characteristics** Table 4 $V_{\rm S}$ =13.5V; Tj = -40°C to 125°C; all voltages with respect to ground. Currents flowing into the device unless otherwise specified in chapter "Block Diagram and Terms". Typical values at $V_{\rm S}$ = 13.5V, $T_{\rm i}$ = 25°C | Parameter | Symbol | | Value | S | Unit | Note /<br>Test Condition | Number | |------------------------------------------------------------------------------------------|-------------|------|-------|------|------|------------------------------------------------------------------|--------| | | | Min. | Тур. | Max. | | | | | Repetitive short circuit current limit $T_j$ = $T_{j\text{Trip}}$ ; see timing diagrams | $I_{LSCR}$ | _ | 12 | _ | А | V <sub>IN</sub> = 5.0V | 5.0.17 | | Output clamp at $V_{\rm OUT}$ = $V_{\rm S}$ - $V_{\rm DSCL}$ (inductive load switch off) | $V_{DSCL}$ | 41 | 47 | _ | V | $I_{\rm S}$ = 4mA | 5.0.18 | | Overvoltage protection $V_{\text{OUT}} = V_{\text{S}} - V_{\text{ONCL}}$ | $V_{SAZ}$ | 41 | _ | _ | V | $I_{\rm S}$ = 4mA | 5.0.19 | | Thermal overload trip temperature | $T_{jTrip}$ | 150 | _ | - | °C | | 5.0.20 | | Thermal hysteresis | $T_{HYS}$ | _ | 10 | _ | K | | 5.0.21 | | Reverse Battery <sup>4)</sup> | • | | | · | | | | | Continuous reverse battery voltage | $V_{SREV}$ | - 32 | _ | _ | V | | 5.0.22 | | Forward voltage of the drain-source reverse diode | $V_{FDS}$ | _ | 600 | _ | mV | $I_{\rm FDS}$ = 200mA;<br>$V_{\rm IN}$ = 0V; $T_{\rm j}$ = 125°C | 5.0.23 | | Input interface; pin IN | | | | | | | | | Input turn-ON threshold voltage | $V_{INON}$ | 2.2 | _ | | V | | 5.0.24 | | Input turn-OFF threshold voltage | $V_{INOFF}$ | | _ | 0.8 | V | | 5.0.25 | | Input threshold hysteresis | $V_{INHYS}$ | _ | 0.3 | _ | V | | 5.0.26 | | Off state input current | $I_{INOFF}$ | 1 | _ | 30 | μΑ | $V_{IN} = 0.7 V$ | 5.0.27 | | On state input current | $I_{INON}$ | 1 | _ | 30 | μΑ | $V_{IN} = 5.0 \text{V}$ | 5.0.28 | | Input resistance | $R_{IN}$ | 1.5 | 3.5 | 5.0 | kΩ | | 5.0.29 | <sup>1)</sup> Device on 50mm x 50mm x 1,5mm epoxy FR4 PCB with 6cm² (one layer copper 70um thick) copper area for supply voltage connection. PCB in vertical position without blown air. - 2) Timing values only with high slewrate input signal; otherwise slower. - 3) Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. - 4) Requires a 150W resistor in GND connection. The reverse load current trough the intrinsic drain-source diode of the power-MOS has to be limited by the connected load. Power dissipation is higher compared to normal operation due to the votage drop across the drain-source diode. The temperature protection is not functional during reverse current operation! Input current has to be limited (see max ratings). Data Sheet 8 Rev 1.0, 2012-09-01 ## **6** Typical Performance Graphs #### **Typical Characterisitics** # Transient Thermal Impedance $Z_{\rm thJA}$ versus Pulse Time $t_{\rm p}$ @ 6cm² heatsink area # On-Resistance $R_{\rm DSON}$ versus Junction Temperature $T_{\rm i}$ # Transient Thermal Impedance $Z_{thJA}$ versus Pulse Time $t_p$ @ min footprint On-Resistance $R_{\mathrm{DSON}}$ versus Supply Voltage $V_{\mathrm{S}}$ #### **Typical Characterisitics** # Switch ON Time $t_{\rm ON}$ versus Junction Temperature $T_{\rm i}$ ON Slewrate $SR_{ON}$ versus Junction Temperature $T_i$ Switch OFF Time $t_{\text{OFF}}$ versus Junction Temperature $T_{\text{i}}$ OFF Slewrate $SR_{\text{OFF}}$ versus Junction Temperature $T_{\text{i}}$ #### **Typical Characterisitics** # Standby Current $I_{\rm SSTB}$ versus Junction Temperature $T_{\rm i}$ Output Leakage current $I_{\rm OUTLK}$ versus Junction Temperature $T_{\rm i}$ Initial Peak Short Circuit Current Limt $I_{\rm LSCP}$ versus Junction Temperature $T_{\rm i}$ Initial Short Circuit Shutdown time $t_{\rm SCOFF}$ versus Junction Temperature $T_{\rm i}$ #### **Typical Characterisitics** # Input Current Consumption $I_{\rm IN}$ versus Junction Temperature $T_{\rm j}$ Input Threshold voltage $V_{\mathrm{INH,L}}$ versus Junction Temperature $T_{\mathrm{i}}$ # Input Current Consumption $I_{\mathrm{IN}}$ versus Input voltage $V_{\mathrm{IN}}$ Input Threshold voltage $V_{\mathrm{INH,L}}$ versusSupply Voltage $V_{\mathrm{S}}$ #### **Typical Characterisitics** # Max. allowable Load Inductance L versus Load current $I_{\rm L}$ # Max. allowable Inductive single pulse Switch-off Energy $E_{\rm AS}$ versus Load current $I_{\rm L}$ ## 7 Application Information ### 7.1 Application Diagram The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty for a certain functionality, condition or quality of the device. Figure 4 Application Diagram The ITS4060S-SJ-N can be connected directly to a supply network. It is recommended to place a ceramic capacitor (e.g. $C_S = 220nF$ ) between supply and GND of the ECU to avoid line disturbances. Wire harness inductors/resistors are sketched in the application circuit above. The complex load (resistive, capacitive or inductive) must be connected to the output pin OUT. A built-in current limit protects the device against destruction. The ITS4060S-SJ-N can be switched on and off with standard logic ground related logic signal at pin IN. In standby mode (IN=L) the ITS4060S-SJ-N is deactivated with very low current consumption. The output voltage slope is controlled during on and off transistion to minimize emissions. Only a small ceramic capacitor COUT=1nF is recommended to attenuate RF noise. In the following chapters the main features, some typical waverforms and the protection behaviour of the ITS4060S-SJ-N is shown. For further details please refer to application notes on the Infineon homepage. #### 7.2 Special Feature Description ITS4060S-SJ-N #### Supply over voltage: # V<sub>Batt</sub> ZL If over-voltage is applied to the V<sub>S</sub>-Pin: Voltage is limited to $V_{\mbox{\scriptsize ZDSAZ}}$ ; current can be calculated: GND $I_{ZDSAZ} = (V_S - V_{ZDSAZ}) / R_{GND}$ A typical value for RGND is $150\Omega$ . In case of ESD pulse on the input pin there is in both polarities a peak current $I_{INpeak} \sim V_{ESD}$ / $R_{IN}$ #### Supply reverse voltage: If reverse voltage is applied to the device: 1.) Current via load resistance RL: $I_{Rev1} = (V_{Rev} - V_{FDS}) / R_{L}$ 2.) Current via Input pin IN and dignostic pin ST: $I_{Rev2} = I_{ST} + I_{IN} \sim (V_{Rev} - V_{CC})/R_{IN} + (V_{Rev} - V_{CC})/R_{ST1,2}$ Current $I_{ST}$ must be limited with the extrernal series resistor $R_{STS}$ . Both currents will sum up to: $$I_{Rev} = I_{Rev1} + I_{Rev2}$$ #### Drain-Source power stage clamper V<sub>DSCL</sub>: When an inductive load is switched off a current path must be established until the current is sloped down to zero (all energy removed from the inductive load). For that purpose the series combination $Z_{\text{DSCL}}$ is connected between Gate and Drain of the power DMOS acting as an active clamp. When the device is switched off, the voltage at OUT turns negative until $V_{DSCL}$ is reached. The voltage on the inductive load is the difference between $V_{\text{DSCL}}$ and $V_{\text{S}}.$ #### **Energy calculation:** Energy stored in the load inductance is given by : $E_L = I_L^{2*}L/2$ While demagnetizing the load inductance the energy dissipated by the Power-DMOS is: $$E_{AS} = E_S + E_L - E_R$$ With an approximate solution for $R_L = 0\Omega$ : $$E_{AS} = \frac{1}{2} * L * I_{L}^{2} * \{(1 - V_{S} / (V_{S} - V_{DSCL}))\}$$ Figure 5 Special feature description ## 7.3 Typical Application Waveforms Figure 6 Typical application waveforms of the ITS4060S-SJ-N #### 7.4 Protection Behavior Figure 7 Protective behaviour of the ITS4060S-SJ-N Package outlines and footprint ## 8 Package outlines and footprint Figure 8 PG-DSO-8 (Plastic Dual Small Outline Package, RoHS-Compliant) To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020 **Revision History** ## 9 Revision History | Revision | Date | Changes | |----------|----------|-------------------| | V 1.0 | 12-09-01 | Datasheet release | | | | | | | | | | | | | #### **Trademarks of Infineon Technologies AG** AURIXTM, C166TM, Canpaktm, CIPOSTM, CIPURSETM, Econopacktm, CoolMostm, CoolSettm, Corecontroltm, Crossavetm, Davetm, DI-Poltm, EasyPIMTM, Econobridgetm, Econopualtm, Econopimtm, Econopacktm, Eicedrivertm, eupectm, Fcostm, Hitfettm, Hybridpacktm, I²rftm, Isofacetm, Isopacktm, MIPaqtm, Modstacktm, my-dtm, NovalithIctm, OptiMostm, Origatm, Powercodetm; Primariontm, Primariontm, Primariontm, Primariontm, Primariontm, Primariontm, Sipuriontm, Sipurio #### **Other Trademarks** Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited. Last Trademarks Update 2011-11-11 Edition 2012-09-01 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.