# 4-Mbit (256K × 18) Pipelined SRAM with NoBL™ Architecture #### **Features** - Pin compatible and functionally equivalent to ZBT™ devices - Internally self-timed output buffer control to eliminate the need to use OE - Byte write capability - 256K × 18 common I/O architecture - 3.3 V core power supply (V<sub>DD</sub>) - 2.5 V/3.3 V I/O power supply (V<sub>DDQ</sub>) - Fast clock-to-output times □ 4.0 ns (for 133-MHz device) - Clock enable (CEN) pin to suspend operation - Synchronous self-timed writes - Asynchronous output enable (OE) - Available in Pb-free 100-pin TQFP package - Burst capability linear or interleaved burst order - ZZ sleep mode option and stop clock option ## **Functional Description** The CY7C1352G is a 3.3 V, 256K × 18 synchronous-pipelined burst SRAM designed specifically to support unlimited true back-to-back read/write operations without the insertion of wait states. The CY7C1352G is equipped with the advanced No Bus Latency (NoBL ) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent write/read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the clock enable (CEN) signal, which, when deasserted, suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 4.0 ns (133-MHz device). $\underline{\text{Write}}$ operations are controlled by the two byte write select $(\overline{\text{BW}}_{[A:B]})$ and a write enable $(\overline{\text{WE}})$ input. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output tri-state control. In order to avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence. For a complete list of related documentation, click here. ### **Selection Guide** | Description | 133 MHz | Unit | |------------------------------|---------|------| | Maximum access time | 4.0 | ns | | Maximum operating current | 225 | mA | | Maximum CMOS standby current | 40 | mA | Errata: For information on silicon errata, see "Errata" on page 19. Details include trigger conditions, devices affected, and proposed workaround. Revised November 3, 2016 ## Logic Block Diagram - CY7C1352G ## **Contents** | Pin Configuration | 4 | |------------------------------------|----| | Pin Definitions | 5 | | Functional Overview | 7 | | Single Read Accesses | 7 | | Burst Read Accesses | 7 | | Single Write Accesses | 7 | | Burst Write Accesses | 7 | | Sleep Mode | 8 | | Interleaved Burst Address Table | 8 | | Linear Burst Address Table | 8 | | ZZ Mode Electrical Characteristics | 8 | | Truth Table | 9 | | Truth Table for Read/Write | | | Maximum Ratings | 11 | | Operating Range | 11 | | Electrical Characteristics | | | Capacitance | 12 | | Thermal Resistance | 12 | | AC Took Loods and Wayeforms | 40 | | Switching Characteristics | 13 | |-----------------------------------------|----| | Switching Waveforms | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagram | | | Acronyms | | | Document Conventions | | | Units of Measure | 18 | | Errata | | | Part Numbers Affected | 19 | | Product Status | 19 | | Ram9 NoBL ZZ Pin Issues Errata Summary | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC®Solutions | | | Cypress Developer Community | 22 | | Technical Support | | ## **Pin Configuration** Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) pinout [1] #### Note <sup>1.</sup> Errata: The ZZ pin (Pin 64) needs to be externally connected to ground. For more information, see "Errata" on page 19. ## **Pin Definitions** | Name | I/O | Description | |-------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> , A <sub>1</sub> , A | Input-<br>synchronous | Address inputs used to select one of the 256 K address location. Sampled at the rising edge of the CLK. $A_{[1:0]}$ are fed to the two-bit burst counter. | | BW <sub>[A:B]</sub> | Input-<br>synchronous | <b>Byte write inputs, active LOW</b> . Qualified with WE to conduct writes to the SRAM. Sampled on the rising edge of CLK. | | WE | Input-<br>synchronous | <b>Write enable input, active LOW</b> . Sampled on the rising edge of CLK if CEN is active LOW. This signal must be asserted LOW to initiate a write sequence. | | ADV/LD | Input-<br>synchronous | <b>Advance/load input</b> . Used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW in order to load a new address. | | CLK | Input-clock | <b>Clock input</b> . Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW. | | CE <sub>1</sub> | Input-<br>synchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. | | CE <sub>2</sub> | Input-<br>synchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. | | CE <sub>3</sub> | Input-<br>synchronous | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select/deselect the device. | | ŌĒ | Input-<br>asynchronous | Output enable, asynchronous input, active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the DQ pins are allowed to behave as outputs. When deasserted HIGH, DQ pins are tri-stated, and act as input data pins. $\overline{OE}$ is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, when the device has been deselected. | | CEN | Input-<br>synchronous | Clock enable input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Since deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required. | | ZZ <sup>[2]</sup> | Input-<br>asynchronous | <b>ZZ "sleep" Input</b> . This active HIGH input places the device in a non-time-critical "sleep" condition with data integrity preserved. During normal operation, this pin has to be low or left floating. ZZ pin has an internal pull-down. | | DQs | I/O-<br>synchronous | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the address during the clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ and the internal control logic. When $\overline{OE}$ is asserted LOW, the pins can behave as outputs. When HIGH, $\overline{DQ_s}$ and $\overline{DQP_{[A:B]}}$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{OE}$ . | Document Number: 38-05514 Rev. \*O Note 2. Errata: The ZZ pin (Pin 64) needs to be externally connected to ground. For more information, see "Errata" on page 19. ## Pin Definitions (continued) | Name | I/O | Description | |-------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQP <sub>[A:B]</sub> | I/O-<br>synchronous | <b>Bidirectional data parity I/O lines</b> . Functionally, these signals are identical to $DQ_s$ . During write sequences, $DQP_{[A:B]}$ is controlled by $\overline{BW}_{[A:B]}$ correspondingly. | | MODE | Input strap pin | <b>Mode input</b> . Selects the burst order of the device. When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. | | $V_{DD}$ | Power supply | Power supply inputs to the core of the device. | | $V_{\mathrm{DDQ}}$ | I/O power supply | Power supply for the I/O circuitry. | | $V_{SS}$ | Ground | Ground for the device. | | NC | _ | No Connects. Not internally connected to the die. | | NC/36M,<br>NC/72M,<br>NC/144M,<br>NC/288M | - | <b>No Connects</b> . Not internally connected to the die. NC/36M, NC/72M, NC/144M, NC/288M are address expansion pins are not internally connected to the die. | ### Functional Overview The CY7C1352G is a synchronous-pipelined burst SRAM designed specifically to eliminate wait states during write/read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the clock enable input signal ( $\overline{\text{CEN}}$ ). If $\overline{\text{CEN}}$ is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with $\overline{\text{CEN}}$ . All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{\text{CO}}$ ) is 4.0 ns (133-MHz device). Accesses can be initiated by asserting all three chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ active at the rising edge of the clock. If clock enable ( $\overline{CEN}$ ) is active LOW and ADV/LD is asserted LOW, the address presented to the device will be latched. The access can either be a read or write operation, depending on the status of the write enable ( $\overline{WE}$ ). $\overline{BW}_{[A:B]}$ can be used to conduct byte write operations. Write operations are qualified by the write enable (WE). All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ simplify depth expansion. All operations (reads, writes, and deselects) are pipelined. ADV/LD should be driven LOW once the device has been deselected in order to load a new address for the next operation. ### Single Read Accesses A read access is initiated when the following conditions are satisfied at clock rise: (1) CEN is asserted LOW, (2) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, (3) the write enable input signal WE is deasserted HIGH, and (4) ADV/LD is asserted LOW. The address presented to the address inputs is latched into the address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the rising edge of the next clock the requested data is allowed to propagate through the output register and onto the data bus, provided OE is active LOW. After the first clock of the read access the output buffers are controlled by OE and the internal control logic. OE must be driven LOW in order for the device to drive out the requested data. During the second clock, a subsequent operation (read/write/deselect) can be initiated. Deselecting the device is also pipelined. Therefore, when the SRAM is deselected at clock rise by one of the chip enable signals, its output will tri-state following the next clock #### **Burst Read Accesses** The CY7C1352G has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Accesses section above. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and will wrap-around when incremented sufficiently. A HIGH input on ADV/LD will increment the internal burst counter regardless of the state of chip enables inputs or WE. WE is latched at the beginning of a burst cycle. Therefore, the type of access (read or write) is maintained throughout the burst sequence. #### **Single Write Accesses** Write accesses are initiated when the following conditions are satisfied at clock rise: (1) CEN is asserted LOW, (2) $CE_1$ , $CE_2$ , and $CE_3$ are all asserted active, and (3) the write signal WE is asserted LOW. The address presented to the address inputs is loaded into the address register. The write signals are latched into the control logic block. On the subsequent clock rise the data lines are automatically tri-stated regardless of the state of the $\overline{OE}$ input signal. This allows the external logic to present the data on DQs and DQP<sub>[A:B]</sub>. In addition, the address for the subsequent access (read/write/deselect) is latched into the address register (provided the appropriate control signals are asserted). On the next clock rise the data presented to DQs and DQP[A:B] (or a subset for byte write operations, see Write Cycle Description table for details) inputs is latched into the device and the write is complete. $\overline{\text{The}}$ data written during the write operation is controlled by $\overline{\text{BW}}_{[A:B]}$ signals. The CY7C1352G provides byte write capability that is described in the $\underline{\text{Write}}$ Cycle Description table. Asserting the write enable input (WE) with the selected byte write select (BW $_{[A:B]}$ ) input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Byte write capability has been included in order to greatly simplify read/modify/write sequences, which can be reduced to simple byte write operations. Because the CY7C1352G is a common I/O device, data should not be driven into the device while the outputs are active. The output enable ( $\overline{\text{OE}}$ ) can be deasserted HIGH before presenting data to the DQs and DQP<sub>[A:B]</sub> inputs. Doing so will tri-state the output drivers. As a safety precaution, DQs and DQP<sub>[A:B]</sub> are automatically tri-stated during the data portion of a write cycle, regardless of the state of $\overline{\text{OE}}$ . ## **Burst Write Accesses** The CY7C1352G has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four write operations without reasserting the address inputs. ADV/LD must be driven LOW in order to load the initial address, as described in the Single Write Accesses section above. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables (CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub>) and WE inputs are ignored and the burst counter is incremented. The correct $\overline{\text{BW}}_{[A:B]}$ inputs must be driven in each cycle of the burst write in order to write the correct bytes of data. ## Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ , must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. ## **Interleaved Burst Address Table** (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### **Linear Burst Address Table** (MODE = GND) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ## **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|------------------------------------|---------------------------------|-------------------|-------------------|------| | $I_{DDZZ}$ | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2 V | 2t <sub>CYC</sub> | _ | ns | | t <sub>ZZI</sub> | ZZ active to snooze current | This parameter is sampled | _ | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ inactive to exit snooze current | This parameter is sampled | 0 | - | ns | ## **Truth Table** The Truth Table for CY7C1352G follows. [3, 4, 5, 6, 7, 8, 9] | Operation | Address Used | CE | ZZ | ADV/LD | WE | $\overline{\mathrm{BW}}_{\mathrm{x}}$ | OE | CEN | CLK | DQ | |-------------------------------|--------------|----|----|--------|----|---------------------------------------|----|-----|-----|--------------| | Deselect cycle | None | Н | L | L | Х | Х | Х | L | L–H | Tri-state | | Continue deselect cycle | None | Х | L | Н | Х | Х | Х | L | L–H | Tri-state | | Read cycle (begin burst) | External | L | L | L | Н | Х | L | L | L–H | Data out (Q) | | Read cycle (continue burst) | Next | Х | L | Н | Χ | Х | L | L | L–H | Data out (Q) | | NOP/dummy read (begin burst) | External | L | L | L | Н | Х | Н | L | L–H | Tri-state | | Dummy read (continue burst) | Next | Х | L | Н | Х | Х | Н | L | L–H | Tri-state | | Write cycle (begin burst) | External | L | L | L | L | L | Х | L | L–H | Data in (D) | | Write cycle (continue burst) | Next | Х | L | Н | Χ | L | Х | L | L–H | Data in (D) | | NOP/WRITE ABORT (begin burst) | None | L | L | L | L | Н | Χ | L | L–H | Tri-state | | WRITE ABORT (continue burst) | Next | Х | L | Н | Х | Н | Х | L | L–H | Tri-state | | IGNORE CLOCK EDGE (stall) | Current | Х | L | Х | Х | Х | Х | Н | L–H | _ | | SNOOZE MODE | None | Х | Н | Х | Χ | Х | Х | Х | Х | Tri-state | - Notes 3. X = "Don't Care." H = Logic HIGH, L = Logic LOW. $\overline{\text{CE}}$ stands for all chip enables active. $\overline{\text{BW}}_{X}$ = L signifies at least one byte write select is active, $\overline{\text{BW}}_{X}$ = valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details. 4. Write is defined by $\overline{\text{BW}}_{[A:B]}$ , and $\overline{\text{WE}}$ . See Write Cycle Descriptions table. 5. When a write cycle is detected, all I/Os are tri-stated, even during byte writes. 6. The DQ and DQP pins are controlled by the current cycle and the $\overline{\text{OE}}$ signal. $\overline{\text{OE}}$ is asynchronous and is not sampled with the clock. 7. $\overline{\text{CEN}}$ = H, inserts wait states. - Device will power-up deselected and the I/Os in a tri-state condition, regardless of OE. Device will power-up deselected and the I/Os in a tri-state condition, regardless of OE. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and DQP<sub>[A:B]</sub> = tri-state when OE is inactive or when the device is deselected, and DQs and DQP<sub>[A:B]</sub> = data when OE is active. Document Number: 38-05514 Rev. \*O ## **Truth Table for Read/Write** The Truth Table for Read/Write for CY7C1352G follows. [10, 11] | Function | WE | <del>BW</del> B | <del>BW</del> A | |--------------------------------------------------------|----|-----------------|-----------------| | Read | Н | Х | Х | | Write – No bytes written | L | Н | Н | | Write byte A – (DQ <sub>A</sub> and DQP <sub>A</sub> ) | L | Н | L | | Write byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | L | L | Н | | Write all bytes | L | L | L | Notes 10. X = "Don't Care." H = Logic HIGH, L = Logic LOW. CE stands for all chip enables active. BWX = L signifies at least one byte write select is active, BWX = valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details. 11. Write is defined by BW[A:B], and WE. See Write Cycle Descriptions table. ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ......-55 °C to +125 °C Supply voltage on $V_{DD}$ relative to GND ...... $-0.5\ V$ to +4.6 VSupply voltage on $V_{DDQ}$ relative to GND ......-0.5 V to $+V_{DD}$ DC voltage applied to outputs | DC input voltage0.5 V to | V <sub>DD</sub> + 0.5 V | |---------------------------------------------------------|-------------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage (per MIL-STD-883, method 3015) | > 2001 V | | Latch-up current | > 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature (T <sub>A</sub> ) | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------------------------|----------------------|----------------------------------| | Commercial | 0 °C to +70 °C | 3.3 V – 5% /<br>+10% | 2.5 V – 5%<br>to V <sub>DD</sub> | ## **Electrical Characteristics** Over the Operating Range | Parameter [12, 13] | Description | Test Conditions | | Min | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|-------------------------|------| | $V_{DD}$ | Power supply voltage | | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O supply voltage | | | 2.375 | V <sub>DD</sub> | V | | V <sub>OH</sub> | Output HIGH voltage | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | - | V | | | | for 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | | 2.0 | _ | V | | $V_{OL}$ | Output LOW voltage | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | | - | 0.4 | V | | | | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage [12] | for 3.3 V I/O | | 2.0 | V <sub>DD</sub> + 0.3 V | V | | | | for 2.5 V I/O | | 1.7 | V <sub>DD</sub> + 0.3 V | V | | V <sub>IL</sub> | Input LOW voltage [12] | for 3.3 V I/O | | -0.3 | 0.8 | V | | | | for 2.5 V I/O | | -0.3 | 0.7 | V | | I <sub>X</sub> | Input leakage current except ZZ and MODE | $GND \leq V_I \leq V_{DDQ}$ | | <b>-5</b> | 5 | μΑ | | | Input current of MODE | Input = V <sub>SS</sub> | | -30 | _ | μΑ | | | | Input = V <sub>DD</sub> | | _ | 5 | μΑ | | | Input current of ZZ | Input = V <sub>SS</sub> | | -5 | _ | μΑ | | | | Input = V <sub>DD</sub> | | _ | 30 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_I \le V_{DDQ}$ , output disable | d | -5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> operating supply current | $V_{DD}$ = Max, $I_{OUT}$ = 0 mA,<br>f = $f_{MAX}$ = 1/ $t_{CYC}$ | 7.5-ns cycle,<br>133 MHz | _ | 225 | mA | | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX} = 1/t_{CYC}$ | 7.5-ns cycle,<br>133 MHz | - | 90 | mA | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DDQ} - 0.3 \text{ V},$<br>f = 0 | 7.5-ns cycle,<br>133 MHz | - | 40 | mA | | I <sub>SB3</sub> | Automatic CE power-down current – CMOS Inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \le 0.3 \text{V or} V_{IN} \ge V_{DDQ} - 0.3 \text{V},$<br>$f = f_{MAX} = 1/t_{CYC}$ | 7.5-ns cycle,<br>133 MHz | - | 75 | mA | Document Number: 38-05514 Rev. \*O <sup>12.</sup> Overshoot: $V_{IL(AC)} < V_{DD} + 1.5 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL(AC)} > -2 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ). 13. $T_{Power-up}$ : Assumes a linear ramp from 0 V to $V_{DD(min)}$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . ## **Electrical Characteristics** (continued) Over the Operating Range | Pa | arameter <sup>[12, 13]</sup> | Description | Test Conditions | | Min | Max | Unit | |----|------------------------------|-------------|----------------------------------------|--------------------------|-----|-----|------| | IS | U <del>T</del> | | DD , , , , , , , , , , , , , , , , , , | 7.5-ns cycle,<br>133 MHz | - | 45 | mA | ## Capacitance | Parameter [14] | Description | Test Conditions | 100-pin TQFP<br>Max | Unit | |------------------|--------------------------|---------------------------------------------------|---------------------|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 5 | pF | | C <sub>CLK</sub> | Clock input capacitance | $V_{DD} = 3.3 \text{ V}, V_{DDQ} = 3.3 \text{ V}$ | 5 | pF | | C <sub>I/O</sub> | Input/output capacitance | | 5 | pF | ## **Thermal Resistance** | Parameter [14] | Description | Test Conditions | 100-pin TQFP<br>Package | Unit | |-------------------|------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per | | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | EIA/JESD51. | 6.85 | °C/W | ## **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms #### Note <sup>14.</sup> Tested initially and after any design or process changes that may affect these parameters. ## **Switching Characteristics** Over the Operating Range | Parameter [15, 16] | Description | -1 | 33 | 11!4 | |--------------------|---------------------------------------------------------------|----------|-----|------| | Parameter [10, 10] | Description | | Max | Unit | | t <sub>POWER</sub> | V <sub>DD</sub> (typical) to the first access <sup>[17]</sup> | 1 | _ | ms | | Clock | | • | • | _ | | t <sub>CYC</sub> | Clock cycle time | 7.5 | _ | ns | | Ch Clock HIGH | | 3.0 | _ | ns | | t <sub>CL</sub> | Clock LOW | 3.0 | _ | ns | | Output Times | | <u>.</u> | | | | t <sub>CO</sub> | Data output valid after CLK rise | - | 4.0 | ns | | t <sub>DOH</sub> | Data output hold after CLK rise | 1.5 | _ | ns | | t <sub>CLZ</sub> | Clock to low Z [18, 19, 20] | 0 | _ | ns | | t <sub>CHZ</sub> | Clock to high Z [18, 19, 20] | - | 4.0 | ns | | t <sub>OEV</sub> | OE LOW to output valid | - | 4.0 | ns | | t <sub>OELZ</sub> | OE LOW to output low Z [18, 19, 20] | 0 | _ | ns | | t <sub>OEHZ</sub> | OEHZ OEHZ OEHZ | | 4.0 | ns | | Set-up Times | | <u>.</u> | | | | t <sub>AS</sub> | Address set-up before CLK rise | 1.5 | _ | ns | | t <sub>ALS</sub> | ADV/LD set-up before CLK rise | 1.5 | _ | ns | | t <sub>WES</sub> | GW, BW <sub>[A:B]</sub> set-up before CLK rise | 1.5 | _ | ns | | t <sub>CENS</sub> | CEN set-up before CLK rise | 1.5 | _ | ns | | t <sub>DS</sub> | Data input set-up before CLK rise | 1.5 | _ | ns | | t <sub>CES</sub> | Chip enable set-up before CLK rise | 1.5 | _ | ns | | Hold Times | | <u>.</u> | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.5 | _ | ns | | t <sub>ALH</sub> | ADV/LD hold after CLK rise | 0.5 | _ | ns | | t <sub>WEH</sub> | GW, BW <sub>[A:B]</sub> hold after CLK rise | 0.5 | _ | ns | | t <sub>CENH</sub> | CEN hold after CLK rise | 0.5 | _ | ns | | t <sub>DH</sub> | Data input hold after CLK rise | 0.5 | _ | ns | | t <sub>CEH</sub> | Chip enable hold after CLK rise | 0.5 | _ | ns | Document Number: 38-05514 Rev. \*O Notes 15. Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V. 16. Test conditions shown in (a) of Figure 2 on page 12 unless otherwise noted. 17. This part has a voltage regulator internally; the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially before a read or write operation can be initiated. 18. This part has a voltage regulator internally; the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially before a read or write operation can be initiated. 19. This part has a voltage regulator internally; the contention is measured ± 200 mV from steady-state voltage. <sup>18.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 2 on page 12. Transition is measured ± 200 mV from steady-state voltage. 19. At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve tri-state prior to low Z under the same system conditions. 20. This parameters in complete and rat 400% tentral transfer to complete and rat 400% tentral transfer to complete in complete. <sup>20.</sup> This parameter is sampled and not 100% tested. ## **Switching Waveforms** Figure 3. Read/Write Timing [21, 22, 23] DON'T CARE UNDEFINED #### Notes <sup>21.</sup> For this waveform, ZZ is tied low. <sup>22.</sup> When $\overline{\text{CE}}$ is LOW: $\overline{\text{CE}}_1$ is LOW, $\overline{\text{CE}}_2$ is HIGH and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH: $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW or $\overline{\text{CE}}_3$ is HIGH. <sup>23.</sup> Order of the burst sequence is determined by the status of the MODE (0 = Linear, 1 = Interleaved). Burst operations are optional. ## Switching Waveforms (continued) Figure 4. NOP, STALL, and DESELECT Cycles [24, 25, 26] UNDEFINED DON'T CARE Figure 5. ZZ Mode Timing [27, 28] #### Notes - 24. For this waveform, ZZ is tied low. - 25. When $\overline{\text{CE}}$ is LOW: $\overline{\text{CE}}_1$ is LOW, $\overline{\text{CE}}_2$ is HIGH and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH: $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW or $\overline{\text{CE}}_3$ is HIGH. 26. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrated $\overline{\text{CEN}}$ being used to create a pause. A write is not performed during this cycle. - 27. Device must be deselected when entering ZZ mode. See cycle description table for all possible signal conditions to deselect the device. - 28. DQs are in high Z when exiting ZZ sleep mode. ## **Ordering Information** Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a> or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |----------------|------------------|--------------------|-----------------------------------------|-----------------| | 133 | CY7C1352G-133AXC | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Commercial | ## **Ordering Code Definitions** ## **Package Diagram** Figure 6. 100-pin TQFP (14 × 20 × 1.4 mm) A100RA Package Outline, 51-85050 | SYMBOL | DIM | ENSIC | DNS | |----------|----------|--------|-------| | STIVIBUL | MIN. | NOM. | MAX. | | Α | — | _ | 1.60 | | A1 | 0.05 | _ | 0.15 | | A2 | 1.35 | 1.40 | 1.45 | | D | 15.80 | 16.00 | 16.20 | | D1 | 13.90 | 14.00 | 14.10 | | E | 21.80 | 22.00 | 22.20 | | E1 | 19.90 | 20.00 | 20.10 | | R1 | 0.08 | _ | 0.20 | | R2 | 0.08 | _ | 0.20 | | θ | 0° | _ | 7° | | θ1 | 0° | _ | _ | | θ2 | 11° | 12° | 13° | | С | <b>—</b> | _ | 0.20 | | b | 0.22 | 0.30 | 0.38 | | L | 0.45 | 0.60 | 0.75 | | L1 | 1.00 REF | | | | L2 | 0 | .25 BS | С | | L3 | 0.20 | | _ | | е | 0. | .65 TY | P | #### NOTE: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH. MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE. BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH. - 3. JEDEC SPECIFICATION NO. REF: MS-026. 51-85050 \*F ## **Acronyms** | Acronym | Description | |---------|--------------------------------------------| | CE | Chip Enable | | CEN | Clock Enable | | CMOS | Complementary Metal Oxide Semiconductor | | EIA | Electronic Industries Alliance | | I/O | Input/Output | | JEDEC | Joint Electron Devices Engineering Council | | NoBL | No Bus Latency | | ŌĒ | Output Enable | | SEL | Single Event Latch-up | | SRAM | Static Random Access Memory | | TQFP | Thin Quad Flat Pack | | TTL | Transistor-Transistor Logic | | WE | Write Enable | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degree Celsius | | | MHz | megahertz | | | μΑ | microampere | | | mA | milliampere | | | mm | illimeter | | | ms | millisecond | | | mV | millivolt | | | nm | nanometer | | | ns | nanosecond | | | Ω | ohm | | | % | percent | | | pF | picofarad | | | V | volt | | | W | watt | | ### **Errata** This section describes the Ram9 NoBL ZZ pin issue. Details include trigger conditions, the devices affected, proposed workaround and silicon revision applicability. Please contact your local Cypress sales representative if you have further questions. #### **Part Numbers Affected** | Density & Revision | Package Type | Operating Range | |---------------------------------|--------------|-----------------| | 4Mb-Ram9 NoBL™ SRAMs: CY7C135*G | 100-pin TQFP | Commercial | #### **Product Status** All of the devices in the Ram9 4Mb NoBL family are qualified and available in production quantities. ## Ram9 NoBL ZZ Pin Issues Errata Summary The following table defines the errata applicable to available Ram9 4Mb NoBL family devices. | Item | Issues | Description | Device | Fix Status | |------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------| | 1. | | When asserted HIGH, the ZZ pin places device in a "sleep" condition with data integrity preserved. The ZZ pin currently does not have an internal pull-down resistor and hence cannot be left floating externally by the user during normal mode of operation. | , | For the 4M Ram9 (90 nm) devices, there is no plan to fix this issue. | #### 1. ZZ Pin Issue ## ■ PROBLEM DEFINITION The problem occurs only when the device is operated in the normal mode with ZZ pin left floating. The ZZ pin on the SRAM device does not have an internal pull-down resistor. Switching noise in the system may cause the SRAM to recognize a HIGH on the ZZ input, which may cause the SRAM to enter sleep mode. This could result in incorrect or undesirable operation of the SRAM. ### ■ TRIGGER CONDITIONS Device operated with ZZ pin left floating. #### ■ SCOPE OF IMPACT When the ZZ pin is left floating, the device delivers incorrect data. #### ■ WORKAROUND Tie the ZZ pin externally to ground. #### **■ FIX STATUS** For the 4M Ram9 (90 nm) devices, there is no plan to fix this issue. ## **Document History Page** | Rev. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | |------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 224362 | See ECN | RKF | New data sheet. | | | *A | 288431 | See ECN | VBL | Updated Features (Removed 225 MHz, 100 MHz frequencies related information). Updated Selection Guide (Removed 225 MHz, 100 MHz frequencies related information). Updated Electrical Characteristics (Removed 225 MHz, 100 MHz frequencies related information). Updated Switching Characteristics (Removed 225 MHz, 100 MHz frequencies related information). Updated Switching Characteristics (Removed 225 MHz, 100 MHz frequencies related information). Updated Ordering Information (Changed TQFP package in Ordering Information section to lead-free TQFP). | | | *B | 332895 | See ECN | SYT | Updated Pin Configuration (Modified Address Expansion balls in the pinouts for 100-pin TQFP Package as per JEDEC standards). Updated Pin Definitions. Updated Electrical Characteristics (Updated Test Conditions of $V_{OL}, V_{OH}$ parameters). Updated Thermal Resistance (Replaced values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters from TBD to respective Thermal Values for all Packages). Updated Ordering Information (By shading and unshading MPNs as per availability, added lead-free product information for 119-ball BGA). | | | *C | 419256 | See ECN | RXU Changed status from Preliminary to Final. Changed address of Cypress Semiconductor Corporation from "390 First Street" to "198 Champion Court". Updated Electrical Characteristics (Updated Note 13 (Modified test from V <sub>IH</sub> ≤ V <sub>DD</sub> to V <sub>IH</sub> < V <sub>DD</sub> , modified test condition from V <sub>DDQ</sub> < V <sub>I</sub> V <sub>DDQ</sub> ≤ V <sub>DD</sub> ), changed "Input Load Current except ZZ and MODE" Leakage Current except ZZ and MODE"). Updated Ordering Information (Updated part numbers, replaced Pal Name column with Package Diagram in the Ordering Information ta Updated Package Diagram (spec 51-85050 (changed revision from 1) | | | | *D | 480124 | See ECN | VKN | Updated Maximum Ratings (Added the Maximum Rating for Supply Voltage on V <sub>DDQ</sub> Relative to GND). Updated Ordering Information (Updated part numbers). | | | *E | 2896584 | 03/20/2010 | NJY | | | | *F | 3023558 | 09/14/2010 | NJY | Added Ordering Code Definitions under Ordering Information. Added Acronyms and Units of Measure. Minor edits. Updated to new template. | | | *G | 3052777 | 10/08/10 | NJY | Updated Ordering Information (Removed pruned part CY7C1352G-133AXI). | | | *H | 3370121 | 09/13/2011 | PRIT | Updated Package Diagram. | | ## **Document History Page** (continued) | Oocument Title: CY7C1352G, 4-Mbit (256K × 18) Pipelined SRAM with NoBL™ Architecture<br>Oocument Number: 38-05514 | | | | | |-------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | *1 | 3616656 | 05/14/2012 | PRIT | Updated Features (Removed 250 MHz, 200 MHz, 166 MHz frequencies related information). Updated Functional Description (Removed the Note "For best-practices recommendations, refer to the Cypress application note <i>System Design Guidelines</i> on www.cypress.com." and its reference). Updated Selection Guide (Removed 250 MHz, 200 MHz, 166 MHz frequencies related information). Updated Functional Overview (Removed 250 MHz, 200 MHz, 166 MHz frequencies related information). Updated Operating Range (Removed Industrial Temperature Range). Updated Electrical Characteristics (Removed 250 MHz, 200 MHz, 166 MHz frequencies related information). Updated Switching Characteristics (Removed 250 MHz, 200 MHz, 166 MHz frequencies related information). | | *J | 3751125 | 09/21/2012 | PRIT | No technical updates. Completing Sunset Review. | | *K | 3980362 | 04/24/2013 | PRIT | Added Errata. | | *L | 4038283 | 06/24/2013 | PRIT | Added Errata Footnotes. Updated to new template. | | *M | 4149033 | 10/07/2013 | PRIT | Updated Errata. | | *N | 4574263 | 11/19/2014 | PRIT | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated package diagram. | | *0 | 5508643 | 11/03/2016 | PRIT | Updated Package Diagram: spec 51-85050 – Changed revision from *E to *F. Updated to new template. Completing Sunset Review. | ## Sales, Solutions, and Legal Information ## **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless ## PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2004-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 38-05514 Rev. \*O Revised November 3, 2016 Page 22 of 22