# Automotive PSoC<sup>®</sup> Programmable System-on-Chip # **Features** - Automotive Electronics Council (AEC) Q100 qualified - Powerful Harvard-architecture processor - □ M8C processor speeds up to 24 MHz - □ 8 × 8 multiply, 32-bit accumulate - Low power at high speed - □ 3.0 V to 5.25 V operating voltage - □ Automotive temperature range: -40 °C to +85 °C - Advanced peripherals (PSoC<sup>®</sup> blocks) - ☐ Six rail-to-rail analog PSoC blocks provide: - Up to 14-bit analog-to-digital converters (ADCs) - Up to 9-bit digital-to-analog converters (DACs) - · Programmable gain amplifiers (PGAs) - · Programmable filters and comparators - □ Four digital PSoC blocks provide: - 8- to 32-bit timers, counters, and pulse width modulators (PWMs) - Cyclical redundancy check (CRC) and pseudo-random sequence (PRS) modules - · Full- or half-duplex UART - · SPI master or slave - · Connectable to all general purpose I/O (GPIO) pins - □ Complex peripherals by combining blocks - Precision, programmable clocking - □ Internal ±5% 24- and 48-MHz oscillator - High accuracy 24 MHz with optional 32-kHz crystal and phase-locked loop (PLL) - □ Optional external oscillator, up to 24 MHz - □ Internal low-speed, low-power oscillator for watchdog and sleep functionality - Flexible on-chip memory - □ 4 KB flash program storage, 1000 erase/write cycles - □ 256 bytes SRAM data storage - □ In-system serial programming (ISSP) - Partial flash updates - □ Flexible protection modes - □ EEPROM emulation in flash - Programmable pin configurations - □ 25 mA sink, 10 mA source on all GPIOs - □ Pull-up, pull-down, high Z, strong, or open drain drive modes on all GPIOs - □ Up to 12 analog inputs on GPIOs<sup>[1]</sup> - □ Two 30 mA analog outputs on GPIOs - Configurable interrupt on all GPIOs #### ■ Additional system resources - □ Inter-Integrated Circuit (I<sup>2</sup>C<sup>TM</sup>) slave, master, or multimaster operation up to 400 kHz - Watchdog and sleep timers - □ User-configurable low-voltage detection (LVD) - □ Integrated supervisory circuit - □ On-chip precision voltage reference - Complete development tools - □ Free development software (PSoC Designer™) - □ Full featured, in-circuit emulator (ICE) and programmer - □ Full-speed emulation - ☐ Complex breakpoint structure - □ 128 KB trace memory # **Logic Block Diagram** #### Note [+] Feedback There are eight standard analog inputs on the GPIO. The other four analog inputs connect from the GPIO directly to specific switched-capacitor block inputs. See the PSoC Technical Reference Manual for more details. # CY8C24223A, CY8C24423A # **Contents** | PSoC Functional Overview | 3 | |-----------------------------------|---| | PSoC Core | 3 | | Digital System | | | Analog System | | | Additional System Resources | 5 | | PSoC Device Characteristics | 5 | | Getting Started | 5 | | Application Notes | 5 | | Development Kits | 5 | | Training | | | CYPros Consultants | 5 | | Solutions Library | 5 | | Technical Support | 5 | | Development Tools | 6 | | PSoC Designer Software Subsystems | 6 | | Designing with PSoC Designer | 7 | | Select Components | 7 | | Configure Components | 7 | | Organize and Connect | 7 | | Generate, Verify, and Debug | 7 | | Pinouts | 8 | | 20-Pin Part Pinout | | | 28-Pin Part Pinout | 9 | | Registers 1 | 0 | | Register Conventions 1 | 0 | | Register Mapping Tables1 | 0 | | Electrical Specifications 1 | 3 | | Absolute Maximum Ratings 1 | 4 | | Operating remperature | 14 | |-----------------------------------------|----| | DC Electrical Characteristics | 15 | | AC Electrical Characteristics | 23 | | Packaging Information | 32 | | Packaging Dimensions | 32 | | Thermal Impedances | 33 | | Capacitance on Crystal Pins | 33 | | Solder Reflow Peak Temperature | 33 | | Development Tool Selection | 34 | | Software | 34 | | Development Kits | | | Evaluation Tools | 34 | | Device Programmers | 35 | | Accessories (Emulation and Programming) | 35 | | Ordering Information | 36 | | Ordering Code Definitions | | | Reference Information | | | Acronyms | | | Reference Documents | | | Document Conventions | | | Glossary | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | 44 | | PSoC Solutions | 44 | #### **PSoC Functional Overview** The PSoC family consists of many programmable system-on-chips with on-chip Controller devices. These devices are designed to replace multiple traditional microcontroller unit (MCU)-based system components with one, low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, and programmable interconnects. This architecture makes it possible for the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages. The PSoC architecture, as shown in the Logic Block Diagram on page 1, is comprised of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global buses allow all the device resources to be combined into a complete custom system. Each CY8C24x23A PSoC device includes four digital blocks and six analog blocks. Depending on the PSoC package, up to 24 GPIOs are also included. The GPIOs provide access to the global digital and analog interconnects. #### **PSoC Core** The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO. The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four-million instructions per second (MIPS) 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with multiple vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included sleep timer and watchdog timer (WDT). Memory includes 4 KB of flash for program storage and 256 bytes of SRAM for data storage. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection. The PSoC device incorporates flexible internal clock generators, including a 24-MHz internal main oscillator (IMO) accurate to ±5% over temperature and voltage. A low-power 32-kHz internal low-speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is desired, the 32.768-kHz external crystal oscillator (ECO) is available for use as a real time clock (RTC) and can optionally generate a crystal-accurate 24-MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. PSoC GPIOs provide connection to the CPU, digital, and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt. # **Digital System** The digital system is composed of four digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules. Figure 1. Digital System Block Diagram Digital peripheral configurations include: - PWMs (8- to 32-bit) - PWMs with dead band (8- to 24-bit) - Counters (8- to 32-bit) - Timers (8- to 32-bit) - Full- or half-duplex 8-bit UART with selectable parity - SPI master and slave - I<sup>2</sup>C master, slave, or multimaster (implemented in a dedicated I<sup>2</sup>C block) - Cyclical redundancy checker/generator (16-bit) - Infrared Data Association (IrDA) - PRS generators (8- to 32-bit) The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows the optimum choice of system resources for your application. Family resources are shown in Table 1 on page 5. # **Analog System** The analog system is composed of six configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the common PSoC analog functions for this device (most available as user modules) are: - ADCs (up to two, with 6- to 14-bit resolution, selectable as incremental, delta-sigma, or successive approximation register (SAR)) - Filters (two- and four-pole band pass, low pass, and notch) - Amplifiers (up to two, with selectable gain up to 48x) - Instrumentation amplifiers (one with selectable gain up to 93x) - Comparators (up to two, with 16 selectable thresholds) - DACs (up to two, with 6- to 9-bit resolution) - Multiplying DACs (up to two, with 6- to 9-bit resolution) - High current output drivers (two with 30-mA drive) - 1.3 V reference (as a system resource) - DTMF dialer - Modulators - Correlators - Peak detectors - Many other topologies possible Analog blocks are arranged in a column of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 2. Figure 2. Analog System Block Diagram #### Additional System Resources System resources, some of which have been previously listed, provide additional capability useful for complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power-on reset (POR). Brief statements describing the merits of each system resource follow: - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math as well as digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of delta-sigma ADCs. - The I<sup>2</sup>C module provides 0 to 400 kHz communication over two wires. Slave, master, and multimaster modes are all supported. - LVD interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor. - An internal 1.3-V voltage reference provides an absolute reference for the analog system, including ADCs and DACs. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have a varying number of digital and analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted in Table 1. **Table 1. PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------| | CY8C29x66 <sup>[2]</sup> | up to<br>64 | 4 | 16 | 12 | 4 | 4 | 12 | 2 K | 32 K | | CY8C27x43 | up to<br>44 | 2 | 8 | 12 | 4 | 4 | 12 | 256<br>bytes | 16 K | | CY8C24x94 | 64 | 1 | 4 | 48 | 2 | 2 | 6 | 1 K | 16 K | | CY8C24x23A <sup>[2]</sup> | up to<br>24 | 1 | 4 | 12 | 2 | 2 | 6 | 256<br>bytes | 4 K | | CY8C23x33 | up to | 1 | 4 | 12 | 2 | 2 | 4 | 256<br>bytes | 8 K | | CY8C21x34 <sup>[2]</sup> | up to<br>28 | 1 | 4 | 28 | 0 | 2 | 4 <sup>[3]</sup> | 512<br>bytes | 8K | | CY8C21x23 | 16 | 1 | 4 | 8 | 0 | 2 | 4 <sup>[3]</sup> | 256<br>bytes | 4 K | | CY8C20x34 | up to<br>28 | 0 | 0 | 28 | 0 | 0 | 3[3, 4] | 512<br>bytes | 8 K | # **Getting Started** For in-depth information, along with detailed programming details, see the $PSoC^{\circledR}$ Technical Reference Manual. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web. #### **Application Notes** Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs. #### **Development Kits** PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. #### **Training** Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs. #### **CYPros Consultants** Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site. #### **Solutions Library** Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. #### **Technical Support** Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736. #### Notes - Automotive qualified devices available in this group. - Limited analog functionality. - 4. Two analog blocks and one CapSense® block. # **Development Tools** PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes: - Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration - Extensive user module catalog - Integrated source-code editor (C and assembly) - Free C compiler with no size restrictions or time limits - Built-in debugger - In-circuit emulation - Built-in support for communication interfaces: - ☐ Hardware and software I<sup>2</sup>C slaves and masters - □ Full-speed USB 2.0 - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7. # **PSoC Designer Software Subsystems** #### Design Entry In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are ADCs, DACs, amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for an application. #### Code Generation Tools The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two. **Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and are linked with other software modules to get absolute addressing. C Language Compilers. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows you to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an online support Forum to aid the designer. #### In-Circuit Emulator A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation. [+] Feedback # Designing with PSoC Designer The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process can be summarized in the following four steps: - 1. Select User Modules - 2. Configure User Modules - 3. Organize and Connect - 4. Generate, Verify, and Debug #### **Select Components** PSoC Designer provides a library of pre-built, pre-tested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### **Configure Components** Each of the User Modules you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the User Module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design. #### **Organize and Connect** You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources. # Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed. A complete code development environment allows you to develop and customize your applications in C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's Debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals. Page 7 of 44 # **Pinouts** The automotive CY8C24x23A PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O. However, $V_{SS}$ , $V_{DD}$ , and XRES are not capable of digital I/O. # **20-Pin Part Pinout** Table 2. 20-Pin Part Pinout (Shrink Small-Outline Package (SSOP)) | Pin | Ту | ре | Pin | Description | | | | |-----|---------|--------|----------|-----------------------------------------------------------------------------------------|--|--|--| | No. | Digital | Analog | Name | Description | | | | | 1 | I/O | ı | P0[7] | Analog column mux input | | | | | 2 | 1/0 | 1/0 | P0[5] | Analog column mux input and column output | | | | | 3 | I/O | I/O | P0[3] | Analog column mux input and column output | | | | | 4 | I/O | ı | P0[1] | Analog column mux input | | | | | 5 | Po | wer | $V_{SS}$ | Ground connection | | | | | 6 | I/O | | P1[7] | I <sup>2</sup> C serial clock (SCL) | | | | | 7 | I/O | | P1[5] | I <sup>2</sup> C serial data (SDA) | | | | | 8 | I/O | | P1[3] | | | | | | 9 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[5]</sup> | | | | | 10 | Po | wer | $V_{SS}$ | Ground connection | | | | | 11 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C serial data (SDA), ISSP-SDATA <sup>[5]</sup> | | | | | 12 | I/O | | P1[2] | | | | | | 13 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | | | | 14 | I/O | | P1[6] | | | | | | 15 | In | out | XRES | Active high external reset with internal pull down | | | | | 16 | I/O | | P0[0] | Analog column mux input | | | | | 17 | I/O | Į | P0[2] | Analog column mux input | | | | | 18 | I/O | Į | P0[4] | Analog column mux input | | | | | 19 | I/O | ı | P0[6] | Analog column mux input | | | | | 20 | Po | wer | $V_{DD}$ | Supply voltage | | | | Figure 3. CY8C24223A 20-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Note Document Number: 001-52469 Rev. \*F <sup>5.</sup> These are the ISSP pins, which are not high Z when coming out of POR. See the PSoC Technical Reference Manual for details. # 28-Pin Part Pinout Table 3. 28-Pin Part Pinout (SSOP) | Pin | Ту | pe | Pin | <b>5</b> | | | | | |-----|---------|--------|----------|-----------------------------------------------------------------------------------------|--|--|--|--| | No. | Digital | Analog | Name | Description | | | | | | 1 | I/O | I | P0[7] | Analog column mux input | | | | | | 2 | I/O | I/O | P0[5] | Analog column mux input and column output | | | | | | 3 | I/O | I/O | P0[3] | Analog column mux input and column output | | | | | | 4 | I/O | I | P0[1] | Analog column mux input | | | | | | 5 | I/O | | P2[7] | | | | | | | 6 | I/O | | P2[5] | | | | | | | 7 | I/O | I | P2[3] | Direct switched capacitor block input | | | | | | 8 | I/O | I | P2[1] | Direct switched capacitor block input | | | | | | 9 | Po | wer | $V_{SS}$ | Ground connection | | | | | | 10 | I/O | | P1[7] | I <sup>2</sup> C serial clock (SCL) | | | | | | 11 | I/O | | P1[5] | I <sup>2</sup> C serial data (SDA) | | | | | | 12 | I/O | | P1[3] | | | | | | | 13 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[6]</sup> | | | | | | 14 | Po | wer | $V_{SS}$ | Ground connection | | | | | | 15 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C serial data (SDA), ISSP-SDATA <sup>[6]</sup> | | | | | | 16 | I/O | | P1[2] | | | | | | | 17 | I/O | | P1[4] | Optional external clock input (EXTCLK) | | | | | | 18 | I/O | | P1[6] | | | | | | | 19 | Inj | out | XRES | Active high external reset with internal pull down | | | | | | 20 | I/O | | P2[0] | Direct switched capacitor block input | | | | | | 21 | I/O | I | P2[2] | Direct switched capacitor block input | | | | | | 22 | I/O | | P2[4] | External analog ground (AGND) | | | | | | 23 | I/O | | P2[6] | External voltage reference (VRef) | | | | | | 24 | I/O | I | P0[0] | Analog column mux input | | | | | | 25 | I/O | I | P0[2] | Analog column mux input | | | | | | 26 | I/O | I | P0[4] | Analog column mux input | | | | | | 27 | I/O | I | P0[6] | Analog column mux input | | | | | | 28 | Po | wer | $V_{DD}$ | Supply voltage | | | | | Figure 4. CY8C24423A 28-Pin PSoC Device LEGEND : A = Analog, I = Input, and O = Output. #### Note Document Number: 001-52469 Rev. \*F <sup>6.</sup> These are the ISSP pins, which are not high Z when coming out of POR. See the PSoC Technical Reference Manual for details. # Registers # **Register Conventions** This section lists the registers of the automotive CY8C24x23A PSoC device. For detailed register information, refer to the *PSoC Technical Reference Manual*. The register conventions specific to this section are listed in the following table. Table 4. Abbreviations | Convention | Description | |------------|------------------------------| | R | Read register or bit(s) | | W | Write register or bit(s) | | L | Logical register or bit(s) | | С | Clearable register or bit(s) | | # | Access is bit specific | # **Register Mapping Tables** The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks, bank 0 and bank 1. The XIO bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XIO bit is set to '1', the user is in bank 1. **Note** In the following register mapping tables, blank fields are Reserved and must not be accessed. Table 5. Register Map Bank 0 Table: User Space | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | |-----------|--------------|--------|----------------------|--------------|--------|----------------------|--------------|----------|------------------|--------------|--------------------------------------------------| | PRT0DR | 00 | RW | | 40 | | ASC10CR0 | 80 | RW | | C0 | | | PRT0IE | 01 | RW | | 41 | | ASC10CR1 | 81 | RW | | C1 | | | PRT0GS | 02 | RW | | 42 | | ASC10CR2 | 82 | RW | | C2 | | | PRT0DM2 | 03 | RW | | 43 | | ASC10CR3 | 83 | RW | | C3 | | | PRT1DR | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1IE | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | PRT1GS | 06 | RW | | 46 | | ASD11CR2 | 86 | RW | | C6 | | | PRT1DM2 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DR | 08 | RW | | 48 | | | 88 | | | C8 | | | PRT2IE | 09 | RW | | 49 | | | 89 | | | C9 | | | PRT2GS | 0A | RW | | 4A | | | 8A | | | CA | | | PRT2DM2 | 0B | RW | | 4B | | | 8B | | | CB | | | TICIEDINE | 0C | 1111 | | 4C | | | 8C | | | CC | | | | 0D | | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | | | | 0E<br>0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | ASD20CR0 | 90 | RW | | D0 | | | | | | | | | ASD20CR0<br>ASD20CR1 | 90 | RW | | D1 | | | | 11 | | | 51 | | | | | | | | | | 12 | | | 52 | | ASD20CR2 | 92 | RW | | D2 | | | | 13 | | | 53 | | ASD20CR3 | 93 | RW | | D3 | 1 | | | 14 | | | 54 | | ASC21CR0 | 94 | RW | | D4 | | | | 15 | | | 55 | | ASC21CR1 | 95 | RW | 100.075 | D5 | | | | 16 | | | 56 | | ASC21CR2 | 96 | RW | I2C_CFG | D6 | RW | | | 17 | | | 57 | | ASC21CR3 | 97 | RW | I2C_SCR | D7 | # | | | 18 | | | 58 | | | 98 | | I2C_DR | D8 | RW | | | 19 | | | 59 | | | 99 | | I2C_MSCR | D9 | # | | | 1A | | | 5A | | | 9A | | INT_CLR0 | DA | RW | | | 1B | | | 5B | | | 9B | | INT_CLR1 | DB | RW | | | 1C | | | 5C | | | 9C | | | DC | | | | 1D | | | 5D | | | 9D | | INT_CLR3 | DD | RW | | | 1E | | | 5E | | | 9E | | INT_MSK3 | DE | RW | | | 1F | | | 5F | | | 9F | | | DF | | | DBB00DR0 | 20 | # | AMX_IN | 60 | RW | | A0 | | INT_MSK0 | E0 | RW | | DBB00DR1 | 21 | W | | 61 | | | A1 | | INT_MSK1 | E1 | RW | | DBB00DR2 | 22 | RW | | 62 | | | A2 | | INT_VC | E2 | RC | | DBB00CR0 | 23 | # | ARF_CR | 63 | RW | | A3 | | RES_WDT | E3 | W | | DBB01DR0 | 24 | # | CMP CR0 | 64 | # | | A4 | | DEC DH | E4 | RC | | DBB01DR1 | 25 | W | ASY CR | 65 | # | | A5 | | DEC DL | E5 | RC | | DBB01DR2 | 26 | RW | CMP_CR1 | 66 | RW | | A6 | | DEC CR0 | E6 | RW | | DBB01CR0 | 27 | # | | 67 | | | A7 | | DEC CR1 | E7 | RW | | DCB02DR0 | 28 | # | | 68 | | | A8 | | MUL X | E8 | W | | DCB02DR1 | 29 | W | | 69 | | | A9 | | MUL Y | E9 | W | | DCB02DR2 | 2A | RW | | 6A | | 1 | AA | | MUL DH | EA | R | | DCB02CR0 | 2B | # | | 6B | | 1 | AB | | MUL DL | EB | R | | DCB03DR0 | 2C | # | 1 | 6C | | 1 | AC | | ACC DR1 | EC | RW | | DCB03DR1 | 2D | W | | 6D | | 1 | AD | | ACC DR0 | ED | RW | | DCB03DR1 | 2E | RW | | 6E | | 1 | AE | | ACC_DR3 | EE | RW | | DCB03DR2 | 2F | # | 1 | 6F | | 1 | AF | | ACC_DR3 ACC DR2 | EF | RW | | POPOSOKO | 30 | # | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | AUU_DRZ | F0 | LVV | | | 31 | | ACB00CR3 | 70 | RW | RDI0SYN | B1 | RW | - | F1 | <b> </b> | | | 32 | | ACB00CR0<br>ACB00CR1 | | RW | RDI0SYN<br>RDI0IS | B1<br>B2 | RW | | F1 F2 | <del> </del> | | | | | | 72 | | | | | | | <del> </del> | | | 33<br>34 | | ACB00CR2<br>ACB01CR3 | 73 | RW | RDI0LT0<br>RDI0LT1 | B3 | RW<br>RW | | F3<br>F4 | 1 | | | | | | 74 | RW | | B4 | | | | - | | | 35 | | ACB01CR0 | 75<br>76 | RW | RDI0RO0 | B5 | RW | ļ | F5 | <u> </u> | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | ODU. F | F6 | | | | 37 | | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | BA | | | FA | | | | 3B | | | 7B | | | BB | | | FB | | | | 3C | | | 7C | | | BC | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 30 | | | 10 | | | 00 | | | | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | Blank fields are Reserved and must not be accessed. # Access is bit specific. Table 6. Register Map Bank 1 Table: Configuration Space | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | |----------|--------------|--------|--------------|--------------|--------|----------------------|--------------|--------|-----------|--------------|--------| | PRT0DM0 | 00 | RW | | 40 | | ASC10CR0 | 80 | RW | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | ASC10CR1 | 81 | RW | | C1 | | | PRT0IC0 | 02 | RW | | 42 | | ASC10CR2 | 82 | RW | | C2 | | | PRT0IC1 | 03 | RW | | 43 | | ASC10CR3 | 83 | RW | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | PRT1IC0 | 06 | RW | | 46 | | ASD11CR2 | 86 | RW | | C6 | | | PRT1IC1 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DM0 | 08 | RW | | 48 | | | 88 | | | C8 | | | PRT2DM1 | 09 | RW | | 49 | | | 89 | | | C9 | | | PRT2IC0 | 0A | RW | | 4A | | | 8A | | | CA | | | PRT2IC1 | 0B | RW | | 4B | | | 8B | | | СВ | | | | 0C | | | 4C | | | 8C | | | CC | | | | 0D | | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | ASD20CR0 | 90 | RW | GDI_O_IN | D0 | RW | | | 11 | | | 51 | | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | | 12 | | 1 | 52 | | ASD20CR1 | 92 | RW | GDI O OU | D2 | RW | | | 13 | | 1 | 53 | | ASD20CR2<br>ASD20CR3 | 93 | RW | GDI_C_OU | D3 | RW | | | 14 | | 1 | 54 | | ASC21CR0 | 94 | RW | JJL_UU | D3 | 1744 | | | 15 | | 1 | 55 | | ASC21CR0 | 95 | RW | | D5 | | | | 16 | | 1 | 56 | | ASC21CR1 | 96 | RW | | D6 | | | | 17 | | | 57 | | ASC21CR2 | 97 | RW | | D7 | | | | 18 | | | 58 | | ASUZ TURS | 98 | KVV | | D8 | | | | 19 | | | 59 | | | 99 | | | D8 | | | | 19<br>1A | | | 59<br>5A | | | 99<br>9A | | | DA | | | | 1B | | | 5A<br>5B | | | 9A<br>9B | | | DB | | | | | | | | | | | | | | | | | 1C | | | 5C | | | 9C | | 000 00 FN | DC | DW | | | 1D | | | 5D | | | 9D | | OSC_GO_EN | DD | RW | | | 1E | | | 5E | | | 9E | | OSC_CR4 | DE | RW | | DDD00511 | 1F | 514 | 0114 000 | 5F | 514 | | 9F | | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK_CR1 | 61 | RW | | A1 | | OSC_CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | | 23 | | AMD_CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | DBB01FN | 24 | RW | | 64 | | | A4 | | VLT_CMP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | | E5 | | | DBB01OU | 26 | RW | AMD_CR1 | 66 | RW | | A6 | | | E6 | | | | 27 | | ALT_CR0 | 67 | RW | | A7 | | | E7 | | | DCB02FN | 28 | RW | | 68 | | | A8 | | IMO_TR | E8 | W | | DCB02IN | 29 | RW | | 69 | | | A9 | | ILO_TR | E9 | W | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG_TR | EA | RW | | | 2B | | | 6B | | | AB | | ECO_TR | EB | W | | DCB03FN | 2C | RW | | 6C | | | AC | | | EC | | | DCB03IN | 2D | RW | | 6D | | | AD | | | ED | | | DCB03OU | 2E | RW | | 6E | | | AE | | | EE | | | | 2F | | | 6F | | | AF | | | EF | | | | 30 | | ACB00CR3 | 70 | RW | RDI0RI | В0 | RW | | F0 | | | | 31 | | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | | 32 | | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACB00CR2 | 73 | RW | RDI0LT0 | В3 | RW | | F3 | | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | | 37 | | ACB01CR2 | 77 | RW | 1 | B7 | | CPU F | F7 | RL | | | 38 | | | 78 | | 1 | B8 | | | F8 | | | | 39 | | 1 | 79 | | 1 | B9 | | | F9 | | | | 3A | | 1 | 79<br>7A | | 1 | BA | | | FA | | | | 3B | | 1 | 7B | | 1 | BB | | | FB | | | | 3C | | 1 | 7B | | 1 | BC | | | FC | | | | 3D | | <del> </del> | 7C | | <del> </del> | BD | | | FD | | | | | | <b>!</b> | | | 1 | | | CDLL SCD4 | | | | | 3E | | 1 | 7E | | <b>.</b> | BE | | CPU_SCR1 | FE | # | | | 3F | | I | 7F | l | | BF | | CPU_SCR0 | FF | # | Blank fields are Reserved and must not be accessed. # Access is bit specific. # **Electrical Specifications** This section presents the DC and AC electrical specifications of the automotive CY8C24x23A PSoC devices. For the latest electrical specifications, visit http://www.cypress.com. Specifications are valid for –40 $^{\circ}C \leq T_{A} \leq 85$ $^{\circ}C$ and $T_{J} \leq 100$ $^{\circ}C,$ except where noted. Refer to Table 21 on page 23 for the electrical specifications of the IMO using slow IMO (SLIMO) mode. Figure 5. Voltage versus CPU Frequency Figure 6. IMO Frequency Trim Options # **Absolute Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. **Table 7. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 25 | +100 | °C | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 65 °C degrades reliability. | | T <sub>BAKETEMP</sub> | Bake temperature | ı | 125 | See<br>package<br>label | °C | | | T <sub>BAKETIME</sub> | Bake time | See<br>package<br>label | - | 72 | Hours | | | T <sub>A</sub> | Ambient temperature with power applied | -40 | _ | +85 | °C | | | $V_{DD}$ | Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | -0.5 | - | +6.0 | V | | | V <sub>IO</sub> | DC input voltage | $V_{SS} - 0.5$ | _ | $V_{DD} + 0.5$ | V | | | $V_{IOZ}$ | DC voltage applied to tristate | $V_{SS} - 0.5$ | _ | $V_{DD} + 0.5$ | V | | | I <sub>MIO</sub> | Maximum current into any port pin | -25 | - | +50 | mA | _ | | ESD | Electrostatic discharge voltage | 2000 | - | - | V | Human body model ESD. | | LU | Latch up current | _ | _ | 200 | mA | | # **Operating Temperature** **Table 8. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient temperature | -40 | _ | +85 | °C | | | TJ | Junction temperature | <del>-4</del> 0 | 1 | +100 | °C | The temperature rise from ambient to junction is package specific. See Table 33 on page 33. The user must limit the power consumption to comply with this requirement. | Document Number: 001-52469 Rev. \*F Page 14 of 44 # **DC Electrical Characteristics** DC Chip-Level Specifications Table 9 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 9. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | Supply voltage | 3.0 | - | 5.25 | V | See DC POR and LVD specifications, Table 19 on page 22. | | I <sub>DD</sub> | Supply current | _ | 5 | 8 | mA | Conditions are $V_{DD}$ = 5.0 V,<br>CPU = 3 MHz, 48 MHz disabled,<br>VC1 = 1.5 MHz, VC2 = 93.75 kHz,<br>VC3 = 93.75 kHz, analog power = off.<br>IMO = 24 MHz. | | I <sub>DD3</sub> | Supply current | _ | 3.3 | 6.0 | mA | Conditions are $V_{DD}$ = 3.3 V,<br>CPU = 3 MHz, 48 MHz disabled,<br>VC1 = 1.5 MHz, VC2 = 93.75 kHz,<br>VC3 = 93.75 kHz, Analog power = off.<br>IMO = 24 MHz. | | I <sub>SB</sub> | Sleep (mode) current with POR, LVD, sleep timer, and WDT. <sup>[7]</sup> | - | 3 | 6.5 | μА | $V_{DD}$ = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 55 °C, Analog power = off. | | I <sub>SBH</sub> | Sleep (mode) current with POR, LVD, sleep timer, and WDT at high temperature. <sup>[7]</sup> | _ | 4 | 25 | μА | $V_{DD}$ = 3.3 V, 55 °C < $T_{A} \le$ 85 °C,<br>Analog power = off. | | I <sub>SBXTL</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, and external crystal. <sup>[7]</sup> | _ | 4 | 7.5 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 55 °C, Analog power = off. | | I <sub>SBXTLH</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, and external crystal at high temperature. <sup>[7]</sup> | _ | 5 | 26 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3 V, 55 °C < T <sub>A</sub> $\leq$ 85 °C, Analog power = off. | | $V_{REF}$ | Reference voltage (bandgap) | 1.28 | 1.30 | 1.32 | V | Trimmed for appropriate V <sub>DD</sub> . | #### Note Document Number: 001-52469 Rev. \*F Page 15 of 44 <sup>7.</sup> Standby current includes all functions (POR, LVD, WDT, sleep timer) needed for reliable system operation. This must be compared with devices that have similar functions enabled. # DC General Purpose I/O Specifications Table 10 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 10. DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------------------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull-down resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High output level | V <sub>DD</sub> – 1.0 | - | - | V | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V (maximum 40 mA on even port pins (for example, P0[2], P1[4]), maximum 40 mA on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined $I_{OH}$ budget. | | V <sub>OL</sub> | Low output level | _ | - | 0.75 | V | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V (maximum 100 mA on even port pins (for example, P0[2], P1[4]), maximum 100 mA on odd port pins (for example, P0[3], P1[5])). 150 mA maximum combined $I_{OL}$ budget. | | I <sub>OH</sub> | High-level source current | 10 | _ | - | mA | $V_{OH} \ge V_{DD} - 1.0$ V, see the limitations of the total current in the note for $V_{OH}$ . | | I <sub>OL</sub> | Low-level sink current | 25 | _ | _ | mA | $V_{OL} \le 0.75 \text{V}$ , see the limitations of the total current in the note for $V_{OL}$ . | | V <sub>IL</sub> | Input low level | _ | _ | 0.8 | V | | | V <sub>IH</sub> | Input high level | 2.1 | _ | | V | | | $V_{H}$ | Input hysteresis | _ | 60 | | mV | | | I <sub>IL</sub> | Input leakage (absolute value) | _ | 1 | | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive load on pins as input | _ | 3.5 | 10 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C | | C <sub>OUT</sub> | Capacitive load on pins as output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C | # DC Operational Amplifier Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. The operational amplifier is a component of both the analog CT PSoC blocks and the analog SC PSoC blocks. The guaranteed specifications are measured in the analog CT PSoC block. Table 11. 5 V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | 1.6<br>1.3<br>1.2 | 10<br>8<br>7.5 | mV<br>mV<br>mV | | | TCV <sub>OSOA</sub> | Average input offset voltage drift | - | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (Port 0 analog pins) | _ | 20 | _ | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input capacitance (Port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | | V <sub>CMOA</sub> | Common mode voltage range<br>Common mode voltage range (high power or<br>high opamp bias) | 0.0<br>0.5 | - | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open loop gain Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | 60<br>60<br>80 | -<br>- | _<br>_<br>_ | dB<br>dB<br>dB | Specification is applicable at high<br>power. For all other bias modes<br>(except high power, high opamp<br>bias), minimum is 60 dB. | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.5 | -<br>- | _<br>_<br>_ | V<br>V<br>V | | | V <sub>OLOWOA</sub> | Low output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | _<br>_<br>_ | 1 1 1 | 0.2<br>0.2<br>0.5 | V<br>V<br>V | | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) Power = low, Opamp bias = high Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high Power = high, Opamp bias = high Supply voltage rejection ratio | -<br>-<br>-<br>-<br>-<br>- | 150<br>300<br>600<br>1200<br>2400<br>4600 | 200<br>400<br>800<br>1600<br>3200<br>6400 | дА<br>дА<br>дА<br>дА<br>дА<br>дА | V < V 225 V or | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 64 | 80 | _ | dB | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25 \text{ V}) \text{ or } (V_{DD} - 1.25 \text{ V}) \le V_{IN} \le V_{DD}.$ | Document Number: 001-52469 Rev. \*F Page 17 of 44 Table 12. 3.3 V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | 1.65<br>1.32<br>– | 10<br>8<br>- | mV<br>mV<br>mV | Power = high, Opamp bias = high is not allowed. | | TCV <sub>OSOA</sub> | Average input offset voltage drift | _ | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (Port 0 analog pins) | - | 20 | - | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input capacitance (Port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C | | V <sub>CMOA</sub> | Common mode voltage range | 0.2 | - | V <sub>DD</sub> – 0.2 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open loop gain Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | 60<br>60<br>80 | 1 1 1 | -<br>-<br>- | dB<br>dB<br>dB | Specification is applicable at high<br>power. For all other bias modes<br>(except high power, high opamp<br>bias), minimum is 60 dB. | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2 | -<br>-<br>- | -<br>-<br>- | V<br>V<br>V | | | V <sub>OLOWOA</sub> | Low output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | _<br>_<br>_ | 1 1 1 | 0.2<br>0.2<br>0.2 | V<br>V | | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>- | 150<br>300<br>600<br>1200<br>2400 | 200<br>400<br>800<br>1600<br>3200 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | Power = high, Opamp bias = high is not allowed. | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 64 | 80 | _ | dB | $\begin{split} &V_{SS} \leq VIN \leq (V_{DD}-2.25) \text{ or } \\ &(V_{DD}-1.25 \text{ V}) \leq VIN \leq V_{DD}. \end{split}$ | #### DC Low Power Comparator Specifications Table 13 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , 3.0~V to 3.6~V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5~V at $25~^{\circ}\text{C}$ and are for design guidance only. Table 13. DC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------|-----|-----|---------------------|-------|-------| | V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | _ | V <sub>DD</sub> – 1 | V | | | I <sub>SLPC</sub> | LPC supply current | - | 10 | 40 | μА | | | V <sub>OSLPC</sub> | LPC voltage offset | _ | 2.5 | 30 | mV | | Document Number: 001-52469 Rev. \*F Page 18 of 44 # DC Analog Output Buffer Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 3.0 V to 3.6 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 14. 5 V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------| | V <sub>OSOB</sub> | Input offset voltage (absolute value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common mode input voltage range | 0.5 | _ | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance Power = low Power = high | 1 1 | 1 | _<br>_ | Ω | | | V <sub>OHIGHOB</sub> | High output voltage swing (Load = 32 $\Omega$ to $V_{DD}/2$ )<br>Power = low<br>Power = high | 0.5 × V <sub>DD</sub> + 1.1<br>0.5 × V <sub>DD</sub> + 1.1 | _<br>_ | _<br>_ | V<br>V | | | V <sub>OLOWOB</sub> | Low output voltage swing (Load = $32\Omega$ to $V_{DD}/2$ )<br>Power = low<br>Power = high | -<br>- | 1 1 | 0.5 × V <sub>DD</sub> – 1.3<br>0.5 × V <sub>DD</sub> – 1.3 | V | | | I <sub>SOB</sub> | Supply current including bias cell (no load) Power = low Power = high | | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 52 | 64 | _ | dB | $V_{OUT} > (V_{DD} - 1.25).$ | Table 15. 3.3 V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------| | V <sub>OSOB</sub> | Input offset voltage (absolute value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | _ | +6 | _ | μV/°C | | | $V_{CMOB}$ | Common mode input voltage range | 0.5 | _ | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance Power = low Power = high | - | 1<br>1 | - | Ω | | | V <sub>OHIGHOB</sub> | Power = low | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 | -<br>- | _<br>_ | V<br>V | | | V <sub>OLOWOB</sub> | Low output voltage swing (Load = 1 k $\Omega$ to V <sub>DD</sub> /2)<br>Power = low<br>Power = high | _<br>_ | 1 1 | 0.5 × V <sub>DD</sub> – 1.0<br>0.5 × V <sub>DD</sub> – 1.0 | V<br>V | | | I <sub>SOB</sub> | Supply current including bias cell (no load) Power = low Power = high | -<br>- | 0.8<br>2.0 | 2.0<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 52 | 64 | _ | dB | $V_{OUT} > (V_{DD} - 1.25).$ | Document Number: 001-52469 Rev. \*F Page 19 of 44 #### DC Analog Reference Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 3.0 V to 3.6 V and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. The guaranteed specifications are measured through the analog CT PSoC blocks. The power levels for AGND refer to the power of the analog CT PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the analog CT PSoC block. Reference control power is high. **Note** Avoid using P2[4] for digital signaling when using an analog resource that depends on the analog reference. Some coupling of the digital signal may appear on the AGND. Table 16. 5 V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|------------------------------------------------------------------------------------|--------------------------------|---------------------------------|--------------------------------|-------| | BG | Bandgap voltage reference | 1.28 | 1.30 | 1.32 | V | | _ | $AGND = V_{DD}/2^{[8]}$ | V <sub>DD</sub> /2 – 0.04 | V <sub>DD</sub> /2 – 0.01 | V <sub>DD</sub> /2 + 0.007 | V | | _ | AGND = 2 × BandGap <sup>[8]</sup> | 2 × BG – 0.048 | 2 × BG – 0.030 | 2 × BG + 0.024 | V | | _ | AGND = P2[4] (P2[4] = V <sub>DD</sub> /2) <sup>[8]</sup> | P2[4] - 0.011 | P2[4] | P2[4] + 0.011 | V | | _ | AGND = BandGap <sup>[8]</sup> | BG - 0.009 | BG + 0.008 | BG + 0.016 | V | | _ | AGND = 1.6 × BandGap <sup>[8]</sup> | 1.6 × BG – 0.022 | 1.6 × BG – 0.010 | 1.6 × BG + 0.018 | V | | - | AGND block to block variation (AGND = $V_{DD}/2$ ) <sup>[8]</sup> | -0.034 | 0.000 | 0.034 | V | | _ | RefHi = V <sub>DD</sub> /2 + BandGap <sup>[9]</sup> | V <sub>DD</sub> /2 + BG – 0.10 | V <sub>DD</sub> /2 + BG | V <sub>DD</sub> /2 + BG + 0.10 | V | | _ | RefHi = 3 × BandGap <sup>[9]</sup> | 3 × BG – 0.06 | 3 × BG | 3 × BG + 0.06 | V | | _ | RefHi = 2 × BandGap + P2[6] (P2[6] = 1.3 V) <sup>[9]</sup> | 2 × BG + P2[6] –<br>0.113 | 2 × BG + P2[6] -<br>0.018 | 2 × BG + P2[6] + 0.077 | V | | _ | RefHi = $P2[4]$ + BandGap ( $P2[4]$ = $V_{DD}/2)^{[9]}$ | P2[4] + BG – 0.130 | P2[4] + BG – 0.016 | P2[4] + BG + 0.098 | V | | - | RefHi = P2[4] + P2[6] (P2[4] = V <sub>DD</sub> /2<br>P2[6] = 1.3 V) <sup>[9]</sup> | P2[4] + P2[6] – 0.133 | P2[4] + P2[6] – 0.016 | P2[4] + P2[6] + 0.100 | V | | _ | RefHi = 3.2 × BandGap <sup>[9]</sup> | 3.2 × BG – 0.112 | 3.2 × BG | 3.2 × BG + 0.076 | V | | _ | RefLo = V <sub>DD</sub> /2 – BandGap <sup>[9]</sup> | V <sub>DD</sub> /2 – BG – 0.04 | V <sub>DD</sub> /2 – BG + 0.024 | V <sub>DD</sub> /2 – BG + 0.04 | V | | _ | RefLo = BandGap <sup>[9]</sup> | BG - 0.06 | BG | BG + 0.06 | V | | _ | RefLo = 2 × BandGap - P2[6] (P2[6] = 1.3 V) <sup>[9]</sup> | 2 × BG – P2[6] –<br>0.084 | 2 × BG – P2[6] +<br>0.025 | 2 × BG – P2[6] + 0.134 | V | | _ | RefLo = P2[4] – BandGap (P2[4] = $V_{DD}/2$ ) <sup>[9]</sup> | P2[4] – BG – 0.056 | P2[4] – BG + 0.026 | P2[4] – BG + 0.107 | V | | _ | RefLo = P2[4] - P2[6] (P2[4] = $V_{DD}/2$ ,<br>P2[6] = 1.3 V) <sup>[9]</sup> | P2[4] – P2[6] – 0.057 | P2[4] – P2[6] + 0.026 | P2[4] – P2[6] + 0.110 | V | Table 17. 3.3 V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | | | |--------|---------------------------------------------------------------------|---------------------------|---------------------------|----------------------------|-------|--|--| | BG | Bandgap voltage reference | 1.28 | 1.30 | 1.32 | V | | | | _ | $AGND = V_{DD}/2^{[8]}$ | V <sub>DD</sub> /2 – 0.03 | V <sub>DD</sub> /2 - 0.01 | V <sub>DD</sub> /2 + 0.005 | V | | | | _ | AGND = 2 x BandGap <sup>[8]</sup> | Not allowed | | | | | | | _ | AGND = P2[4] (P2[4] = $V_{DD}/2$ ) <sup>[8]</sup> | P2[4] - 0.008 | P2[4] + 0.001 | P2[4] + 0.009 | V | | | | _ | AGND = BandGap <sup>[8]</sup> | BG - 0.009 | BG + 0.005 | BG + 0.015 | V | | | | _ | AGND = 1.6 x BandGap <sup>[8]</sup> | 1.6 x BG – 0.027 | 1.6 x BG – 0.010 | 1.6 x BG + 0.018 | V | | | | _ | AGND column to column variation (AGND = $V_{DD}/2$ ) <sup>[8]</sup> | -0.034 | 0.000 | 0.034 | mV | | | #### Notes - 8. This specification is only valid when CT Block Power = High. AGND tolerance includes the offsets of the local buffer in the PSoC block. - 9. This specification is only valid when Ref Control Power = High. Table 17. 3.3 V DC Analog Reference Specifications (continued) | Symbol | Description | Min | Max | Units | | | | | |--------|-------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|---|--|--|--| | _ | RefHi = V <sub>DD</sub> /2 + BandGap <sup>[10]</sup> | | Not allowed | | | | | | | _ | RefHi = 3 × BandGap <sup>[10]</sup> | | Not allowed | | | | | | | _ | RefHi = 2 × BandGap + P2[6] (P2[6] = 0.5 V) <sup>[10]</sup> | | Not allowed | | | | | | | _ | RefHi = P2[4] + BandGap (P2[4] = $V_{DD}/2$ ) <sup>[10]</sup> | | Not allowed | | | | | | | _ | RefHi = P2[4] + P2[6] (P2[4] = $V_{DD}/2$ ,<br>P2[6] = 0.5 V) <sup>[10]</sup> | P2[4] + P2[6] – 0.075 | P2[4] + P2[6] – 0.009 | P2[4] + P2[6] + 0.057 | V | | | | | _ | RefHi = 3.2 × BandGap <sup>[10]</sup> | | Not allowed | | | | | | | _ | RefLo = V <sub>DD</sub> /2 – BandGap <sup>[10]</sup> | | Not allowed | | , | | | | | _ | RefLo = BandGap <sup>[10]</sup> | | Not allowed | | , | | | | | _ | RefLo = 2 × BandGap – P2[6] (P2[6] = 0.5 V) <sup>[10]</sup> | Not allowed | | | | | | | | _ | RefLo = P2[4] – BandGap (P2[4] = $V_{DD}/2$ ) <sup>[10]</sup> | Not allowed | | | | | | | | _ | RefLo = P2[4] – P2[6] (P2[4] = $V_{DD}/2$ ,<br>P2[6] = 0.5 V) <sup>[10]</sup> | P2[4] - P2[6] - 0.048 | P2[4] – P2[6] + 0.022 | P2[4] – P2[6] + 0.092 | V | | | | # DC Analog PSoC Block Specifications Table 17 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 18. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|-------------------------------------------|-----|------|-----|-------|-------| | R <sub>CT</sub> | Resistor unit value (continuous time) | _ | 12.2 | _ | kΩ | | | C <sub>SC</sub> | Capacitor unit value (switched capacitor) | _ | 80 | - | fF | | #### Note 10. This specification is only valid when Ref Control Power = High. # DC POR and LVD Specifications Table 19 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 3.0 V to 3.6 V and -40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the PSoC Programmable System-on-Chip Technical Reference Manual for more information on the VLT\_CR register. Table 19. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | -<br>-<br>- | 2.36<br>2.82<br>4.55 | 2.40<br>2.95<br>4.70 | V<br>V<br>V | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup, reset from the XRES pin, or reset from Watchdog. | | V <sub>LVD0</sub> V <sub>LVD1</sub> V <sub>LVD2</sub> V <sub>LVD3</sub> V <sub>LVD4</sub> V <sub>LVD5</sub> V <sub>LVD6</sub> V <sub>LVD7</sub> | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>[11]</sup> 2.99 <sup>[12]</sup> 3.09 3.20 4.55 4.75 4.83 4.95 | V<br>V<br>V<br>V<br>V | | #### DC Programming Specifications Table 20 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le \text{T}_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 20. DC Programming Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|----------|-------|--------------------------------------| | V <sub>DDIWRITE</sub> | Supply voltage for flash write operations | 3.0 | _ | - | V | | | I <sub>DDP</sub> | Supply current during programming or verify | _ | 5 | 25 | mA | | | $V_{ILP}$ | Input low voltage during programming or verify | _ | _ | 8.0 | V | | | V <sub>IHP</sub> | Input high voltage during programming or verify | 2.1 | _ | - | V | | | I <sub>ILP</sub> | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | - | _ | 0.2 | mA | Driving internal pull down resistor. | | I <sub>IHP</sub> | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | _ | _ | 1.5 | mA | Driving internal pull down resistor. | | V <sub>OLV</sub> | Output low voltage during programming or verify | _ | _ | 0.75 | V | | | V <sub>OHV</sub> | Output high voltage during programming or verify | V <sub>DD</sub> – 1.0 | _ | $V_{DD}$ | V | | | Flash <sub>ENPB</sub> | Flash endurance (per block) <sup>[13, 14]</sup> | 1,000 | _ | - | _ | Erase/write cycles per block | | Flash <sub>ENT</sub> | Flash endurance (total) <sup>[14, 15]</sup> | 64,000 | _ | - | _ | Erase/write cycles | | Flash <sub>DR</sub> | Flash data retention | 10 | _ | - | Years | | - 11. Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV=00) for falling supply. 12. Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV=01) for falling supply. 13. The erase/write cycle limit per block (Flash<sub>ENPB</sub>) is only guaranteed if the device operates within one voltage range. Voltage ranges are 3.0 V to 3.6 V and 4.75 V to 5.25 V. - 14. For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information. - 15. The maximum total number of allowed erase/write cycles is the minimum Flash ENPB value multiplied by the number of flash blocks in the device. # **AC Electrical Characteristics** AC Chip-Level Specifications Table 21 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 21. AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------|--------------------------------------------------------------|-----------------------|--------|-------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> | IMO frequency for 24 MHz | 22.8 <sup>[16]</sup> | 24 | 25.2 <sup>[16]</sup> | MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 6 on page 13. SLIMO mode = 0. | | F <sub>IMO6</sub> | IMO frequency for 6 MHz | 5.5 <sup>[16]</sup> | 6 | 6.5 <sup>[16]</sup> | MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 6 on page 13. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU frequency (5 V V <sub>DD</sub> nominal) | 0.089 <sup>[16]</sup> | - | 25.2 <sup>[16]</sup> | MHz | Minimum CPU frequency is 0.022 MHz when SLIMO mode = 1 | | F <sub>CPU2</sub> | CPU frequency (3.3 V V <sub>DD</sub> nominal) | 0.089 <sup>[16]</sup> | _ | 12.6 <sup>[16]</sup> | MHz | Minimum CPU frequency is 0.022 MHz when SLIMO mode = 1 | | F <sub>BLK5</sub> | Digital PSoC block frequency (5 V V <sub>DD</sub> nominal) | 0 | _ | 50.4 <sup>[16,17]</sup> | MHz | Refer to AC Digital Block Specifications on page 28. | | F <sub>BLK33</sub> | Digital PSoC block frequency (3.3 V V <sub>DD</sub> nominal) | 0 | _ | 25.2 <sup>[16,17]</sup> | MHz | Refer to AC Digital Block Specifications on page 28. | | F <sub>32K1</sub> | ILO frequency | 15 | 32 | 64 | kHz | This specification applies when the ILO has been trimmed. | | F <sub>32KU</sub> | ILO untrimmed frequency | 5 | - | _ | kHz | After a reset and before the M8C processor starts to execute, the ILO is not trimmed. | | F <sub>32K2</sub> | External crystal oscillator | _ | 32.768 | - | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>PLL</sub> | PLL frequency | _ | 23.986 | _ | MHz | Is a multiple (x732) of crystal frequency. | | Jitter24M2 | 24 MHz period jitter (PLL) | _ | _ | 600 | ps | Refer to Figure 10 on page 24. | | T <sub>PLLSLEW</sub> | PLL lock time | 0.5 | _ | 10 | ms | Refer to Figure 7 on page 24. | | T <sub>PLLSLEWSLOW</sub> | PLL lock time for low gain setting | 0.5 | _ | 50 | ms | Refer to Figure 8 on page 24. | | T <sub>OS</sub> | External crystal oscillator startup to 1% | _ | 1700 | 2620 | ms | Refer to Figure 9 on page 24. | | T <sub>OSACC</sub> | External crystal oscillator startup to 100 ppm | - | 2800 | 3800 | ms | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{OSACC}$ period. Correct operation assumes a properly loaded 1 $\mu$ W maximum drive level 32.768 kHz crystal. 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 5.25 V, $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85 °C. | | Jitter32k | 32 kHz period jitter | _ | 100 | _ | ns | Refer to Figure 11 on page 24. | | T <sub>XRST</sub> | External reset pulse width | 10 | _ | _ | μS | | | DC24M | 24 MHz duty cycle | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | ILO duty cycle | 20 | 50 | 80 | % | | | Step24M | 24 MHz trim step size | - | 50 | _ | kHz | | | Fout48M | 48 MHz output frequency | 45.6 <sup>[16]</sup> | 48.0 | 50.4 <sup>[16]</sup> | MHz | Trimmed. Using factory trim values. | | Jitter24M1P | 24 MHz period jitter (IMO)<br>peak-to-peak | - | 300 | _ | ps | Refer to Figure 10 on page 24. | | Jitter24M1R | 24 MHz period jitter (IMO) root mean squared | - | _ | 600 | ps | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | _ | 12.6 <sup>[16]</sup> | MHz | | | SR <sub>POWERUP</sub> | Power supply slew rate | _ | - | 250 | V/ms | V <sub>DD</sub> slew rate during power up. | | T <sub>POWERUP</sub> | Time between end of POR state and CPU code execution | _ | 16 | 100 | ms | Power up from 0 V. | Document Number: 001-52469 Rev. \*F Page 23 of 44 Accuracy derived from IMO with appropriate trim for V<sub>DD</sub> range. See the individual user module data sheets for information on maximum frequencies for user modules. Figure 7. PLL Lock Timing Diagram Figure 8. PLL Lock for Low Gain Setting Timing Diagram Figure 9. External Crystal Oscillator Startup Timing Diagram Figure 10. 24 MHz Period Jitter (IMO) Timing Diagram Figure 11. 32 kHz Period Jitter (ECO) Timing Diagram # AC General Purpose I/O Specifications Table 22 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 22. AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|----------------------|-------|--------------------------------------------| | F <sub>GPIO</sub> | GPIO operating frequency | 0 | _ | 12.6 <sup>[18]</sup> | MHz | Normal strong mode | | TRiseF | Rise time, normal strong mode, Cload = 50 pF | 3 | _ | 18 | ns | V <sub>DD</sub> = 4.5 to 5.25 V, 10% - 90% | | TFallF | Fall time, normal strong mode, Cload = 50 pF | 2 | _ | 18 | ns | V <sub>DD</sub> = 4.5 to 5.25 V, 10% - 90% | | TRiseS | Rise time, slow strong mode, Cload = 50 pF | 10 | 27 | _ | ns | V <sub>DD</sub> = 3 to 5.25 V, 10% - 90% | | TFallS | Fall time, slow strong mode, Cload = 50 pF | 10 | 22 | _ | ns | V <sub>DD</sub> = 3 to 5.25 V, 10% - 90% | Figure 12. GPIO Timing Diagram #### Note <sup>18.</sup> Accuracy derived from IMO with appropriate trim for $\mathrm{V}_\mathrm{DD}$ range. # AC Operational Amplifier Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the analog CT PSoC block. Power = high and Opamp bias = high is not allowed at 3.3 V. Table 23. 5 V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------| | T <sub>ROA</sub> | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) | | | | | | | Power = low, Opamp bias = low | - | _ | 3.9 | μS | | | Power = medium, Opamp bias = high | _ | _ | 0.72 | μS | | | Power = high, Opamp bias = high | _ | _ | 0.62 | μS | | T <sub>SOA</sub> | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) | | | | | | | Power = low, Opamp bias = low | _ | _ | 5.9 | μS | | | Power = medium, Opamp bias = high | _ | _ | 0.92 | μS | | | Power = high, Opamp bias = high | _ | _ | 0.72 | μS | | SR <sub>ROA</sub> | Rising slew rate (20% to 80%) (10 pF load, unity gain) | | | | | | 110/1 | Power = low, Opamp bias = low | 0.15 | _ | _ | V/μs | | | Power = medium, Opamp bias = high | 1.7 | _ | _ | V/µs | | | Power = high, Opamp bias = high | 6.5 | _ | _ | V/μs | | SR <sub>FOA</sub> | Falling slew rate (80% to 20%) (10 pF load, unity gain) | | | | | | 10/1 | Power = low, Opamp bias = low | 0.01 | _ | _ | V/μs | | | Power = medium, Opamp bias = high | 0.5 | _ | _ | V/μs | | | Power = high, Opamp bias = high | 4.0 | _ | _ | V/μs | | BW <sub>OA</sub> | Gain bandwidth product | | | | | | 0,1 | Power = low, Opamp bias = low | 0.75 | _ | _ | MHz | | | Power = medium, Opamp bias = high | 3.1 | _ | - | MHz | | | Power = high, Opamp bias = high | 5.4 | _ | _ | MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = medium, Opamp bias = high) | _ | 100 | _ | nV/rt-Hz | Table 24. 3.3 V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------| | T <sub>ROA</sub> | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) | | | | | | | Power = low, Opamp bias = low | _ | _ | 3.92 | μS | | | Power = medium, Opamp bias = high | _ | _ | 0.72 | μS | | T <sub>SOA</sub> | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) | | | | | | | Power = low, Opamp bias = low | _ | _ | 5.41 | μS | | | Power = medium, Opamp bias = high | _ | _ | 0.72 | μS | | SR <sub>ROA</sub> | Rising slew rate (20% to 80%) (10 pF load, unity gain) | | | | | | | Power = low, Opamp bias = low | 0.31 | _ | _ | V/μs | | | Power = medium, Opamp bias = high | 2.7 | _ | _ | V/μs | | SR <sub>FOA</sub> | Falling slew rate (80% to 20%) (10 pF load, unity gain) | | | | | | | Power = low, Opamp bias = low | 0.24 | _ | _ | V/μs | | | Power = medium, Opamp bias = high | 1.8 | _ | _ | V/μs | | BW <sub>OA</sub> | Gain bandwidth product | | | | | | J. ( | Power = low, Opamp bias = low | 0.67 | _ | _ | MHz | | | Power = medium, Opamp bias = high | 2.8 | _ | _ | MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = medium, Opamp bias = high) | _ | 100 | _ | nV/rt-Hz | Document Number: 001-52469 Rev. \*F Page 26 of 44 When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1 k $\Omega$ resistance and the external capacitor. Figure 13. Typical AGND Noise with P2[4] Bypass At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level. Figure 14. Typical Opamp Noise # AC Low Power Comparator Specifications Table 25 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 25. AC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|------------------------------------------| | T <sub>RLPC</sub> | LPC response time | _ | _ | 50 | μS | ≥ 50 mV overdrive comparator | | | | | | | | reference set within V <sub>REFLPC</sub> | # AC Digital Block Specifications Table 26 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 26. AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------------------------|--------------------|-----|----------------------|-------|-------------------------------------------------------------| | Timer | Capture pulse width | 50 <sup>[19]</sup> | _ | _ | ns | | | | Maximum frequency, no capture | _ | _ | 50.4 <sup>[20]</sup> | MHz | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | | Maximum frequency, with capture | _ | _ | 25.2 <sup>[20]</sup> | MHz | | | Counter | Enable pulse width | 50 <sup>[19]</sup> | _ | _ | ns | | | | Maximum frequency, no enable input | _ | _ | 50.4 <sup>[20]</sup> | MHz | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | | Maximum frequency, enable input | _ | _ | 25.2 <sup>[20]</sup> | MHz | | | Dead Band | Kill pulse width: | | • | | | | | | Asynchronous restart mode | 20 | _ | _ | ns | | | | Synchronous restart mode | 50 <sup>[19]</sup> | _ | _ | ns | | | | Disable mode | 50 <sup>[19]</sup> | _ | _ | ns | | | | Maximum frequency | _ | _ | 50.4 <sup>[20]</sup> | MHz | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | CRCPRS<br>(PRS Mode) | Maximum input clock frequency | - | _ | 50.4 <sup>[20]</sup> | MHz | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | CRCPRS<br>(CRC Mode) | Maximum input clock frequency | - | _ | 25.2 <sup>[20]</sup> | MHz | | | SPIM | Maximum input clock frequency | - | _ | 8.4 <sup>[20]</sup> | MHz | Maximum nominal data rate is 4 Mbps due to 2× overclocking | | SPIS | Maximum input clock frequency | _ | - | 4.2 <sup>[20]</sup> | MHz | | | | Width of SS_ Negated between transmissions | 50 <sup>[19]</sup> | - | _ | ns | | | Transmitter | Maximum input clock frequency | - | _ | 25.2 <sup>[20]</sup> | MHz | Maximum nominal baud rate is 3 Mbaud due to 8× overclocking | | | Maximum input clock frequency with V <sub>DD</sub> ≥ 4.75 V, 2 Stop Bits | - | _ | 50.4 <sup>[20]</sup> | MHz | Maximum nominal baud rate is 6 Mbaud due to 8× overclocking | | Receiver | Maximum input clock frequency | _ | _ | 25.2 <sup>[20]</sup> | MHz | Maximum nominal baud rate is 3 Mbaud due to 8× overclocking | | | Maximum input clock frequency with $V_{DD} \ge 4.75 \text{ V}$ , 2 stop bits | _ | _ | 50.4 <sup>[20]</sup> | MHz | Maximum nominal baud rate is 6 Mbaud due to 8× overclocking | #### Notes <sup>19.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). <sup>20.</sup> Accuracy derived from IMO with appropriate trim for V<sub>DD</sub> range. # AC Analog Output Buffer Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 27. 5 V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|--------------------------------------------------------------------------------------------------|--------------|--------|---------------|--------------------------| | T <sub>ROB</sub> | Rising settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | | _<br>_ | 2.5<br>2.5 | μ <b>s</b><br>μ <b>s</b> | | T <sub>SOB</sub> | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | -<br>- | _<br>_ | 2.2<br>2.2 | μs<br>μs | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load<br>Power = low<br>Power = high | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | BW <sub>OB</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 0.8<br>0.8 | _<br>_ | <u>-</u> | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 300<br>300 | _<br>_ | <u>-</u><br>- | kHz<br>kHz | Table 28. 3.3 V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|--------------------------------------------------------------------------------------------------|------------|--------|------------|--------------| | T <sub>ROB</sub> | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = low<br>Power = high | -<br>- | _<br>_ | 3.8<br>3.8 | μs<br>μs | | T <sub>SOB</sub> | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high | -<br>- | _<br>_ | 2.6<br>2.6 | μs<br>μs | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high | 0.5<br>0.5 | _<br>_ | | V/μs<br>V/μs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load Power = low Power = high | 0.5<br>0.5 | _<br>_ | _<br>_ | V/μs<br>V/μs | | BW <sub>OB</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 0.7<br>0.7 | _<br>_ | <u>-</u> | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 200<br>200 | _<br>_ | _<br>_ | kHz<br>kHz | Document Number: 001-52469 Rev. \*F Page 29 of 44 # AC External Clock Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 29. 5 V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | _ | 24.6 | MHz | | _ | High period | 20.6 | _ | 5300 | ns | | _ | Low period | 20.6 | _ | _ | ns | | _ | Power-up IMO to switch | 150 | _ | _ | μS | Table 30. 3.3 V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|-----------------------------------------------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 <sup>[21]</sup> | 0.093 | _ | 12.3 | MHz | | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater <sup>[22]</sup> | 0.186 | _ | 24.6 | MHz | | _ | High period with CPU clock divide by 1 | 41.7 | _ | 5300 | ns | | _ | Low period with CPU clock divide by 1 | 41.7 | _ | _ | ns | | _ | Power-up IMO to switch | 150 | _ | - | μS | #### AC Programming Specifications Table 31 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. **Table 31. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|----------------------------------------------------------------------------------|-----|-----|---------------------|-------|------------------------------------------------| | T <sub>RSCLK</sub> | Rise time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data setup time to falling edge of SCLK | 40 | _ | _ | ns | | | T <sub>HSCLK</sub> | Data hold time from falling edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash erase time per block | _ | 20 | 80 <sup>[23]</sup> | ms | | | T <sub>WRITE</sub> | Flash block write time | _ | 80 | 320 <sup>[23]</sup> | ms | | | T <sub>DSCLK</sub> | Data out delay from falling edge of SCLK | _ | _ | 45 | ns | V <sub>DD</sub> > 3.6 | | T <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK | _ | _ | 50 | ns | $3.0 \leq V_{DD} \leq 3.6$ | | T <sub>ERASEALL</sub> | Flash erase time (bulk) | - | 20 | _ | ms | Erase all blocks and protection fields at once | | T <sub>PRGH</sub> | Total flash block program time (T <sub>ERASEB</sub> + T <sub>WRITE</sub> ), hot | _ | - | 200 <sup>[23]</sup> | ms | T <sub>J</sub> ≥ 0 °C | | T <sub>PRGC</sub> | Total flash block program time (T <sub>ERASEB</sub> + T <sub>WRITE</sub> ), cold | _ | _ | 400 <sup>[23]</sup> | ms | T <sub>J</sub> < 0 °C | #### Notes Document Number: 001-52469 Rev. \*F Page 30 of 44 <sup>21.</sup> Maximum CPU frequency is 12 MHz nominal at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. <sup>22.</sup> If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. <sup>23.</sup> For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information. # AC I<sup>2</sup>C Specifications Table 32 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0~V to 3.6~V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5~V and 3.3~V at $25~^{\circ}\text{C}$ and are for design guidance only. Table 32. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins | Comple ed | Decembration. | Standa | rd Mode | Fast | Mode | l lusite | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------------------|---------------------|---------------------|----------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 <sup>[24]</sup> | 0 | 400 <sup>[24]</sup> | kHz | | T <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μS | | T <sub>LOWI2C</sub> | LOW period of the SCL clock | 4.7 | _ | 1.3 | - | μS | | T <sub>HIGHI2C</sub> | HIGH period of the SCL clock | 4.0 | _ | 0.6 | - | μS | | T <sub>SUSTAI2C</sub> | Setup time for a repeated START condition | 4.7 | _ | 0.6 | - | μS | | T <sub>HDDATI2C</sub> | Data hold time | 0 | _ | 0 | - | μS | | T <sub>SUDATI2C</sub> | Data setup time | 250 | _ | 100 <sup>[25]</sup> | - | ns | | T <sub>SUSTOI2C</sub> | Setup time for STOP condition | 4.0 | _ | 0.6 | - | μS | | T <sub>BUFI2C</sub> | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | _ | μS | | T <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter. | - | _ | 0 | 50 | ns | Figure 15. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus <sup>24.</sup> F<sub>SCLI2C</sub> is derived from SysClk of the PSoC. This specification assumes that SysClk is operating at 24 MHz, nominal. If SysClk is at a lower frequency, then the F<sub>SCLI2C</sub> specification adjusts accordingly. 25. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement T<sub>SUDATI2C</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + T<sub>SUDATI2C</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. # **Packaging Information** This section illustrates the packaging specifications for the automotive CY8C24x23A PSoC device, along with the thermal impedances for the package and the typical package capacitance on crystal pins. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at <a href="http://www.cypress.com">http://www.cypress.com</a>. # **Packaging Dimensions** Figure 16. 20-Pin (210-Mil) SSOP 1.14 DIA. PIN 1 ID. 14 1.14 DIMENSIONS IN MILLIMETERS MIN. 15 28 10.00 10.40 7.50 8.10 MAX. Figure 17. 28-Pin (210-Mil) SSOP # **Thermal Impedances** Table 33. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> <sup>[26]</sup> | |-------------|-----------------------------------------| | 20-pin SSOP | 117 °C/W | | 28-pin SSOP | 101 °C/W | # **Capacitance on Crystal Pins** Table 34. Capacitance on Crystal Pins | Package | Package Capacitance | | | | |-------------|---------------------|--|--|--| | 20-pin SSOP | 2.6 pF | | | | | 28-pin SSOP | 2.8 pF | | | | # **Solder Reflow Peak Temperature** The following table lists the minimum solder reflow peak temperatures to achieve good solderability. Table 35. Solder Reflow Peak Temperature | Package | Minimum Peak<br>Temperature <sup>[27]</sup> | Maximum Peak<br>Temperature | |-------------|---------------------------------------------|-----------------------------| | 20-pin SSOP | 240 °C | 260 °C | | 28-pin SSOP | 240 °C | 260 °C | #### Notes <sup>26.</sup> T<sub>J</sub> = T<sub>A</sub> + POWER x θ<sub>JA</sub> 27. Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5 °C with Sn-Pb or 245 ± 5 °C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. # **Development Tool Selection** This section presents the development tools available for the CY8C24x23A family. #### Software #### PSoC Designer At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for years. PSoC Designer is available free of charge at http://www.cypress.com. PSoC Designer comes with a free C compiler. #### PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com. #### **Development Kits** All development kits can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability. #### CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the contents of specific memory locations. Advanced emulation features are also supported through PSoC Designer. The kit includes: - ICE-Cube unit - 28-Pin PDIP emulation pod for CY8C29466-24PXI - 28-Pin CY8C29466-24PXI PDIP PSoC device samples (two) - PSoC Designer software CD - ISSP cable - MiniEval socket programming and evaluation board - Backward compatibility cable (for connecting to legacy pods) - Universal 110/220 power supply (12 V) - European plug adapter - USB 2.0 cable - Getting Started guide - Development kit registration form #### **Evaluation Tools** All evaluation tools can be purchased from the Cypress Online Store #### CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, an RS-232 port, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation board with LCD module - MiniProg programming unit - 28-Pin CY8C29466-24PXI PDIP PSoC device sample (2) - PSoC Designer software CD - Getting Started guide - USB 2.0 cable #### CY3210-24X23 Evaluation Pod (EvalPod) PSoC EvalPods are pods that connect to the ICE (CY3215-DK kit) to allow debugging capability. They can also function as a standalone device without debugging capability. The EvalPod has a 28-pin DIP footprint on the bottom for easy connection to development kits or other hardware. The top of the EvalPod has prototyping headers for easy connection to the device's pins. CY3210-24X23 provides evaluation of the CY8C24x23A PSoC device family. # **Device Programmers** All device programmers can be purchased from the Cypress Online Store. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit allows a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg programming unit - MiniEval socket programming and evaluation board - 28-pin CY8C29466-24PXI PDIP PSoC device sample - PSoC Designer software CD - Getting Started guide - USB 2.0 cable # **Accessories (Emulation and Programming)** CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. Note: CY3207ISSP needs special software and is not compatible with PSoC Programmer. This software is free and can be downloaded from http://www.cypress.com. The kit - CY3207 programmer unit - PSoC ISSP software CD - 110 ~ 240-V power supply, Euro-Plug adapter - USB 2.0 cable Table 36. Emulation and Programming Accessories | Part Number | Pin Package | Pod Kit <sup>[28]</sup> | Foot Kit <sup>[29]</sup> | Adapter <sup>[30]</sup> | |-------------------|-------------|-------------------------|--------------------------|-------------------------| | CY8C24223A-24PVXA | 20-pin SSOP | CY3250-24X23A | CY3250-20SSOP-FK | AS-20-20-01SS-6 | | CY8C24423A-24PVXA | 28-pin SSOP | CY3250-24X23A | CY3250-28SSOP-FK | AS-28-28-02SS-6ENP-GANG | # Notes <sup>28.</sup> Pod kit contains an emulation pod, a flex-cable (connects the pod to the ICE), two feet, and device samples. <sup>29.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB. <sup>30.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at http://www.emulation.com. # **Ordering Information** The following table lists the automotive CY8C24x23A PSoC device group's key package features and ordering codes. Table 37. CY8C24x23A Automotive PSoC Device Key Features and Ordering Information | Package | Ordering<br>Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | Temperature<br>Range | Digital Blocks | Analog Blocks | Digital I/O Pins | Analog Inputs | Analog Outputs | XRES Pin | |------------------------------------------|--------------------|------------------|-----------------|----------------------|----------------|---------------|------------------|-------------------|----------------|----------| | 20 Pin (210-Mil) SSOP | CY8C24223A-24PVXA | 4K | 256 | –40 °C to +85 °C | 4 | 6 | 16 | 8 | 2 | Yes | | 20 Pin (210-Mil) SSOP<br>(Tape and Reel) | CY8C24223A-24PVXAT | 4K | 256 | –40 °C to +85 °C | 4 | 6 | 16 | 8 | 2 | Yes | | 28 Pin (210-Mil) SSOP | CY8C24423A-24PVXA | 4K | 256 | –40 °C to +85 °C | 4 | 6 | 24 | 12 <sup>[1]</sup> | 2 | Yes | | 28 Pin (210-Mil) SSOP<br>(Tape and Reel) | CY8C24423A-24PVXAT | 4K | 256 | –40 °C to +85 °C | 4 | 6 | 24 | 12 <sup>[1]</sup> | 2 | Yes | # **Ordering Code Definitions** Page 36 of 44 # **Reference Information** # **Acronyms** The following table lists the acronyms that are used in this document. Table 38. Acronyms Used in this Datasheet | Acronym | Description | Acronym | Description | | | | |------------------|-----------------------------------------------------|--------------------------------------------|----------------------------------|--|--|--| | AC | alternating current | PCB | printed circuit board | | | | | AEC | Automotive Electronics Council | PDIP | plastic dual in-line package | | | | | ADC | analog-to-digital converter | PLL | phase-locked loop | | | | | API | application programming interface | POR | power-on reset | | | | | CPU | central processing unit | PPOR | precision power-on reset | | | | | CRC | cyclic redundancy check | PRS | pseudo-random sequence | | | | | CT | continuous time | PSoC <sup>®</sup> | Programmable System-on-Chip | | | | | DAC | digital-to-analog converter | PWM | pulse width modulator | | | | | DC | direct current or duty cycle | QFN | quad flat no leads | | | | | EEPROM | electrically erasable programmable read-only memory | SC | switched capacitor | | | | | EXTCLK | external clock | SCL / SCLK | serial clock | | | | | GPIO | general purpose I/O | SDA | serial data | | | | | I <sup>2</sup> C | Inter-Integrated Circuit | SLIMO | slow internal main oscillator | | | | | ICE | in-circuit emulator | SMP | switch mode pump | | | | | IDE | integrated development environment | SOIC | small-outline integrated circuit | | | | | ILO | internal low-speed oscillator | SPI | serial peripheral interface | | | | | IMO | internal main oscillator | SRAM | static random access memory | | | | | I/O | input/output | SROM | supervisory read-only memory | | | | | IrDA | Infrared Data Association | SSOP | shrink small-outline package | | | | | ISSP | in-system serial programming | TQFP | thin quad flat pack | | | | | LCD | liquid crystal display | UART universal asynchronous reciever / tra | | | | | | LVD | low voltage detect | USB | universal serial bus | | | | | MCU | microcontroller unit | WDT | watchdog timer | | | | | MIPS | million instructions per second | XRES | external reset | | | | # **Reference Documents** CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC® Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463) Design Aids – Reading and Writing PSoC® Flash - AN2015 (001-40459) Document Number: 001-52469 Rev. \*F Page 37 of 44 # **Document Conventions** Units of Measure The following table lists the units of measure that are used in this document. Table 39. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|---------------------|--------|-------------------------------| | °C | degree Celsius | μVrms | microvolts root-mean-square | | dB | decibels | μW | microwatts | | fF | femto farad | mA | milli-ampere | | Hz | hertz | ms | milli-second | | KB | 1024 bytes | mV | milli-volts | | Kbit | 1024 bits | nA | nanoampere | | kHz | kilohertz | ns | nanosecond | | kΩ | kilohm | nV | nanovolts | | Mbaud | megabaud | Ω | ohm | | Mbps | megabits per second | pA | picoampere | | MHz | megahertz | pF | picofarad | | MΩ | megaohm | pp | peak-to-peak | | μА | microampere | ppm | parts per million | | μF | microfarad | ps | picosecond | | μН | microhenry | sps | samples per second | | μS | microsecond | σ | sigma: one standard deviation | | μV | microvolts | V | volts | #### Numeric Conventions Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, '01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or '0x' are in decimal format. # Glossary | active high | <ol> <li>A logic signal having its asserted state as the logic 1 state.</li> <li>A logic signal having the logic 1 state as the higher voltage of the two states.</li> </ol> | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | analog blocks | The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more. | | analog-to-digital converter (ADC) | A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog converter (DAC) performs the reverse operation. | | Application programming interface (API) | A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications. | | asynchronous | A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal. | | bandgap<br>reference | A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference. | Document Number: 001-52469 Rev. \*F Page 38 of 44 block buffer bus bandwidth 1. The frequency range of a message or information processing system measured in hertz. > 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum. bias 1. A systematic deviation of a value from a reference value. The amount by which the average of a set of values departs from a reference value. 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device. 1. A functional unit that performs a single function, such as an oscillator. 2. A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block. 1. A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for I/O operations, into which data is read, or from which data is written. 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device. An amplifier used to lower the output impedance of a system. 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns. 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0]. 3. One or more conductors that serve as a common connection for a group of related devices. The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to clock synchronize different logic blocks. An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy comparator predetermined amplitude requirements. compiler A program that translates a high level language, such as C, into machine language. configuration space In PSoC devices, the register space accessed when the XIO bit, in the CPU F register, is set to '1'. crystal oscillator An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components. check (CRC) cyclic redundancy A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression. data bus A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions. A hardware and software system that allows you to analyze the operation of the system under development. A debugger debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory. dead band A period of time when neither of two or more signals are in their active state or in transition. Document Number: 001-52469 Rev. \*F digital blocks The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI. digital-to-analog converter (DAC) A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital converter (ADC) performs the reverse operation. duty cycle The relationship of a clock period high time to its low time, expressed as a percent. emulator Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system. external reset (XRES) An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state. flash An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is off. flash block The smallest amount of flash ROM space that may be programmed at one time and the smallest amount of flash space that may be protected. frequency The number of cycles or events per unit of time, for a periodic function. gain The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB. I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at the V<sub>DD</sub> supply voltage and pulled high with resistors. The bus operates up to 100 kbits/second in standard mode and 400 kbits/second in fast mode. ICE The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer). input/output (I/O) A device that introduces data into or extracts data from a system. interrupt A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed. interrupt service routine (ISR) iitter A block of code that normal code execution is diverted to when the CPU receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution. 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles. low voltage detect A circuit that senses $V_{DD}$ and provides an interrupt to the system when $V_{DD}$ falls below a selected threshold. (LVD) M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the flash, SRAM, and register space. Document Number: 001-52469 Rev. \*F [+] Feedback Page 40 of 44 master device A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the slave device. An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller microcontroller typically includes memory, timing circuits, and I/O circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. mixed-signal The reference to a circuit containing both analog and digital techniques and components. modulator A device that imposes a signal on a carrier. 1. A disturbance that affects a signal and that may distort the information carried by the signal. noise 2. The random variations of one or more characteristics of any entity such as voltage, current, or data. A circuit that may be crystal controlled and is used to generate a clock frequency. oscillator A technique for testing transmitted data. Typically, a binary digit is added to the data to make the sum of all the parity digits of the binary data either always even (even parity) or always odd (odd parity). phase-locked An electronic circuit that controls an oscillator so that it maintains a constant phase angle relative to a reference loop (PLL) signal. The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their pinouts physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names. A group of pins, usually eight. port power-on reset (POR) A circuit that forces the PSoC device to reset when the voltage is below a pre-set level. This is one type of hardware PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress. PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology. pulse width modulator (PWM) An output in the form of duty cycle which varies as a function of the applied value. RAM An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in. register A storage device with a specific capacity, such as a bit or byte. reset A means of bringing a system back to a known state. See hardware reset and software reset. ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in. slave device Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another. shift register A memory storage device that sequentially shifts a word either left or right to output a stream of serial data. A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. SRAM An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device. SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform flash operations. The functions of the SROM may be accessed in normal user code, operating from flash. stop bit A signal following a character or block that prepares the receiving device to receive the next character or block. synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal. 2. A system whose operation is synchronized by a clock signal. tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net. UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits. user modules Pre-built, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level analog and digital PSoC blocks. User modules also provide high level API (Application Programming Interface) for the peripheral function. user space The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program. $V_{DD}$ A name for a power net meaning "voltage drain". The most positive power supply signal. Usually 5 V or 3.3 V. $V_{SS}$ A name for a power net meaning "voltage source." The most negative power supply signal. watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time. # **Document History Page** | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 2678061 | VIVG/PYRS | 03/24/09 | New data sheet for Automotive A-Grade | | *A | 2685606 | SHEA | 04/08/09 | Minor ECN to correct the spec number in Document History. | | *B | 2702925 | BTK | 05/06/2009 | Post to external web | | *C | 2742354 | BTK/PYRS | 07/22/09 | Changed title. Updated Features section. Updated text of PSoC Functional Overview section. Updated Getting Started section. Made corrections and minor text edits to Pinouts section. Changed the name of the Register Reference section to "Registers". Added clarifying comments to some electrical specifications. Updated some figures. Changed T <sub>RAMP</sub> specification per MASJ input. Fixed all AC specifications to conform to a ±5% IMO accuracy. Made other miscellaneous minor text edits. Deleted some non-applicable or redundant information. Added a footnote to clarify that 8 of the 12 analog inputs are regular and the other 4 are direct SC block connections. Updated Development Tool Selection section. | | *D | 2822792 | BTK/AESA | 12/07/2009 | Added $T_{PRGH}$ , $T_{PRGC}$ , $I_{OL}$ , $I_{OH}$ , $F_{32KU}$ , $DC_{ILO}$ , and $T_{POWERUP}$ electrical specifications. Corrected the Flash <sub>ENT</sub> electrical specification. Updated all footnotes for Table 20, "DC Programming Specifications," on page 22. Added maximum values and updated typical values for $T_{ERASEB}$ and $T_{WRITE}$ electrical specifications. Replaced $T_{RAMP}$ electrical specification with $SR_{POWERUP}$ electrical specification. Added "Contents" on page 2. This revision fixes CDT 63984. | | *E | 2888007 | NJF | 03/30/2010 | Updated Cypress website links. Removed reference to PSoC Designer 4.4. Added T <sub>BAKETEMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings on page 14. Updated 3.3 V DC Analog Reference Specifications on page 20. Removed Third Party Tools and Build a PSoC Emulator into Your Board. Updated links in Sales, Solutions, and Legal Information. | | *F | 3070556 | втк | 10/25/2010 | Added CY8C24223A-24PVXA(T) devices to datasheet (CDT 85763). Updated the following sections: Getting Started, Development Tools, and Designing with PSoC Designer Moved Acronyms and Document Conventions to the end of document. Added Reference Information and Glossary sections. Updated datasheet as per Cypress style guide and new datasheet template. | Document Number: 001-52469 Rev. \*F Page 43 of 44 # Sales, Solutions, and Legal Information # **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. Products PSoC Solutions Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2009-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-52469 Rev. \*F Revised October 26, 2010 Page 44 of 44