



### Passive-Input Digital Isolators – CMOS Outputs

### **Functional Diagrams**











#### **Features**

- Up to 100 Mbps data rate
- Flexible inputs with very wide input voltage range
- 5 mA input current
- Failsafe output (logic high output for zero coil current)
- Low power dissipation
- 3 V to 5 V power supplies
- 44000 year barrier life
- 2500 V<sub>RMS</sub> isolation per UL 1577
- −40°C to 85°C temperature range
- 20 kV/µs transient immunity
- Low EMC footprint
- UL 1577 recognized and IEC 61010-1 approved
- 8-Pin MSOP, SOIC, and PDIP packages

### **Applications**

- CAN Bus / Device Net
- · Differential line receiver
- Optocoupler replacement
- SPI interface
- RS-485, RS-422, or RS-232
- Digital Fieldbus
- Space-critical multi-channel applications

### **Description**

The IL600 Series are passive input digital signal isolators with CMOS outputs. They have a similar interface but better performance and higher package density than optocouplers.

The devices are manufactured with NVE's patented\* IsoLoop® spintronic Giant Magnetoresistive (GMR) technology for small size, high speed, and low power.

A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life.

A resistor sets the input current; a capacitor in parallel with the current-limit resistor provides improved dynamic performance.

These versatile components simplify inventory requirements by replacing a variety of optocouplers, functioning over a wide range of data rates, edge speeds, and power supply levels. The devices are available in MSOP, SOIC, and PDIP packages, as well as bare die.

IsoLoop is a registered trademark of NVE Corporation. \*U.S. Patent number 5,831,426; 6,300,617 and others.

©NVE Corporation



### **Absolute Maximum Ratings**(1)

| Parameters                            | Symbol                         | Min. | Тур. | Max.           | Units | Test Conditions |
|---------------------------------------|--------------------------------|------|------|----------------|-------|-----------------|
| Storage Temperature                   | $T_{s}$                        | -55  |      | 150            | °C    |                 |
| Ambient Operating Temperature         | T <sub>A</sub>                 | -40  |      | 85             | °C    |                 |
| Supply Voltage                        | $V_{\scriptscriptstyle  m DD}$ | -0.5 |      | 7              | V     |                 |
| DC Input Current                      | $I_{\rm IN}$                   | -25  |      | 25             | mA    |                 |
| AC Input Current (Single-Ended Input) | $I_{IN}$                       | -35  |      | 35             | mA    |                 |
| AC Input Current (Differential Input) | $I_{\text{IN}}$                | -75  |      | 75             | mA    |                 |
| Output Voltage                        | $V_{o}$                        | -0.5 |      | $V_{DD} + 1.5$ | V     |                 |
| Maximum Output Current                | $I_{o}$                        | -10  |      | 10             | mA    |                 |
| ESD                                   |                                |      | 2    |                | kV    | HBM             |

Note 1: Operating at absolute maximum ratings will not damage the device. Parametric performance is not guaranteed at absolute maximum ratings.

### **Recommended Operating Conditions**

| Parameters                    | Symbol                               | Min. | Тур. | Max. | Units                        | Test Conditions |
|-------------------------------|--------------------------------------|------|------|------|------------------------------|-----------------|
| Ambient Operating Temperature | $T_A$                                | -40  |      | 85   | °C                           |                 |
| Supply Voltage                | $ m V_{\scriptscriptstyle DD}$       | 3.0  |      | 5.5  | V                            |                 |
| Output Current                | $I_{OUT}$                            | -4   |      | 4    | mA                           |                 |
| Common Mode Input Voltage     | $V_{\scriptscriptstyle \mathrm{CM}}$ |      |      | 400  | $V_{\scriptscriptstyle RMS}$ |                 |

### **Insulation Specifications**

| Parameters                         | Symbol | Min.  | Тур.                  | Max. | Units                 | Test Conditions              |
|------------------------------------|--------|-------|-----------------------|------|-----------------------|------------------------------|
| Creepage Distance (external)       |        |       |                       |      |                       |                              |
| MSOP                               |        | 3.01  |                       |      | mm                    |                              |
| 0.15" SOIC                         |        | 4.03  |                       |      | mm                    |                              |
| 0.3" SOIC                          |        | 8.08  |                       |      | mm                    |                              |
| PDIP                               |        | 7.08  |                       |      | mm                    |                              |
| Total Barrier Thickness (internal) |        | 0.012 | 0.013                 |      | mm                    |                              |
| Leakage Current                    |        |       | 0.2                   |      | μΑ                    | 240 V <sub>RMS</sub> , 60 Hz |
| Barrier Impedance                  |        |       | >10 <sup>14</sup>   7 |      | $\Omega \parallel pF$ |                              |
| Barrier Life                       |        |       | 40000                 |      | Years at              | 60% confidence level         |
|                                    | 1      |       |                       |      | 100°C                 | activation energy            |

### **Safety and Approvals**

### IEC 61010-1

TUV Certificate Numbers: N1502812, N1502812-101

### Classification as reinforced insulation:

| Model                                            | Package      | Pollution Degree | Material Group | Max. Working<br>Voltage |
|--------------------------------------------------|--------------|------------------|----------------|-------------------------|
| IL610-2E, IL611-2E, IL612-2E                     | PDIP         | II               | III            | $300  V_{RMS}$          |
| IL613E, IL614E                                   | SOIC (0.3")  | II               | III            | $300 V_{RMS}$           |
| IL610-3E, IL611-3E, IL612-3E, IL613-3E, IL614-3E | SOIC (0.15") | II               | III            | $150 V_{RMS}$           |

### **UL 1577**

Component Recognition Program File Number: E207481 Each part tested at 3000  $V_{RMS}$  (4240  $V_{PK}$ ) for 1 second Each lot sample tested at 2500 V<sub>RMS</sub> (3530 V<sub>PK</sub>) for 1 minute

### Soldering Profile

Per JEDEC J-STD-020C

### Electrostatic Discharge Sensitivity

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.



### **IL610 Pin Connections**

| 1 | NC                  | No internal connection                                        |
|---|---------------------|---------------------------------------------------------------|
| 2 | IN+                 | Coil connection                                               |
| 3 | IN-                 | Coil connection                                               |
| 4 | NC                  | No internal connection                                        |
| 5 | GND                 | Ground return for V <sub>DD</sub>                             |
| 6 | OUT                 | Data out                                                      |
| 7 | $V_{\overline{OE}}$ | Output enable. Internally held low with $100 \text{ k}\Omega$ |
| 8 | $V_{DD}$            | Supply Voltage                                                |

### **IL611 Pin Connections**

| 1 | IN <sub>1</sub> + | Channel 1 coil connection         |
|---|-------------------|-----------------------------------|
| 2 | IN <sub>1</sub> - | Channel 1 coil connection         |
| 3 | IN <sub>2</sub> + | Channel 2 coil connection         |
| 4 | IN <sub>2</sub> - | Channel 2 coil connection         |
| 5 | GND               | Ground return for V <sub>DD</sub> |
| 6 | OUT <sub>2</sub>  | Data out, channel 2               |
| 7 | OUT <sub>1</sub>  | Data out, channel 1               |
| 8 | $V_{\mathrm{DD}}$ | Supply Voltage                    |

### **IL612 Pin Connections**

| 1 | $IN_1$             | Data in, channel 1                 |
|---|--------------------|------------------------------------|
| 2 | $V_{\mathrm{DD1}}$ | Supply Voltage 1                   |
| 3 | $OUT_2$            | Data out, channel 2                |
| 4 | $GND_1$            | Ground return for V <sub>DD1</sub> |
| 5 | $GND_2$            | Ground return for V <sub>DD2</sub> |
| 6 | $IN_2$             | Data in, channel 2                 |
| 7 | $V_{\mathrm{DD2}}$ | Supply Voltage 2                   |
| 8 | OUT <sub>1</sub>   | Data out, channel 1                |

# IL613 Pin Connections 1 IN<sub>1</sub>+ Channel 1 coil connection

| 1    | $IN_1+$           | Channel I coil connection         |  |  |  |  |  |
|------|-------------------|-----------------------------------|--|--|--|--|--|
| 2    | NC                | No connection                     |  |  |  |  |  |
| 2 NC |                   | (internally connected to pin 8)   |  |  |  |  |  |
| 3    | IN <sub>1</sub> - | Channel 1 coil connection         |  |  |  |  |  |
| 4    | IN <sub>2</sub> + | Channel 2 coil connection         |  |  |  |  |  |
| 5    | IN <sub>2</sub> - | Channel 2 coil connection         |  |  |  |  |  |
| 6    | IN <sub>3</sub> + | Channel 3 coil connection         |  |  |  |  |  |
| 7    | IN <sub>3</sub> - | Channel 3 coil connection         |  |  |  |  |  |
| 8    | NC                | No connection                     |  |  |  |  |  |
| 0    | NC                | (internally connected to pin 2)   |  |  |  |  |  |
| 9    | GND               | Ground return for V <sub>DD</sub> |  |  |  |  |  |
| 9    | GND               | (internally connected to pin 15)  |  |  |  |  |  |
| 10   | OUT <sub>3</sub>  | Data out, channel 3               |  |  |  |  |  |
| 11   | NC                | No connection                     |  |  |  |  |  |
| 12   | W                 | Supply Voltage. Pin 12 and pin 16 |  |  |  |  |  |
| 12   | $V_{\mathrm{DD}}$ | must be connected externally      |  |  |  |  |  |
| 13   | OUT <sub>2</sub>  | Data out, channel 2               |  |  |  |  |  |
| 14   | OUT <sub>1</sub>  | Data out, channel 1               |  |  |  |  |  |
| 15   | GND               | Ground return for V <sub>DD</sub> |  |  |  |  |  |
| 13   | GND               | (internally connected to pin 9)   |  |  |  |  |  |
| 16   | V                 | Supply Voltage. Pin 12 and pin 16 |  |  |  |  |  |
| 10   | $V_{\mathrm{DD}}$ | must be connected externally      |  |  |  |  |  |
|      |                   |                                   |  |  |  |  |  |









Note: Pins 12 and 16 must be connected externally.



### **IL614 Pin Connections**

| 1  | $V_{\mathrm{DD1}}$  | Supply Voltage 1                   |  |  |  |  |  |
|----|---------------------|------------------------------------|--|--|--|--|--|
| 2  | $GND_1$             | Ground return for V <sub>DD1</sub> |  |  |  |  |  |
|    | GND <sub>1</sub>    | (internally connected to pin 8)    |  |  |  |  |  |
| 3  | $OUT_1$             | Data out, channel 1                |  |  |  |  |  |
| 4  | * 7                 | Channel 1 data output enable.      |  |  |  |  |  |
| 4  | $V_{\overline{OE}}$ | Internally held low with 100 kΩ    |  |  |  |  |  |
| 5  | $IN_2$              | Data in, channel 2                 |  |  |  |  |  |
| (  | 17                  | Supply connection for              |  |  |  |  |  |
| 6  | V <sub>coil</sub>   | channel 2 and channel 3 coils      |  |  |  |  |  |
| 7  | $IN_3$              | Data in, channel 3                 |  |  |  |  |  |
| 8  | CND                 | Ground return for V <sub>DD1</sub> |  |  |  |  |  |
| 0  | $GND_1$             | (internally connected to pin 2)    |  |  |  |  |  |
| 9  | CND                 | Ground return for V <sub>DD2</sub> |  |  |  |  |  |
| 9  | $GND_2$             | (internally connected to pin 15)   |  |  |  |  |  |
| 10 | NC                  | No Connection                      |  |  |  |  |  |
| 11 | OUT <sub>3</sub>    | Data out, channel 3                |  |  |  |  |  |
| 12 | $V_{\mathrm{DD2}}$  | Supply Voltage 2                   |  |  |  |  |  |
| 13 | OUT <sub>2</sub>    | Data out, channel 2                |  |  |  |  |  |
| 14 | IN <sub>1</sub> +   | Coil connection                    |  |  |  |  |  |
| 15 | CND                 | Ground return for V <sub>DD2</sub> |  |  |  |  |  |
| 15 | $GND_2$             | (internally connected to pin 9)    |  |  |  |  |  |
| 16 | IN <sub>1</sub> -   | Coil connection                    |  |  |  |  |  |





### **Operating Specifications**

| Input Speci                                 | Input Specifications ( $V_{DD} = 3 \text{ V} - 5.5 \text{ V}$ ; $T = -40^{\circ}\text{C} - 85^{\circ}\text{C}$ unless otherwise stated) |      |      |      |       |                                                                                              |  |  |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|----------------------------------------------------------------------------------------------|--|--|
| Parameters                                  | Symbol                                                                                                                                  | Min. | Тур. | Max. | Units | <b>Test Conditions</b>                                                                       |  |  |
| Coil Input Resistance                       | D                                                                                                                                       | 47   | 85   | 112  | Ω     | T = 25°C                                                                                     |  |  |
| Con input Resistance                        | $R_{COIL}$                                                                                                                              | 31   | 85   | 128  | Ω     | $T = -40^{\circ}C - 85^{\circ}C$                                                             |  |  |
| Coil Resistance Temperature Coefficient     | TC R <sub>COIL</sub>                                                                                                                    |      | 0.2  | 0.25 | Ω/°C  |                                                                                              |  |  |
| Coil Inductance                             | $L_{COIL}$                                                                                                                              |      | 9    |      | nH    |                                                                                              |  |  |
| DC Input Threshold (5 V)                    | $I_{INH-DC}$                                                                                                                            | 0.5  | 1    |      | mA    | Test Circuit 1;                                                                              |  |  |
| De input Tireshold (5 V)                    | $I_{INL-DC}$                                                                                                                            | 5    | 3.5  |      | mA    | $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$                                                     |  |  |
| DC Input Threshold (3 V)                    | $I_{\text{INH-DC}}$                                                                                                                     |      | 0.5  | 0.3  | mA    | Test Circuit 1;<br>- V <sub>DD</sub> = 3V - 3.6 V;                                           |  |  |
| De input Tilleshold (5 V)                   | $I_{INL\text{-DC}}$                                                                                                                     | 8    | 5    |      | mA    | no boost cap                                                                                 |  |  |
| Dynamic Input Threshold (3 V)               | $I_{\text{INH-BOOST}}$                                                                                                                  | 0.5  | 1    |      | mA    | $V_{DD} = 3V - 3.6 V;$                                                                       |  |  |
| Dynamic input Threshold (3 V)               | $I_{INL\text{-BOOST}}$                                                                                                                  | 5    | 3.5  |      | mA    | $\begin{array}{l} -t_{IR} = t_{IF} = 3 \text{ ns;} \\ C_{BOOST} = 16 \text{ pF} \end{array}$ |  |  |
| Differential Input Threehold                | $I_{\rm INH\text{-}DIFF}$                                                                                                               | 0.5  | 1    |      | mA    | Test Circuit 2;<br>$V_{DD} = 3V - 5.5 V$ ;                                                   |  |  |
| Differential Input Threshold                | $I_{\rm INL\text{-}DIFF}$                                                                                                               | 5    | 3.5  |      | mA    | input current reverses;<br>boost cap not required                                            |  |  |
| Failsafe Input Current <sup>(1)</sup> (5 V) | $I_{FS	ext{-HIGH}}$                                                                                                                     | -25  |      | 0.5  | mA    | Test Circuit 1;                                                                              |  |  |
| ransare input current (5 V)                 | $I_{FS\text{-}LOW}$                                                                                                                     | 5    |      | 25   | mA    | $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$                                                     |  |  |
| Failsafe Input Current <sup>(1)</sup> (3 V) | $I_{FS	ext{-HIGH}}$                                                                                                                     | -25  |      | 0.3  | mA    | Test Circuit 1;                                                                              |  |  |
| ransare input current* (5 V)                | $I_{FS\text{-}LOW}$                                                                                                                     | 8    |      | 25   | mA    | $V_{DD} = 3 V - 3.6 V$                                                                       |  |  |
| Input Signal Rise and Fall Times            | $t_{IR}, t_{IF}$                                                                                                                        |      |      | 1    | μs    |                                                                                              |  |  |
| Common Mode Transient Immunity              | $ CM_H ,  CM_L $                                                                                                                        | 15   | 20   |      | kV/μs | $V_T = 300 V_{peak}$                                                                         |  |  |

#### **Notes:**



<sup>1.</sup> Failsafe Operation is defined as the guaranteed output state which will be achieved if the DC input current falls between the input levels specified (see Test Circuit 1 for details). Note if Failsafe to Logic Low is required, the DC current supplied to the coil must be at least 8 mA using 3.3 V supplies versus 5 mA for 5 V supplies.



| 5 V Electrica              | <b>5 V Electrical Specifications</b> ( $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$ ; $T = -40^{\circ}\text{C} - 85^{\circ}\text{C}$ unless otherwise stated) |      |      |      |       |                                                  |  |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--------------------------------------------------|--|--|
| Parameters                 | Symbol                                                                                                                                                    | Min. | Тур. | Max. | Units | Test Conditions                                  |  |  |
| Quiescent Supply Current   |                                                                                                                                                           |      |      |      |       |                                                  |  |  |
| IL610                      | $I_{\mathrm{DD}}$                                                                                                                                         |      | 2    | 3    |       |                                                  |  |  |
| IL611                      | $I_{\mathrm{DD}}$                                                                                                                                         |      | 4    | 6    |       |                                                  |  |  |
| IL612                      | $I_{\mathrm{DD1}}$                                                                                                                                        |      | 2    | 3    |       | $V_{DD} = 5 \text{ V}, I_{IN} = 0$               |  |  |
| IL612                      | $I_{\mathrm{DD2}}$                                                                                                                                        |      | 2    | 3    | mA    |                                                  |  |  |
| IL613                      | $I_{DD}$                                                                                                                                                  |      | 6    | 9    |       |                                                  |  |  |
| IL614                      | $I_{DD1}$                                                                                                                                                 |      | 2    | 3    |       |                                                  |  |  |
| IL614                      | $I_{\mathrm{DD2}}$                                                                                                                                        |      | 4    | 6    |       |                                                  |  |  |
| Lagia High Output Waltaga  | V                                                                                                                                                         | 4.9  | 5    |      | V     | $V_{DD} = 5 \text{ V}, I_{O} = 20 \mu \text{A}$  |  |  |
| Logic High Output Voltage  | $V_{OH}$                                                                                                                                                  | 4.0  | 4.8  |      | V     | $V_{DD} = 5 \text{ V}, I_{O} = 4 \text{ mA}$     |  |  |
| Lagia Law Output Valtage   | V                                                                                                                                                         |      | 0    | 0.1  | V     | $V_{DD} = 5 \text{ V}, I_{O} = -20 \mu \text{A}$ |  |  |
| Logic Low Output Voltage   | $V_{OL}$                                                                                                                                                  |      | 0.2  | 0.8  | V     | $V_{DD} = 5 \text{ V}, I_{O} = -4 \text{ mA}$    |  |  |
| Logic Output Drive Current | $ I_{O} $                                                                                                                                                 | 7    | 10   |      | mA    |                                                  |  |  |

| <b>5 V Switching Specifications</b> ( $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$ ; $T = -40^{\circ}\text{C} - 85^{\circ}\text{C}$ unless otherwise stated) |                  |      |      |      |       |                                                                  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|-------|------------------------------------------------------------------|--|
| Parameters                                                                                                                                               | Symbol           | Min. | Тур. | Max. | Units | <b>Test Conditions</b>                                           |  |
| Data Rate                                                                                                                                                |                  | 100  |      |      | Mbps  |                                                                  |  |
| Minimum Pulse Width <sup>(1)</sup>                                                                                                                       | PW               | 10   |      |      | ns    |                                                                  |  |
| Propagation Delay Input to Output (High-to-Low)                                                                                                          | $t_{ m PHL}$     |      | 8    | 15   | ns    |                                                                  |  |
| Propagation Delay Input to Output (Low to High)                                                                                                          | t <sub>PLH</sub> |      | 8    | 15   | ns    | Test Circuit 1;                                                  |  |
| Average Propagation Delay Drift                                                                                                                          | $t_{ m PLH}$     |      | 10   |      | ps/°C | $t_{IR} = t_{IF} = 3 \text{ ns};$<br>$C_{BOOST} = 16 \text{ pF}$ |  |
| Pulse Width Distortion $ t_{PHL}-t_{PLH} ^{(2)}$                                                                                                         | PWD              |      | 3    | 5    | ns    | $C_{\text{BOOST}} - 10 \text{ pr}$                               |  |
| Pulse Jitter <sup>(3)</sup>                                                                                                                              | $t_{ m J}$       |      |      | 100  | ps    |                                                                  |  |
| Propagation Delay Skew <sup>(4)</sup>                                                                                                                    | $t_{PSK}$        | -2   |      | 2    | ns    |                                                                  |  |
| Output Rise Time (10–90%)                                                                                                                                | $t_R$            |      | 2    | 4    | ns    |                                                                  |  |
| Output Fall Time (10–90%)                                                                                                                                | $t_{\rm F}$      |      | 2    | 4    | ns    |                                                                  |  |

### **Notes:**

- 1. Minimum Pulse Width is the shortest pulse width at which the specified PWD is guaranteed.
- 2. PWD is defined as  $\mid t_{PHL-} \; t_{PLH} \mid$  .
- 3. 66,535-bit pseudo-random binary signal (PRBS) NRZ bit pattern with no more than five consecutive 1s or 0s; 800 ps transition time.
- 4.  $t_{PSK}$  is equal to the magnitude of the worst case difference in  $t_{PHL}$  and/or  $t_{PLH}$  that will be seen between units at 25°C.



| 3.3 V Electrical Specifications ( $V_{DD} = 3 \text{ V} - 3.6 \text{ V}$ ; $T = -40^{\circ}\text{C} - 85^{\circ}\text{C}$ unless otherwise stated) |                    |      |      |      |       |                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|-------|----------------------------------------------------|
| Parameters                                                                                                                                         | Symbol             | Min. | Тур. | Max. | Units | <b>Test Conditions</b>                             |
| Quiescent Supply Current                                                                                                                           |                    |      |      |      |       |                                                    |
| IL610                                                                                                                                              | $I_{\mathrm{DD}}$  |      | 1.3  | 2    |       | $V_{DD} = 3.3 \text{ V}, I_{IN} = 0$               |
| IL611                                                                                                                                              | $I_{\mathrm{DD}}$  |      | 2.6  | 4    |       |                                                    |
| IL612                                                                                                                                              | $I_{DD1}$          |      | 1.3  | 2    |       |                                                    |
| IL612                                                                                                                                              | $I_{\mathrm{DD2}}$ |      | 1.3  | 2    | mA    |                                                    |
| IL613                                                                                                                                              | $I_{DD}$           |      | 4    | 6    |       |                                                    |
| IL614                                                                                                                                              | $I_{DD1}$          |      | 1.3  | 2    |       |                                                    |
| IL614                                                                                                                                              | $I_{\mathrm{DD2}}$ |      | 2.6  | 4    |       |                                                    |
| Logic High Output Voltage                                                                                                                          | V                  | 3.2  | 3.3  |      | V     | $V_{DD} = 3.3 \text{ V}, I_{O} = 20 \mu A$         |
|                                                                                                                                                    | $V_{OH}$           | 3.0  | 3.1  |      | V     | $V_{DD} = 3.3 \text{ V}, I_{O} = 4 \text{ mA}$     |
| Logic Low Output Voltage                                                                                                                           | V                  |      | 0    | 0.1  | V     | $V_{DD} = 3.3 \text{ V}, I_{O} = -20 \mu \text{A}$ |
|                                                                                                                                                    | $V_{ m OL}$        |      | 0.2  | 0.8  | V     | $V V_{DD} = 3.3 \text{ V}, I_{O} = -4 \text{ mA}$  |
| Logic Output Drive Current                                                                                                                         | $ I_{O} $          | 7    | 10   |      | mA    |                                                    |

| 3.3 V Switching                                                  | Specifications (VD | $o_D = 3 \text{ V} - 3.6$ | $V; T = -40^{\circ}C$ | – 85°C unless | otherwise st | rated)                                               |
|------------------------------------------------------------------|--------------------|---------------------------|-----------------------|---------------|--------------|------------------------------------------------------|
| Data Rate                                                        |                    | 100                       |                       |               | Mbps         |                                                      |
| Minimum Pulse Width <sup>(1)</sup>                               | PW                 | 10                        |                       |               | ns           |                                                      |
| Propagation Delay Input to Output (High to Low)                  | $t_{ m PHL}$       |                           | 12                    | 18            | ns           |                                                      |
| Propagation Delay Input to Output (Low to High)                  | t <sub>PLH</sub>   |                           | 12                    | 18            | ns           | Test Circuit 1;<br>$t_{IR} = t_{IF} = 3 \text{ ns};$ |
| Average Propagation Delay Drift                                  | $t_{\rm PLH}$      |                           | 10                    |               | ps/°C        | $C_{BOOST} = 16 \text{ pF}$                          |
| Pulse Width Distortion  t <sub>PHL</sub> -t <sub>PLH</sub>   (2) | PWD                |                           | 3                     | 5             | ns           |                                                      |
| Propagation Delay Skew <sup>(3)</sup>                            | $t_{PSK}$          | -2                        |                       | 2             | ns           |                                                      |
| Output Rise Time (10–90%)                                        | $t_{R}$            |                           | 3                     | 5             | ns           |                                                      |
| Output Fall Time (10–90%)                                        | $t_{\mathrm{F}}$   |                           | 3                     | 5             | ns           |                                                      |

### **Notes:**

- 1. The Minimum Pulse Width is the shortest pulse width at which the specified PWD is guaranteed.
- 2. PWD is defined as  $\mid t_{PHL-} \; t_{PLH} \mid$  .
- 3.  $t_{PSK}$  is equal to the magnitude of the worst case difference in  $t_{PHL}$  and/or  $t_{PLH}$  that will be seen between units at 25°C.



### **Applications Information**

IL600-Series Isolators are current mode devices. Changes in current flow into the input coil result in logic state changes at the output. As shown in Figure 1, output logic high is the zero input current state.



Figure 1. Typical IL600-Series Transfer Function



**Figure 2. Limiting Resistor Calculation Equivalent Circuit** 

### **Coil Polarity**

The device switches to logic low if current flows from (In-) to (In+). Note that the designations "In-" and "In+" refer to logic levels, not current flow. Positive values of current mean current flow into the In- input.

### **Input Resistor Selection**

Resistors set the coil input current (see Figure 2). There is no limit to input voltages because there are no semiconductor input structures.

Worst-case logic low threshold current is 8 mA, which is for singleended operation with a 3 V supply. In differential mode, where the input current reverses, the logic low threshold current is 5 mA for the range of supplies. A "boost capacitor" creates current reversals at edge transitions, reducing the input logic low threshold current to the differential level of 5 mA.

### **Typical Resistor Values**

| V <sub>COIL</sub> | 0.125W, 5% Resistor |
|-------------------|---------------------|
| 3.3 V             | 510 Ω               |
| 5 V               | 820 Ω               |

The table shows typical values for the external resistor for 5 mA coil current. The values are

approximate and should be adjusted for temperature or other application specifics. If the expected temperature range is large, 1% tolerance resistors may provide additional design margin.

### Single-Ended or Differential Input

The IL610, IL611, IL613, and channel 1 of the IL614 can be run with single-ended or differential inputs (see Test Circuits on page 5). In the differential mode, current will naturally flow through the coil in both directions without a boost capacitor, although the capacitor can still be used for increased external field immunity or improved PWD.

Absolute Maximum recommended coil current in single-ended mode is 25 mA while differential mode allows up to  $\pm 75$  mA to flow. The difference in specifications is due to the risk of electromigration of

coil metals under constant current flow. In single ended mode, long-term DC current flow above 25 mA can cause erosion of the coil metal. In differential mode, erosion takes place in both directions as each current cycle reverses and has a net effect of zero up to the absolute maximum current.

An advantage over optocouplers and other high-speed couplers in differential mode is that no reverse bias protection for the input structure is required for a differential signal.

One of the more common applications is for an isolated Differential Line Receiver. For example, RS-485 can drive an IL610 directly for a fraction of the cost of an isolated RS-485 node (see Illustrative Applications).



### **Non-inverting and Inverting Configurations**

IL600-Series Isolators can be configured in noninverting and inverting configurations (see Figure 3). In a typical non-inverting circuit, the In– terminal is connected via a 1 k $\Omega$  input resistor to the supply rail, and the input is connected to the In+ terminal. The supply voltage is +5 V and the input signal is a 5 V CMOS signal. When a logic high (+5 V) is applied to the input, the current through the coil is zero. When the input is a logic low (0 V), at least 5 mA flows through the coil from the In- side to the In+ side.

The inverting configuration is similar to standard logic. In the inverting configuration, the signal into the coil is differential with respect to ground. The designer must ensure that the difference between the logic low voltage and the coil ground is such that the residual coil current is less than 0.5 mA.

The IL612 and IL614 devices have some inputs that do not offer inverting operation. The IL612 coil Ininput is hardwired internally to the device power supply; therefore it is important to ensure the isolator power supply is at the same voltage as the power supply to the source of the input logic signal. The IL614 has a common coil In– for two inputs. This pin should be connected to the power supply for the logic driving channels 2 and 3, and the channels run should be run in non-inverting mode.

Both single ended and differential inputs can be handled without reverse bias protection.



### **Boost Capacitor**

The boost capacitor in parallel with the current-limiting resistor boosts the instantaneous coil current at the signal transition. This ensures switching and reduces propagation delay and reduces pulse-width distortion.



Select the value of the boost capacitor based on the rise and fall times of the signal driving the inputs. The instantaneous boost capacitor current is proportional to input edge speeds ( $C \frac{dV}{dt}$ ). Select a capacitor value based on the rise and fall times of the input signal to be isolated that provides approximately 20 mA of additional "boost" current. Figure 4 is a guide to boost capacitor selection. For high-speed logic signals ( $t_r$ ,  $t_f < 10$  ns), a 16 pF capacitor is recommended. The capacitor value is generally not critical; if in doubt, choose a higher value.



### **Dynamic Power Consumption**

Power consumption is proportional to duty cycle, not data rate. The use of NRZ coding minimizes power dissipation since no additional power is consumed when the output is in the high state. In differential mode, where the logic high condition may still require a current to be forced through the coil, power consumption will be higher than a typical NRZ single ended configuration.

### **Power Supply Decoupling**

47 nF low-ESR ceramic capacitors are recommended to decouple the power supplies. The capacitors should be placed as close as possible to the appropriate  $V_{DD}$  pin.

### **Electromagnetic Compatibility and Magnetic Field Immunity**

Because IL 600-Series Isolators are completely static, they have the lowest emitted noise of any non-optical isolators.

IsoLoop Isolators operate by imposing a magnetic field on a GMR sensor, which translates the change in field into a change in logic state. A magnetic shield and a Wheatstone Bridge configuration provide good immunity to external magnetic fields.

Immunity to external magnetic fields can be enhanced by proper orientation of the device with respect to the field direction, the use of differential signaling, and boost capacitors.

### 1. Orientation of the device with respect to the field direction

An applied field in the "H1" direction is the worst case for magnetic immunity. In this case the external field is in the same direction as the applied internal field. In one direction it will tend to help switching; in the other it will hinder switching. This can cause unpredictable operation.

An applied field in direction "H2" has considerably less effect and results in higher magnetic immunity.



### 2. Differential Signaling and Boost Capacitors

Regardless of orientation, driving the coil differentially improves magnetic immunity. This is because the logic high state is driven by an applied field instead of zero field, as is the case with single-ended operation. The higher the coil current, the higher the internal field, and the higher the immunity to external fields. Optimal magnetic immunity is achieved by adding the boost capacitor.

| Method                                                                     | Approximate Immunity | Immunity Description                                                                       |  |  |
|----------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------|--|--|
| Field applied in H1 direction                                              | ±20 Gauss            | A DC current of 16 A flowing in a conductor 1 cm from the device could cause disturbance.  |  |  |
| Field applied in H2 direction                                              | ±70 Gauss            | A DC current of 56 A flowing in a conductor 1 cm from the device could cause disturbance.  |  |  |
| Field applied in any direction but with boost capacitor (16 pF) in circuit | ±250 Gauss           | A DC current of 200 A flowing in a conductor 1 cm from the device could cause disturbance. |  |  |

### **Data Rate and Magnetic Field Immunity**

It is easier to disrupt an isolated DC signal with an external magnetic field than it is to disrupt an isolated AC signal. Similarly, a DC magnetic field will have a greater effect on the device than an AC magnetic field of the same effective magnitude. For example, signals with pulses longer than 100 µs are more susceptible to magnetic fields than shorter pulse widths.



### **Illustrative Applications**



### Isolated RS-485 and RS-422 Receivers Using IL610s

IL610s can be used as simple isolated RS-485 or RS-422 receivers, terminating signals at the IL610 for a fraction of the cost of an isolated node. Cabling is simplified by eliminating the need to power the input side of the receiving board. No current-limiting resistor is needed for a single receiver because it will draw less current than the driver maximum. Current limiting resistors allow at least eight nodes without exceeding the maximum load of the transceiver. Placement of the current-limiting resistors on both lines provides better dynamic signal balance. There is generally no need for line termination resistors below data rates of approximately 10 Mbps because the IL610 coil resistance of approximately 85  $\Omega$  is close to the characteristic impedance of most cables. The circuit is intrinsically open-circuit failsafe because the IL610 is guaranteed to switch to the high state when the coil input current is less than 0.5 mA.

| Number of<br>Nodes | Current Limit<br>Resistors (Ω) |
|--------------------|--------------------------------|
| 1                  | None                           |
| 2                  | 17                             |
| 3                  | 22                             |
| 4                  | 27                             |
| 5                  | 27                             |
|                    | 27                             |
|                    | 30                             |
| 8                  | 3                              |

www.IsoLoop.com





### **Isolated CAN Bus**

Low pulse width distortion is critical for CAN bus, and IL600 Isolators are specified for just 3 ns typical pulse width distortion. Their fail-safe output (logic high output for zero coil current) ensures proper power-on. The speed of IL600 isolators easily supports the maximum CAN bus transfer speed of 1 Mbps.





### Isolated RS-485 - Fractional Load

The unique IL614 three-channel isolator can be used as part of a multi-chip design with a variety of non-isolated transceivers. The IL614 provides  $2.5~kV_{RMS}$  isolation (1 minute) and  $20~kV/\mu s$  transient immunity. The IL614-3 is in a narrow-body (0.15 inch-wide) package when board space is critical.







### **Single-Phase Power Control**

The fail-safe output (logic high output for zero coil current) of IL600 Isolators ensures power FETs will be off on power-up. The IL600 inputs can be configured for inverting or non-inverting operation (see Applications Information).



### Isolated RS-232 Receiver Using IL610

An IL610 can be used as a simple isolated RS-232 receiver. Most RS-232 nodes have at least 5 mA drive capability to switch the IL610. Cabling is simplified by eliminating the need to power the input side of the receiving board. A similar circuit can be used for RS-422/RS-485, LVDS, or other differential networks. The IL610-1 is a unique MSOP isolator when board space is critical.



### Package Drawings, Dimensions and Specifications













www.IsoLoop.com



### **Ordering Information and Valid Part Numbers**







| Revision History     |                                                                                                                                 |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| ISB-DS-001-IL600-Z   | Changes                                                                                                                         |  |
| December 2012        | <ul> <li>Detailed isolation and barrier specifications.</li> </ul>                                                              |  |
|                      | Cosmetic changes.                                                                                                               |  |
| ISB-DS-001-IL600-Y   | Changes                                                                                                                         |  |
|                      | • Clarified Test Circuit 2 differential operation diagram (p.5).                                                                |  |
| ISB-DS-001-IL600-X   | Changes                                                                                                                         |  |
|                      | Separated and clarified Input Specifications.                                                                                   |  |
|                      | <ul> <li>Added minimum/maximum coil resistance specifications.</li> </ul>                                                       |  |
|                      | <ul> <li>Merged and simplified "Operation" and "Applications" sections.</li> </ul>                                              |  |
| ISB-DS-001-IL600-W   | Changes                                                                                                                         |  |
|                      | Update terms and conditions.                                                                                                    |  |
| ISB-DS-001-IL600-V   | Changes                                                                                                                         |  |
|                      | <ul> <li>Additional changes to pin spacing specification on MSOP drawing.</li> </ul>                                            |  |
| ISB-DS-001-IL600-U   | Changes                                                                                                                         |  |
|                      | Changed pin spacing specification on MSOP drawing.                                                                              |  |
| ISB-DS-001-IL600-T   | Changes                                                                                                                         |  |
|                      | Added typical jitter specification at 5V.                                                                                       |  |
| ISB-DS-001-IL600-S   | Changes                                                                                                                         |  |
|                      | P. 2—Deleted MSOP IEC61010 approval.                                                                                            |  |
| ISB-DS-001-IL600-R   | Changes                                                                                                                         |  |
| 13D-D3-001-1L000-N   | Added EMC details.                                                                                                              |  |
|                      |                                                                                                                                 |  |
| ISB-DS-001-IL600-Q   | Changes                                                                                                                         |  |
|                      | • IEC 61010 approval for MSOP versions.                                                                                         |  |
| ISB-DS-001-IL600-P   | Changes                                                                                                                         |  |
|                      | Specified coil resistance as typical only.                                                                                      |  |
|                      | Revised section on calculating limiting resistors.                                                                              |  |
| 100 00 004 11 000 0  |                                                                                                                                 |  |
| ISB-DS-001-IL600-O   | <ul> <li>Changes</li> <li>Note on all package drawings that pin-spacing tolerances are non-accumulating; change MSOP</li> </ul> |  |
|                      | pin-spacing dimensions and tolerance accordingly.                                                                               |  |
| ISB-DS-001-IL600-N   | Changes                                                                                                                         |  |
| 137-D3-00 I-IF000-IV | <ul> <li>Changes</li> <li>Changed lower limit of length on PDIP package drawing.</li> </ul>                                     |  |
| ISB_DS_001_II_600_M  |                                                                                                                                 |  |
| ISB-DS-001-IL600-M   | <ul> <li>Changes</li> <li>Changed ordering information to reflect that devices are now fully RoHS compliant with</li> </ul>     |  |
|                      | no exemptions.                                                                                                                  |  |



#### **Datasheet Limitations**

The information and data provided in datasheets shall define the specification of the product as agreed between NVE and its customer, unless NVE and customer have explicitly agreed otherwise in writing. All specifications are based on NVE test protocols. In no event however, shall an agreement be valid in which the NVE product is deemed to offer functions and qualities beyond those described in the datasheet.

#### **Limited Warranty and Liability**

Information in this document is believed to be accurate and reliable. However, NVE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NVE be liable for any indirect, incidental, punitive, special or consequential damages (including, without limitation, lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

#### **Right to Make Changes**

NVE reserves the right to make changes to information published in this document including, without limitation, specifications and product descriptions at any time and without notice. This document supersedes and replaces all information supplied prior to its publication.

#### Use in Life-Critical or Safety-Critical Applications

Unless NVE and a customer explicitly agree otherwise in writing, NVE products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical devices or equipment. NVE accepts no liability for inclusion or use of NVE products in such applications and such inclusion or use is at the customer's own risk. Should the customer use NVE products for such application whether authorized by NVE or not, the customer shall indemnify and hold NVE harmless against all claims and damages.

### **Applications**

Applications described in this datasheet are illustrative only. NVE makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NVE products, and NVE accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NVE product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customers. Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NVE does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customers. The customer is responsible for all necessary testing for the customer's applications and products using NVE products in order to avoid a default of the applications and the products or of the application or use by customer's third party customers. NVE accepts no liability in this respect.

#### Limiting Values

Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the recommended operating conditions of the datasheet is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

### **Terms and Conditions of Sale**

In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NVE hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NVE products by customer.

#### No Offer to Sell or License

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Export Control**

This document as well as the items described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

Unless the datasheet expressly states that a specific NVE product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NVE accepts no liability for inclusion or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NVE's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NVE's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NVE for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NVE's standard warranty and NVE's product specifications.





An ISO 9001 Certified Company

**NVE** Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217 Fax: (952) 829-9189

www.nve.com

e-mail: iso-info@nve.com

©NVE Corporation

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

ISB-DS-001-IL600-Z

December 2012