# **Not for New Design** The A3995SEVTR-T is in production but has been determined to be NOT FOR NEW DESIGN. This classification indicates that sale of this device is currently restricted to existing customer applications. The device should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available. Date of status change: June 27, 2016 ### **Recommended Substitutions:** A5995GEVSR-T NOTE: For detailed information on purchasing options, contact your local Allegro field applications engineer or sales representative. Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use. #### **Features and Benefits** - 36 V output rating - 2.4 A, DC motor driver - Synchronous rectification - Internal undervoltage lockout (UVLO) - Thermal shutdown circuitry - Crossover-current protection - Very thin profile QFN package Package: 36 pin QFN 0.90 mm nominal height (suffix EV) ## **Description** The A3995 is designed to drive two DC motors at currents up to 2.4 A. Capable of drive voltages up to 36 V, the A3995 includes two independent fixed off-time PWM current regulators that operate in either fast or slow decay mode, as determined by the MODE input. Internal synchronous rectification control circuitry is provided to improve power dissipation during PWM operation. Protection features include: thermal shutdown with hysteresis, undervoltage lockout (UVLO) and crossover current protection. Special power-up sequencing is not required. The A3995 is supplied in a 36 pin QFN package (suffix EV) with exposed power tab for enhanced thermal performance. It has a 6 mm × 6 mm footprint, with a nominal overall package height of 0.90 mm, and is lead (Pb) free, with 100% matte tin leadframe plating. ## **Typical Application Diagram** # A3995 # DMOS Dual Full Bridge PWM Motor Driver #### **Selection Guide** | Part Number | Packing | | |--------------|----------------------|--| | A3995SEVTR-T | 1500 pieces per reel | | ### **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Units | |-----------------------------|----------------------|------------------------------|------------|-------| | Load Supply Voltage | V <sub>BB</sub> | | -0.5 to 36 | V | | | | Pulsed t <sub>w</sub> < 1 μs | 38 | V | | Logic Supply Voltage | $V_{DD}$ | | -0.4 to 7 | V | | Output Current* | Іоит | Continuous | 2.4 | Α | | | | Pulsed t <sub>w</sub> < 1µs | 3.5 | Α | | Logic Input Voltage Range | V <sub>IN</sub> | | -0.3 to 7 | V | | SENSEx Pin Voltage | V <sub>SENSEx</sub> | | 0.5 | V | | | | Pulsed t <sub>w</sub> < 1µs | 2.5 | V | | VREFx Pin Voltage | V <sub>REFx</sub> | | 2.5 | V | | Operating Temperature Range | T <sub>A</sub> | Range S | -20 to 85 | °C | | Junction Temperature | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature Range | T <sub>stg</sub> | | -55 to 150 | °C | <sup>\*</sup> May be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current rating or a Junction Temperature of 150°C. ### Thermal Characteristics (may require derating at maximum conditions) | Characteristic | Symbol | Test Conditions | Min. | Units | |----------------------------|-----------------|-------------------------------------------------|------|-------| | Package Thermal Resistance | $R_{\theta JA}$ | EV package, 4 layer PCB based on JEDEC standard | 27 | °C/W | ## **Functional Block Diagram** # A3995 # DMOS Dual Full Bridge PWM Motor Driver ### ELECTRICAL CHARACTERISTICS $^{1},$ valid at $\rm T_{A}$ = 25 $^{\circ}\rm C,$ $\rm V_{BB}$ = 36 V, unless otherwise noted | Characteristics | Symbol | Test Conditions | Min. | Typ. <sup>2</sup> | Max. | Units | |-----------------------------------|-------------------------|-----------------------------------------------------------------|---------------------|-------------------|---------------------|-------| | Load Supply Voltage Range | $V_{BB}$ | Operating | 8.0 | _ | 36 | V | | Logic Supply Voltage Range | V <sub>DD</sub> | Operating | 3.0 | _ | 5.5 | V | | VDD Supply Current | I <sub>DD</sub> | | _ | 7 | 10 | mA | | Output On Resistance | R <sub>DS(on)</sub> | Source driver, I <sub>OUT</sub> = -1.2 A, T <sub>J</sub> = 25°C | _ | 350 | 450 | mΩ | | Output Off Resistance | | Sink driver, I <sub>OUT</sub> = 1.2 A, T <sub>J</sub> = 25°C | _ | 350 | 450 | mΩ | | V <sub>f</sub> , Outputs | | I <sub>OUT</sub> = 1.2 A | _ | _ | 1.3 | V | | Output Leakage | I <sub>DSS</sub> | Outputs, V <sub>OUT</sub> = 0 to V <sub>BB</sub> | -20 | _ | 20 | μA | | VBB Supply Current | I <sub>BB</sub> | I <sub>OUT</sub> = 0 mA, outputs on, PWM = 50 kHz,<br>DC = 50% | _ | - | 8 | mA | | Control Logic | • | | | | | | | Logic Input Voltage | V <sub>IN(1)</sub> | | 0.7×V <sub>DD</sub> | - | _ | V | | Logic input voltage | V <sub>IN(0)</sub> | | _ | - | 0.3×V <sub>DD</sub> | V | | Logic Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0 to 5 V | -20 | <1.0 | 20 | μΑ | | Input Hysteresis | V <sub>hys</sub> | | 150 | 300 | 500 | mV | | | | PWM change to source on | 350 | 550 | 1000 | ns | | Propagation Delay Times | t <sub>pd</sub> | PWM change to source off | 35 | _ | 300 | ns | | Propagation Delay Times | | PWM change to sink on | 350 | 550 | 1000 | ns | | | | PWM change to sink off | 35 | _ | 250 | ns | | Crossover Delay | t <sub>COD</sub> | | 300 | 425 | 1000 | ns | | Blank Time | t <sub>BLANK</sub> | | 2.5 | 3.2 | 4 | μs | | VREFx Pin Input Voltage Range | $V_{REFx}$ | Operating | 0.0 | - | 1.5 | V | | VREFx Pin Reference Input Current | I <sub>REF</sub> | V <sub>REF</sub> = 1.5 | _ | _ | ±1 | μΑ | | Protection Circuits | | | | | | | | VBB UVLO Threshold | V <sub>UV(VBB)</sub> | V <sub>BB</sub> rising | 7.3 | 7.6 | 7.9 | V | | VBB Hysteresis | V <sub>UV(VBB)hys</sub> | | 400 | 500 | 600 | mV | | VDD UVLO Threshold | V <sub>UV(VDD)</sub> | V <sub>DD</sub> rising | 2.65 | 2.8 | 2.95 | V | | VDD Hysteresis | V <sub>UV(VDD)hys</sub> | | 75 | 105 | 125 | mV | | Thermal Shutdown Temperature | T <sub>JTSD</sub> | | 155 | 165 | 175 | °C | | Thermal Shutdown Hysteresis | T <sub>JTSDhys</sub> | | _ | 15 | _ | °C | <sup>&</sup>lt;sup>1</sup>For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin. **DC Control Logic** | 2 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | | | | | | |-----------------------------------------|--------|------|------|------|-------------------------| | PHASE | ENABLE | MODE | OUTA | OUTB | Function | | 1 | 1 | 1 | Н | L | Forward (slow decay SR) | | 1 | 1 | 0 | Н | L | Forward (fast decay SR) | | 0 | 1 | 1 | L | Н | Reverse (slow decay SR) | | 0 | 1 | 0 | L | Н | Reverse (fast decay SR) | | X | 0 | 1 | L | L | Brake (slow decay SR) | | 1 | 0 | 0 | L | Н | Fast decay SR* | | 0 | 0 | 0 | Н | L | Fast decay SR* | <sup>\*</sup> To prevent reversal of current during fast decay SR - the outputs will go to the high impedance state as the current gets near zero. <sup>&</sup>lt;sup>2</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits. $<sup>^{3}</sup>V_{ERR} = [(V_{REF}/3) - V_{SENSE}] / (V_{REF}/3).$ # **Logic Timing Diagram, DC Driver** ## **Functional Description** **Device Operation** The A3995 is designed to operate two DC motors. The currents in each of the output full-bridges, all N-channel DMOS, are regulated with fixed off-time pulse width modulated (PWM) control circuitry. The peak current to each full bridge is set by the value of an external current sense resistor, $R_{\rm Sx}$ , and a reference voltage, $V_{\rm REFx}$ . If the logic inputs are pulled up to VDD, it is good practice to use a high value pullup resistor in order to limit current to the logic inputs should an overvoltage event occur. Logic inputs include: PHASEx, ENABLEx, and MODE. **Internal PWM Current Control** Each full-bridge is controlled by a fixed off-time PWM current control circuit that limits the load current to a desired value, $I_{TRIP}$ . Initially, a diagonal pair of source and sink DMOS outputs are enabled and current flows through the motor winding and $R_{Sx}$ . When the voltage across the current sense resistor equals the voltage on the VREFx pin, the current sense comparator resets the PWM latch, which turns off the source driver. The maximum value of current limiting is set by the selection of R<sub>S</sub> and the voltage at the VREF input with a transconductance function approximated by: $$I_{TripMax} = V_{REF} / (3 \times R_S)$$ Note: It is critical to ensure that the maximum rating of $\pm 500$ mV on each SENSEx pin is not exceeded. **Fixed Off-Time** The internal PWM current control circuitry uses a one shot circuit to control the time the drivers remain off. The one shot off-time, $t_{\rm off}$ , is internally set to 30 $\mu s$ . **Blanking** This function blanks the output of the current sense comparator when the outputs are switched by the internal current control circuitry. The comparator output is blanked to prevent false detections of overcurrent conditions, due to reverse recovery currents of the clamp diodes, or to switching transients related to the capacitance of the load. The driver blank time, $t_{BLANK}$ , is approximately 3 $\mu$ s. **Phase Input (PHASEx)** The state of the PHASEx input determines the direction of rotation of the motor. **Control Logic** Dc motor commutation is accomplished by applying a PWM signal together with the PHASE or ENABLE inputs. Fast or slow current decay during the off-time is selected via the MODE pin. Synchronous Rectification is always active regardless of the state of the MODE pin. **Charge Pump (CP1 and CP2)** The charge pump is used to generate a gate supply greater than the $V_{BB}$ in order to drive the source-side DMOS gates. A 0.1 $\mu F$ ceramic capacitor should be connected between CP1 and CP2 for pumping purposes. A 0.1 $\mu F$ ceramic capacitor is required between VCP and VBBx to act as a reservoir to operate the high-side DMOS devices. **Shutdown** In the event of a fault (excessive junction temperature, or low voltage on VCP), the outputs of the device are disabled until the fault condition is removed. At power-up, the undervoltage lockout (UVLO) circuit disables the drivers. **Synchronous Rectification** When a PWM-off cycle is triggered by an internal fixed off-time cycle, load current will recirculate. The A3995 synchronous rectification feature will turn on the appropriate MOSFETs during the current decay. This effectively shorts the body diode with the low $R_{DS(on)}$ driver. This significantly lowers power dissipation. When a zero current level is detected, synchronous rectification is turned off to prevent reversal of the load current. **MODE** Control input MODE is used to toggle between fast decay mode and slow decay mode. A logic high puts the device in slow decay mode. Synchronous rectification is always enabled when ENABLE is low. **Braking** The Braking function is implemented by driving the device in slow decay mode via the MODE pin and applying an ENABLE chop command. Because it is possible to drive current in both directions through the DMOS switches, this configuration effectively shorts the motor-generated BEMF as long as the ENABLE chop mode is asserted. The maximum current can be approximated by $V_{\rm BEMF}/R_{\rm L}$ . Care should be taken to ensure that the maximum ratings of the device are not exceeded in worst case braking situations: high speed and high inertia loads. **Motor Configurations** For applications that require either a stepper/DC motor driver or dual stepper motor driver, Allegro offers the A3989 and A3988. These devices are offered in the same QFN package as the A3995. The A3988 is capable of driving 2 bipolar stepper motors at output currents up to 1.2 A. The stepper control logic is industry standard parallel communication. Please refer to the Allegro website for further information and datasheets about those devices. **Layout** The printed circuit board should use a heavy ground-plane. For optimum electrical and thermal performance, the A3995 must be soldered directly onto the board. On the underside of the A3995 package is an exposed pad, which provides a path for enhanced thermal dissipation. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias are used to transfer heat to other layers of the PCB. **Grounding** In order to minimize the effects of ground bounce and offset issues, it is important to have a low impedance single-point ground, known as a *star ground*, located very close to the device. By making the connection between the exposed thermal pad and the groundplane directly under the A3995, that area becomes an ideal location for a star ground point. A low impedance ground will prevent ground bounce during high current operation and ensure that the supply voltage remains stable at the input terminal. The recommended PCB layout shown in the diagram below, illustrates how to create a star ground under the device, to serve both as low impedance ground point and thermal path. The two input capacitors should be placed in parallel, and as close to the device supply pins as possible. The ceramic capacitor should be closer to the pins than the bulk capacitor. This is necessary because the ceramic capacitor will be responsible for delivering the high frequency current components. **Sense Pins** The sense resistors, RSx, should have a very low impedance path to ground, because they must carry a large current while supporting very accurate voltage measurements by the current sense comparators. Long ground traces will cause additional voltage drops, adversely affecting the ability of the comparators to accurately measure the current in the windings. As shown in the layout below, the SENSEx pins have very short traces to the RSx resistors and very thick, low impedance traces directly to the star ground underneath the device. If possible, there should be no other components on the sense circuits. Note: When selecting a value for the sense resistors, be sure not to exceed the maximum voltage on the SENSEx pins of $\pm 500$ mV. www.allegromicro.com EV package layout shown. Figure 5. Printed circuit board layout with typical application circuit, shown at right. The copper area directly under the A3995 (U1) is soldered to the exposed thermal pad on the underside of the device. The thermal vias serve also as electrical vias, connecting it to the ground plane on the other side of the PCB, so the two copper areas together form the star ground. ## Pin-out Diagram #### Terminal List Table | Number | Name | Description | | | |--------|-----------------|-----------------------------------------------------------------------------|--|--| | 1 | NC | No Connect | | | | 2 | OUT1A | DMOS Full Bridge 1 Output A | | | | 3 | SENSE1 | Sense Resistor Terminal for Bridge 1 | | | | 4 | OUT1B | DMOS Full Bridge 1 Output B | | | | 5 | VBB | Load Supply Voltage | | | | 6 | OUT1B | DMOS Full Bridge 1 Output B | | | | 7 | SENSE1 | Sense Resistor Terminal for Bridge 1 | | | | 8 | OUT1A | DMOS Full Bridge 1 Output A | | | | 9 | NC | No Connect | | | | 10 | PHASE2 | Control Input | | | | 11 | VDD | Logic Supply Voltage | | | | 12 | NC | No Connect | | | | 13 | VREF1 | Analog Input | | | | 14 | VREF2 | Analog Input | | | | 15 | NC | No Connect | | | | 16 | GND | Ground | | | | 17 | PHASE1 | Control Input | | | | 18 | GND | Ground | | | | 19 | NC | No Connect | | | | 20 | OUT2A | DMOS Full Bridge 2 Output A | | | | 21 | SENSE2 | Sense Resistor Terminal for Bridge 2 | | | | 22 | OUT2B | DMOS Full Bridge 2 Output B | | | | 23 | VBB | Load Supply Voltage | | | | 24 | OUT2B | DMOS Full Bridge 2 Output B | | | | 25 | SENSE2 | Sense Resistor Terminal for Bridge 2 | | | | 26 | OUT2A | DMOS Full Bridge 2 Output A | | | | 27 | MODE2 | Control Input | | | | 28 | MODE1 | Control Input | | | | 29 | NC | No Connect | | | | 30 | GND | Ground | | | | 31 | V <sub>CP</sub> | Reservoir Capacitor Terminal | | | | 32 | CP <sub>1</sub> | Charge Pump Capacitor Terminal | | | | 33 | CP <sub>2</sub> | Charge Pump Capacitor Terminal | | | | 34 | GND | Ground | | | | 35 | ENABLE1 | Control Input | | | | 36 | ENABLE2 | Control Input | | | | _ | PAD | Exposed pad for enhanced thermal performance. Should be soldered to the PCB | | | #### EV Package, 36 Pin QFN with Exposed Thermal Pad All dimensions nominal, not for tooling use (reference JEDEC MO-220VJJD-3, except pin count) Dimensions in millimeters Exact case and lead configuration at supplier discretion within limits shown A Terminal #1 mark area Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion) Reference land pattern layout (reference IPC7351 QFN50P600X600X100-37V1M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) Coplanarity includes exposed thermal pad and terminals Copyright ©2006-2013, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com www.allegromicro.com